### **PCL-818L**

High-performance DAS card with programmable gain

#### Copyright

This documentation and the software routines contained in the PCL-818L software disk are copyrighted 1994 by Advantech Co., Ltd. All rights are reserved. Advantech Co., Ltd. reserves the right to make improvements in the products described in this manual at any time without notice.

No part of this manual may be reproduced, copied, translated or transmitted in any form or by any means without the prior written permission of Advantech Co., Ltd. Information provided in this manual is intended to be accurate and reliable. However, Advantech Co., Ltd. assumes no responsibility for its use, nor for any infringements of the rights of third parties which may result from its use.

#### **Acknowledgments**

PC-LabCard is a trademark of Advantech Co., Ltd. IBM and PC are trademarks of International Business Machines Corporation. MS-DOS, Microsoft C and QuickBASIC are trademarks of Microsoft Corporation. BASIC is a trademark of Dartmouth College. Intel is a trademark of Intel Corporation. TURBO C is a trademark of Borland International.

# **Contents**

| Chapter 1 General information                    | 1       |
|--------------------------------------------------|---------|
| Introduction                                     | 2       |
| Features                                         | 2       |
| Specifications                                   |         |
| Daughterboards                                   |         |
| Software support                                 |         |
| Chapter 2 Installation                           | 9       |
| Initial inspection                               | 10      |
| Switch and jumper settings                       |         |
| Connector pin assignments                        |         |
| Hardware installation                            |         |
| Software installation                            | 20      |
| Chapter 3 Signal connections                     | 21      |
| Analog input connections                         |         |
| Expanding analog inputs                          |         |
| Analog output connection                         |         |
| Digital signal connections                       |         |
| Chapter 4 Register structure and format          |         |
| A/D data registers – BASE+0/1                    | 29      |
| Software A/D trigger – BASE+0                    |         |
| A/D range control – BASE+1                       | 30      |
| MUX scan register – BASE+2                       |         |
| Digital I/O registers – BASE+3/11                |         |
| D/A output registers – BASE+4/5                  | 32      |
| A/D status register – BASE+8                     | 33      |
| Control register – BASE+9                        | 34      |
| Timer/counter enable register – BASE+10          | 36      |
| Programmable timer/counter registers – B+12/13/1 | 4/15.36 |

| Chapter 5 A/D conversion                     | 37     |
|----------------------------------------------|--------|
| A/D Data format and status register          | 38     |
| Input range selection                        | 39     |
| MUX setting                                  |        |
| Trigger mode                                 |        |
| A/D data transfer                            |        |
| How to make an A/D conversion                | 42     |
| Chapter 6 D/A conversion                     | 43     |
| General information                          | 44     |
| D/A applications                             | 45     |
| Chapter 7 Digital input and output           | 47     |
| Chapter 8 Programmable timer/counter         | 49     |
| The Intel 8254                               |        |
| Counter read/write and control registers     |        |
| Counter operating modes                      |        |
| Counter operations                           | 55     |
| Counter applications                         | 56     |
| Chapter 9 Direct memory access operation     | 57     |
| Using DMA transfer with the PCL-818L         | 59     |
| Appendix A Block Diagram                     | 61     |
| Appendix B Connector, switch and VR Location | s . 63 |
| Appendix C PC I/O port address map           | 65     |
| Appendix D Calibration                       | 67     |
| VR assignment                                | 68     |
| A/D calibration                              | 69     |
| D/A calibration                              | 69     |

## **General information**

## Introduction

The PCL-818L is a high performance multi-function data acquisition card for IBM PC/XT/AT or compatible computers. It offers the five most desired measurement and control functions: 12-bit A/D conversion, D/A conversion, digital input, digital output and timer/counter.

Automatic channel scanning circuitry and on-board SRAM let you perform multiple-channel A/D conversion with DMA and individual channel gains.

The PCL-818L is an advanced new version of our popular PCL-818. A custom 160-pin ASIC chip integrates the functions of the full-size PCL-818. This chip gives you maximum accuracy and reliability, along with minimum cost, size and power consumption.

The resulting half-size card is fully software compatible with the PCL-818. This puts rich software support and a wide variety of external signal conditioning boards at your disposal.

The PCL-818L is excellent for data acquisition, process control, automatic testing and factory automation.

#### **Features**

- 16 single-ended or eight differential analog inputs, switch selectable
- 12-bit A/D, up to 40 KHz sampling rate with DMA transfer and different gain for each channel.
- Software programmable gain values
- Software selectable analog input ranges (bipolar):
   Two ranges, selected by jumper JP7
   ±10, ±5, ±2.5, ±1.25 or ±5, ±2.5, ±1.25, ±0.625
- 16 digital inputs and 16 digital outputs, TTL/DTL compatible
- One 12-bit analog output channel
- Flexible triggering options: software trigger, programmable pacer trigger and external pulse trigger.
- Data transfer by program control, interrupt handler routine or DMA
- New-technology 160 pin 1.0 mm CMOS ASIC chip

## **Specifications**

#### □ Analog Input (A/D converter)

- Channels: 16 single-ended or 8 differential, switch selectable
- Resolution: 12 bits
- Input ranges (bipolar,  $V_{pc}$ ):  $\pm 0.625$ ,  $\pm 1.25$ ,  $\pm 2.5$ ,  $\pm 5$  or  $\pm 1.25, \pm 2.5, \pm 5, \pm 10$

All input ranges are software programmable.

- Overvoltage: Continuous ±30 V max.
- Conversion type: Successive approximation
- Conversion rate: 40 KHz max.
- Accuracy:  $\pm (0.01\% \text{ of reading}), \pm 1 \text{ bit}$
- **Linearity**: ±1 bit
- **Trigger mode**: Software trigger, on-board programmable pacer trigger or external trigger
- Ext. trigger: TTL compatible. Load is 0.4 mA max. at 0.5 V and -0.05 mA max. at 2.7 V
- Data transfer: Program, interrupt or DMA

#### □ Analog output (D/A converter)

- Channels: 1 channel
- **Resolution**: 12 bits
- Output range: 0 to +5 (+10) V with on-board -5 (-10) V reference. Max. ±10 V with external DC or AC reference
- Reference:

Internal: -5 V or -10 V

External DC or AC: ±10 V max.

- Conversion type: 12 bit monolithic multiplying
- **Linearity**: ±0.5 bit

• Output drive: ±5 mA max.

• **Settling time**: 5 microseconds

#### □ Digital input

• Channel: 16 bits

• Level: TTL compatible

#### • Input voltage:

Low: 0.8 V max. High: 2.0 V min.

#### • Input load:

Low: 0.4 mA max. at 0.5 V High: 0.05 mA max. at 2.7 V

#### ☐ Digital Output

• Channel: 16 bits

• Level: TTL compatible

#### • Output voltage:

Low: Sink 8 mA at 0.5 V max. High: Source -0.4 mA at 2.4 V min.

#### ☐ Programmable timer/counter

• Device: Intel 8254 or equivalent

• Counters: 3 channels, 16 bit.

2 channels are permanently configured as programmable pacers 1 channel is free for your applications

• Input, gate: TTL/CMOS compatible

#### · Time base:

Pacer channel 1: 10 MHz or 1 MHz, switch selectable

Pacer channel 2: Takes input from channel 1

Pacer channel 0: Internal 100 KHz or external clock (10 MHz max).

Source selected with Timer/Counter Enable

Register (BASE+10)

• Pacer output: 0.00023 Hz (71 minutes/pulse) to 2.5 MHz

#### ☐ Interrupt channel

• Level: IRQ 2 to 7, software selectable

• Enable: Via INTE bit of Control Register (BASE+9)

#### □ DMA channel

• Level: 1 or 3, jumper selectable

• **Enable**: Via DMAE bit of Control Register (BASE+9)

#### □ General

• Power consumption:

210 mA typical, 500 mA max. +12 V: 20 mA typical, 100 mA max. 20 mA typical, 40 mA max. -12 V·

• I/O connector: 20 pin post headers for I/O connection. Adapter available to convert to DB-37 connector

Analog input/output/counter connector: DB-37

• I/O base: Requires 16 consecutive address locations. Base address definable by the DIP switch SW1 for address line A9-A4. (Factory setting is Hex 300)

• Operating temp: 0 to +50°C • Storage temp: -20 to +65°C

## **Daughterboards**

We offer a wide variety of optional daughterboards to help you get the most from your PCL-818L. You will need the PCLD-774 Analog Expansion Board or PCLD-8115 Wiring Terminal Board to make connections.

#### ☐ PCLD-789 Amplifier/Multiplexer board

This analog input-signal conditioning board multiplexes up to 16 differential inputs to one A/D input channel. A high grade instrumentation amplifier provides switch selectable gains of 0.5, 1, 2, 10, 50, 100, 200, 1000 or user defined.

#### ☐ PCLD-788 Relay Multiplexer Board

This board multiplexes up to 16 differential inputs to one analog output channel. It offers isolated break-before-make high voltage switching and a CJC circuit for thermocouple measurement.

| This board lets you simultaneously acquire up to eight analog inputs                                          |
|---------------------------------------------------------------------------------------------------------------|
| with less than 30 nsec of channel-to-channel sample time uncertainty.                                         |
| $\ \square$ PCLD-786 AC/DC power SSR and relay driver board                                                   |
| This board holds eight opto-isolated solid state relay modules and                                            |
| provides an additional eight outputs to drive external relays.                                                |
| □ PCLD-785B and PCLD-885 relay output boards                                                                  |
| These boards let you control relays through the PCL-818L's 16-bit                                             |
| digital output channels. PCLD-785B provides 24 SPDT relays, while the PCLD-885 provides 16 SPST power relays. |
| □ PCLD-782B isolated D/I Board                                                                                |
| This board provides 24 opto-isolated digital input channels and a                                             |
| cable to connect to the PCL-818L's digital input ports.                                                       |
| □ PCLD-779 8-channel relay-isolated multiplexer and amplifier board                                           |
| This board lets you easily make multi-channel temperature measure-                                            |
| ments. We designed it for the cost-sensitive customer who requires                                            |
| precision, low-level signal measurement and isolation for industrial                                          |
| applications.                                                                                                 |
| ☐ PCLD-770 with PCLD-7701 and PCLD-7702 modules                                                               |
| PCLD-770 accepts signals from up to eight PCLD-7701 or PCLD-                                                  |
| 7702 signal conditioning modules and multiplexes them into a single                                           |
| analog input channel. PCLD-7701 is an isolated amplifier module and                                           |
| the PCLD-7702 is an amplifier with I/V source. You can cascade up to                                          |
| ten PCLD-770s for a total of 80 differential input channels.                                                  |
| ☐ PCLD-5B16 module carrier board                                                                              |
| This board holds 16 5B-series input and/or output modules. We supply                                          |
| 5B modules for wide variety of signal input signals, including                                                |
| thermocouples, strain gauges and RTDs.                                                                        |

## **Software support**

The PCL-818L comes with a powerful and easy-to-use software driver whose functions can be accessed by referring to a user-defined Parameter Table. With these driver functions your application programming becomes much easier, especially when you want to use some of the sophisticated features available from the PCL-818L, such as interrupt or DMA data transfer.

You can also use the following application software packages with the PCL-818L.

#### □ DADISP

Spreadsheet software for off-line data analysis and digital signal processing. DSP Development Corp.

#### **□ LABTECH NOTEBOOK**

Integrated data acquisition software with real time analysis, display and process control. Laboratory Technologies Corp.

#### **□ LABTECH ACQUIRE**

Low cost data acquisition software . Laboratory Technologies Corp.

#### □ DAXpert 1.0

DOS-based general purpose data acquisition package. You can quickly set up an experiment, acquire data and graphically display the results on the screen in real time. Advantech.

#### **☐ GENIE 1.1**

Windows-based general purpose data acquisition package. Its intuitive, object-oriented graphical user interface simplifies control strategy and display setups. Advantech

#### ☐ PC-Scope

This software turns your PC into a storage-oscilloscope. Advantech

#### ☐ SNAP-MASTER for Microsoft Windows

A PC-based data-acquisition, analysis and display software tool for Microsoft Windows. This is the first Windows-based package that allows control of sensors, transducers, actuators and signal conditioners as part of the data-acquisition system. *HEM Data Corporation* 

#### ☐ GENESIS

Icon-based process-control software for graphically creating, simulating and executing real-time data acquisition and process control strategies. *ICONICS*, *Inc*.

#### □ PC-Streamer

A menu-driven, user friendly data acquisition software package capable of continuously streaming up to 16 channels of acquired data to disk. It can store at up to 200 KB/sec with no limitations on file size. Advantech

Contact your local PC-LabCard representative for more information about these software packages.

## Installation

## **Initial inspection**

We carefully inspected the PCL-818L both mechanically and electrically before shipment. It should be free of marks and scratches and in perfect order on receipt.

As you unpack the PCL-818L, check it for signs of shipping damage (damaged box, scratches, dents, etc.). If it is damaged or fails to meet specifications, notify our service department or your local sales representative immediately. Also, call the carrier immediately and retain the shipping carton and packing material for inspection by the carrier. We will then make arrangements to repair or replace the unit.

Discharge any static electricity on your body before you touch the board by touching the back of the system unit (grounded metal).

Remove the PCL-818L card from its protective packaging by grasping the rear metal panel. Handle the card only by its edges to avoid static electric discharge which could damage its integrated circuits. Keep the antistatic package. Whenever you remove the card from the PC, please store the card in this package for protection.

You should also avoid contact with materials that hold static electricity such as plastic, vinyl and styrofoam.

## Switch and jumper settings

We designed the PCL-818L ease-of-use as a primary design goal. The card has one function switch and seven jumper settings

The following sections tell how to configure the card. You may want to refer to the figure in Appendix B for help identifying card components.

#### **Base address selection (SW1)**

You control the PCL-818L's operation by reading or writing data to the PC's I/O (input/output) port addresses. The PCL-818L requires 16 consecutive address locations. Switch SW1 sets the card's base (beginning) address. Valid base addresses range from Hex 000 to Hex 3F0. Other devices in your system may, however, be using some of these addresses.

We set the PCL-818L for a base address of Hex 300 at the factory. If you need to adjust it to some other address range, set switch SW1 as shown in the following table:

| Card I/O addresses (SW1)    |      |        |       |   |   |   |  |
|-----------------------------|------|--------|-------|---|---|---|--|
| Range (hex) Switch position |      |        |       |   |   |   |  |
|                             | 1    | 2      | 3     | 4 | 5 | 6 |  |
| 000 - 00F                   | •    | •      | •     | • | • | • |  |
| 010 - 01F                   | •    | •      | •     | • | • | 0 |  |
|                             |      |        |       |   |   |   |  |
| 200 - 20F                   | 0    | •      | •     | • | • | • |  |
| 210 - 21F                   | 0    | •      | •     | • | • | 0 |  |
|                             |      |        |       |   |   |   |  |
| * 300 - 30F                 | 0    | 0      | •     | • | • | • |  |
|                             |      |        |       |   |   |   |  |
| 3F0 - 3FF                   | 0    | 0      | 0     | 0 | 0 | 0 |  |
| O = Off • :                 | = On | * = de | fault |   |   |   |  |

**Note:** Switches 1-6 control the PC bus address lines as follows:

Appendix C provides a PC I/O port address map to help you avoid the I/O addresses for standard PC devices.

#### **DMA Channel Selection (JP1)**

The PCL-818L supports DMA data transfer. Jumper JP1 selects the DMA channel 1 or 3, as shown in the following figure.

| Channel 1 | Channel 3 (default) |
|-----------|---------------------|
| 0 0 0     | 0 0 0               |
| 1 3       | 1 3                 |

#### Timer clock selection (JP2)

JP2 controls the input clock frequency for the 8254 programmable clock/timer. You have two choices: 10 MHz and 1 MHz. This lets you generate pacer output frequencies from 2.5 MHz to 0.00023 Hz (71 minutes/pulse).

The following equation gives the pacer rate:

Fclk is 1 MHz or 10 MHz as set by jumper JP2. Div1 and Div2 are the dividers set in counter 1 and counter 2 in the 8254. See Chapter for more information on the card's 8254 counter/timer.

#### TRIGO and GATEO Selection (JP3)

JP3 has two jumpers. The upper jumper selects the card's A/D trigger source when you use external triggering. The lower jumper selects the gate control for counter 0 of the card's 8254 timer/counter.

#### **Upper jumper - source for external trigger:**

You have two choices: DI0 (pin 1) on connector CN2 or TRIG0 (pin 35) on CN3.



#### Lower jumper - Counter 0 gate controller

You have two choices: DI2 (pin 3) on connector CN2 or GATE0 (pin 36) on CN3.



We recommend that you leave JP3 set to the default DI0 and DI2 (both jumpers in the left-hand position), because this setting is required by the software driver. This setting has the same effect as that achieved by SW6 positions 7 and 8 on the PCL-718 card.

#### D/A reference voltage, int./ext. (JP4)

Jumper JP4 selects reference voltage source for the PCL-818L's D/A converters. You can use the card's internal reference or supply an external reference.

Set JP4 as shown below:



When you set JP4 to INT, the D/A converter takes its reference voltage input from the card's on-board reference. Jumper JP5 sets the on-board reference to either -5 V or -10 V. With JP4 set to INT, the D/A channel has an output range of 0 V to +5 V or 0 V to +10 V.

When you set JP4 to EXT, the D/A converter takes its reference voltage input from pin 31 of connector CN3. You can apply any voltage between -10 V and +10 V to this pin to function as the external reference. The reference input can be either DC or AC (<100 KHz).

When you use an external reference with voltage  $V_{\rm ref}$ , you can program the D/A channel to output from 0 V to  $-V_{\rm ref}$ . You can also use the D/A converter as a programmable attenuator. The attenuation factor between reference input and analog output is:

#### Attenuation factor = G / 4095

where G is a value you write to the D/A registers between 0 and 4095. For example, if you set G to 2048, then the attenuation factor is 0.5. A sine wave of 10 V amplitude applied to the reference input will generate a sine wave of 5 V amplitude on the analog output.

#### Internal voltage reference, -10 V or -5 V (JP5)

If you use an internal reference voltage (set with JP4), the PCL-818L provides a choice of DC internal reference voltage sources: -5 V and -10 V. JP5 selects the source, as shown below:



#### Channel configuration, S. E. or diff. (JP6)

The PCL-818L offers 16 single-ended or eight differential analog input channels. Jumper JP6 switches the channels between single-ended or differential input, as shown below:



#### Input voltage range, $\pm 5$ or $\pm 10$ V (JP7)

Jumper JP7 selects the input voltage range for the A/D converter. When you set JP7 to  $\pm 5$  V, the maximum input voltage range is  $\pm 5$  V and the programmable input ranges are  $\pm 5$  V,  $\pm 2.5$  V,  $\pm 1.25$  V and  $\pm 0.625$  V. When you set JP7 to  $\pm 10$  V, the maximum input voltage range is  $\pm 10$  V and the programmable input ranges are  $\pm 10$  V,  $\pm 5$  V,  $\pm 2.5$  V and  $\pm 1.25$  V.

Set JP7 as shown below:



#### Digital output, 20-pin or 37-pin conn. (JP8-11)

Jumpers JP8 to JP11 switch digital output channels 0 to 3 between the card's 20-pin connector and 37-pin connector. If you set the jumpers to the left (D) side, the digital output signals will come out on connector CN1 (20-pin). If you set the jumpers to the right (S) side, the output signals will come out on connector CN3 (37-pin).

These four digital output signals select the analog input channel when you use a multiplexer/amplifier daughterboard. Daughterboards with a DB-37 connector, such as the PCLD-789D or PCLD-779D, read the digital output signals from the DB-37 connector (DN3). With other daughterboards you will need to connect an external 20-pin flat cable from CN1 to the daughterboard.

Settings for JP8 to JP11 appear below:



## **Connector pin assignments**

The PCL-818L has two on-board 20-pin flat-cable connectors (insulation displacement, mass termination) and a DB-37 connector accessible from the card bracket. See the figure in Appendix B for the location of each connector. Connector pin assignments appear below.

| Abbrevia | ations                                |
|----------|---------------------------------------|
| A/D S    | Analog input (single-ended)           |
| A/D H    | Analog input high (differential)      |
| A/D L    | Analog input low (differential)       |
| A.GND    | Analog ground                         |
| D/A      | Analog output                         |
| D/O      | Digital output                        |
| D/I      | Digital input                         |
| D.GND    | Digital and power supply ground       |
| CLK      | Clock input for the 8254              |
| GATE     | Gate input for the 8254               |
| OUT      | Signal output of the 8254             |
| VREF     | Internal voltage reference            |
| VREFIN   | External voltage reference input      |
|          | · · · · · · · · · · · · · · · · · · · |

#### ☐ Connector CN1 - Digital output

| D/O 0  | 1  | 2  | D/O 1  |
|--------|----|----|--------|
| D/O 2  | 3  | 4  | D/O 3  |
| D/O 4  | 5  | 6  | D/O 5  |
| D/O 6  | 7  | 8  | D/O 7  |
| D/O 8  | 9  | 10 | D/O 9  |
| D/O 10 | 11 | 12 | D/O 11 |
| D/O 12 | 13 | 14 | D/O 13 |
| D/O 14 | 15 | 16 | D/O 15 |
| D.GND  | 17 | 18 | D.GND  |
| + 5 V  | 19 | 20 | +12 V  |
|        |    |    |        |

**Note:** Jumpers JP8 to JP11 select the output connector (either CN1 or CN3) for digital output signals 0 to 3. If you switch the output to CN3, no signals will appear on CN1, and vice versa.

#### ☐ Connector CN2 — Digital input

| i i    |    |    |        |
|--------|----|----|--------|
| D/I 0  | 1  | 2  | D/I 1  |
| D/I 2  | 3  | 4  | D/I 3  |
| D/I 4  | 5  | 6  | D/I 5  |
| D/I 6  | 7  | 8  | D/I 7  |
| D/I 8  | 9  | 10 | D/I 9  |
| D/I 10 | 11 | 12 | D/I 11 |
| D/I 12 | 13 | 14 | D/I 13 |
| D/I 14 | 15 | 16 | D/I 15 |
| D.GND  | 17 | 18 | D.GND  |
| +5 V   | 19 | 20 | +12 V  |

#### ☐ Connector CN3 - Analog input/output/counter, Single ended operation

| A/DS0 A/DS1 A/DS2 A/DS3 A/DS4 A/DS5 A/DS6 A/DS6 A/DS7 AGND AGND V.REF S0 +12 V S2 DGND NC COUNTER 0 CLK COUNTER 0 OUT +5 V | 1 20<br>2 21<br>3 22<br>4 23<br>5 24<br>6 25<br>7 26<br>8 27<br>9 28<br>10 29<br>11 30<br>12 31<br>13 32<br>14 33<br>15 34<br>16 35<br>17 36<br>18 37 | A/DS8 A/DS9 A/DS10 A/DS11 A/DS12 A/DS13 A/DS14 A/DS15 AGND AGND DA0 OUT DA0 VREFIN S1 S3 DGND TRIG0 COUNTER 0 GATE PACER |
|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                            |                                                                                                                                                       |                                                                                                                          |

Note: Jumpers JP8 to JP11 select the output connector (either CN1 or CN3) for digital output signals 0 to 3. If you switch the output to CN1, no signals will appear on CN3, and vice versa.

# ☐ Connector CN3 - Analog input/output/counter, Differential ended operation

|                                                                                                                           | $\sim$                                                                                                                                                        |                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| A/DH0 A/DH1 A/DH2 A/DH3 A/DH4 A/DH5 A/DH5 A/DH6 A/DH7 AGND AGND VREF S0 +12 V S2 DGND NC COUNTER 0 CLK COUNTER 0 OUT +5 V | 1 20<br>2 20<br>3 21<br>3 22<br>4 23<br>5 24<br>6 25<br>7 26<br>8 27<br>9 27<br>10 28<br>11 30<br>12 31<br>13 32<br>14 33<br>15 34<br>16 34<br>17 35<br>18 37 | A/DL0 A/DL1 A/DL2 A/DL3 A/DL4 A/DL5 A/DL6 A/DL7 AGND AGND DA0OUT DA0VREFIN S1 S3 DGND TRIG0 COUNTER 0 GATE PACER |
|                                                                                                                           | \                                                                                                                                                             |                                                                                                                  |

**Note:** Jumpers JP8 to JP11 select the output connector (either CN1 or CN3) for digital output signals 0 to 3. If you switch the output to CN1, no signals will appear on CN3, and vice versa.

## Hardware installation

Warning! TURN OFF your PC power supply whenever you install or remove the PCL-818L or connect and disconnect cables.

#### Installing the card in your computer

- 1. Turn the computer off. Turn the power off to any peripheral devices such as printers and monitors.
- 2. Disconnect the power cord and any other cables from the back of the computer.
- 3. Remove the system unit cover (see the user's guide for your chassis if necessary).
- 4. Locate the expansion slots at the rear of the unit and choose any unused slot.
- 5. Remove the screw that secures the expansion slot cover to the system unit. Save the screw to secure the interface card retaining bracket.
- 6. Carefully grasp the upper edge of the PCL-818L card. Align the hole in the retaining bracket with the hole on top of the expansion slot and align the gold striped edge connector with the expansion slot socket. Press the board firmly into the socket.
- 7. Secure the PCL-818L using the screw you removed in step 5.
- 8. Attach any accessories (using 20 pin flat cables, a DB-37 cable, etc.) to the PCL-818L.
- 9. Replace the system unit cover. Connect the cables you removed in step 2. Turn the computer power on.

Hardware installation is now complete. Install the software driver as described in the following section.

## **Software installation**

The PCL-818L includes a floppy disk with utility software. The disk contains the following:

- A comprehensive I/O driver for A/D, D/A, digital I/O and counter applications. This driver lets you use standard functions, written in common programming languages, to operate the PCL-818L. You do not need to perform detailed register programming. The driver supports the following languages: BASICA, GWBASIC, QUICK-BASIC, Microsoft C/C++ and PASCAL, Turbo C/C++, Borland C/ C++ and Turbo PASCAL. Please refer to the Software Driver User's Manual for more information.
- 2. Demonstration programs
- 3. A calibration program
- 4. A test programs

We strongly recommend that you make a working copy from the master disk and store the master disk in a safe place. You can use the DOS COPY or DISKCOPY commands to copy the disk files to another floppy disk or simply use the COPY command to copy the files to a hard disk.

# Signal connections

Correct signal connections are one of the most important factors to consider if your application is to send and receive data with accuracy. Good signal connections can also avoid a lot of unnecessary damage to your valuable PC and other hardware. This chapter provides information on signal connections for different types of data acquisition applications.

## **Analog input connections**

The PCL-818L supports either 16 single-ended or eight differential analog inputs. Jumper JP7 selects the input channel configuration. The major difference between single-ended and differential input connections is the number of signal wires per input channel.

#### Single-ended channel connections

Single-ended connections use only one signal wire per channel. The voltage on the line references to the common ground on the card. A signal source without a local ground is called a "floating" source. It is fairly simple to connect a single-ended channel to a floating signal source. A standard wiring diagram looks like this:

#### **Differential channel connection**

The differential input configuration uses two signal wires per channel. The card measures only the voltage difference between these two wires, the HIGH wire and the LOW wire. If the signal source has no connection to ground, it is called a "floating" source. A connection

must exist between LOW and ground to define a common reference point for floating signal sources. To measure a floating source connect the input channel as shown below:

If the signal source has one side connected to a local ground, the



signal source ground and the PCL-818L ground will not be at exactly the same voltage, as they are connected through the ground return of the equipment and building wiring. The difference between the ground voltages forms a common-mode voltage.

To avoid the ground loop noise effect caused by common-mode voltages, connect the signal ground to the LOW input. Do not connect the LOW input to the PCL-818L ground directly. In some cases you may also need a wire connection between the PCL-818L ground and the signal source ground for better grounding. The following two diagrams show correct and incorrect connections for a differential input with local ground:

#### **Correct connection**



#### **Incorrect connection**



## **Expanding analog inputs**

You can expand any or all of the PCL-818L's A/D input channels with multiplexing daughterboards. Most daughterboards require the PCLD-774 Analog Expansion Board or the PCLD-8115 Screw Terminal Board for connections.

The PCLD-789 Amplifier and Multiplexer multiplexes 16 differential inputs to one A/D input channel. You can cascade up to eight PCLD-789s to the PCL-818L for a total of 128 channels. See the PCLD-779 user's manual for complete operating instructions.

The PCLD-774 Analog Expansion Board accommodates multiple external signal-conditioning daughterboards, such as PCLD-779 and PCLD-789. It features five sets of on-board 20-pin header connectors. A special star-type architecture lets you cascade multiple signal-conditioning boards without the signal-attenuation and current-loading problems of normal cascading.

The PCLD-8115 Screw Terminal Board makes wiring connections easy. It provides 20-pin flat cable and DB-37 cable connectors. It also includes CJC (Cold Junction Compensation) circuits which let you directly measure thermocouples with your PCL-818L. You can handle all types of thermocouples with software compensation and linearization.

Special circuit pads on the PCLD-8115 accommodate passive signal conditioning components. You can easily implement a low-pass filter, attenuator or current shunt by adding resistors and capacitors.

## **Analog output connection**

The PCL-818L provides one D/A output channel. You can use the internal precision -5 V or -10 V reference to generate 0 to +5 V or 0 to +10 V D/A output. For other D/A output ranges, use an external reference. The maximum reference input voltage is  $\pm 10$  V and maximum output scaling is  $\pm 10$  V. Loading current for D/A outputs should not exceed 5 mA.

Connector CN3 provides D/A, A/D and counter signals. Important D/A signal connections such as input reference, D/A outputs and analog ground appear below:



## **Digital signal connections**

The PCL-818L has 16 digital input and 16 digital output channels. The digital I/O levels are TTL compatible. The following figure shows connections to exchange digital signals with other TTL devices:



To receive an OPEN/SHORT signal from a switch or relay, add a pullup resistor to ensure that the input is held at a high level when the contacts are open. See the figure below:



# Register structure and format

The key to programming the PCL-818L is to understand the function of the card's 16 registers. The PCL-818L requires 16 consecutive addresses in the PC's I/O space. Each address corresponds to a card register. The address of each register is specified as an offset from the card's base address. For example, BASE+0 is the card's base address and BASE+7 is the base address + seven bytes. If the card's base address is 300h, the register's address is 307h. The following sections give detailed information on the layout and function of each of the card's registers.

#### I/O port address map

The following table shows the function of each register or driver and its address relative to the card's base address.

| I/O port address assignments |                        |                                          |  |  |  |  |
|------------------------------|------------------------|------------------------------------------|--|--|--|--|
| Address                      | Read                   | Write                                    |  |  |  |  |
| BASE+0                       | A/D low byte & channel | Software A/D trigger                     |  |  |  |  |
| BASE+1                       | A/D high byte          | A/D range control                        |  |  |  |  |
| BASE+2                       | MUX scan channel       | MUX scan channel & range control pointer |  |  |  |  |
| BASE+3                       | D/I low byte (DI0-7)   | D/O low byte (DO0-7)                     |  |  |  |  |
| BASE+4                       | N/A                    | D/A 0 low byte                           |  |  |  |  |
| BASE+5                       | N/A                    | D/A 0 high byte                          |  |  |  |  |
| BASE+6                       | N/A                    | N/A                                      |  |  |  |  |
| BASE+7                       | N/A                    | N/A                                      |  |  |  |  |
| BASE+8                       | Status                 | Clear interrupt request                  |  |  |  |  |
| BASE+9                       | Control                | Control                                  |  |  |  |  |
| BASE+10                      | N/A                    | Counter enable                           |  |  |  |  |
| BASE+11                      | D/I high byte (DI8-15) | D/O high byte (DO8-15)                   |  |  |  |  |
| BASE+12                      | Counter 0              | Counter 0                                |  |  |  |  |
| BASE+13                      | Counter 1              | Counter 1                                |  |  |  |  |
| BASE+14                      | Counter 2              | Counter 2                                |  |  |  |  |
| BASE+15                      | N/A                    | Counter control                          |  |  |  |  |
|                              |                        |                                          |  |  |  |  |

## A/D data registers - BASE + 0/1

Two read-only registers at BASE+0 and BASE+1 hold A/D conversion data. The 12 bits of data from the conversion are stored in BASE+1 bit 7 to bit 0 and BASE+0 bit 7 to bit 4. BASE+0 bits 3 to 0. store the source A/D channel number.

| BASE+ | 0 (read | only) – | A/D lov | w byte | and ch | annel r | umber |    |
|-------|---------|---------|---------|--------|--------|---------|-------|----|
| Bit   | D7      | D6      | D5      | D4     | D3     | D2      | D1    | D0 |
| Value | AD3     | AD2     | AD1     | AD0    | C3     | C2      | C1    | CO |

| BASE+1 (read only) - A/D high byte |      |      |     |     |     |     |     |     |  |  |
|------------------------------------|------|------|-----|-----|-----|-----|-----|-----|--|--|
| Bit                                | D7   | D6   | D5  | D4  | D3  | D2  | D1  | D0  |  |  |
| Value                              | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 |  |  |

AD11 to AD0 Analog to digital data.

> AD0 is the least significant bit (LSB) of the A/D data, and AD11 is the most significant bit (MSB).

C3 to C0 A/D channel number from which the data is derived. C3 is the MSB and C0 is the LSB.

## Software A/D trigger - BASE + 0

You can trigger an A/D conversion from software, the card's on-board pacer or an external pulse. Bits 1 and 0 of register BASE+9 (shown on page 34) select the trigger source. If you select software triggering, a write to the register BASE+0 with any value will trigger an A/D conversion.

## A/D range control - BASE + 1

Each A/D channel has its own individual input range, controlled by a range code stored in on-board RAM and the setting of jumper JP7. If you want to change the range code for a given channel, select the channel as the start channel in register BASE+2, MUX scan (described in the next section), then write the range code to bits 0 and 1 of BASE+1.

| BASE+1 (write only)- A/D range control code |     |     |     |     |     |     |    |    |  |
|---------------------------------------------|-----|-----|-----|-----|-----|-----|----|----|--|
| Bit                                         | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 |  |
| Value                                       | N/A | N/A | N/A | N/A | N/A | N/A | G1 | G0 |  |

Range codes and JP7 settings appear below:

| Input range |            | Range | Range code |  |  |
|-------------|------------|-------|------------|--|--|
| JP7 = 5 V   | JP7 = 10 V | G1    | G0         |  |  |
| ±5 V        | ±10 V      | 0     | 0          |  |  |
| ±2.5 V      | ±5 V       | 0     | 1          |  |  |
| ±1.25 V     | ±2.5 V     | 1     | 0          |  |  |
| ±0.625 V    | ±1.25 V    | 1     | 1          |  |  |

## MUX scan register – BASE + 2

Read/write register BASE+2 controls multiplexer (MUX) scanning. The high nibble provides the stop scan channel number, and the low nibble provides the start scan channel number. The MUX is initialized automatically to the start channel when you write to this register. Each A/D trigger sets the MUX to the next channel.

With continuous triggering the MUX will scan from the start channel to the end channel, then repeat. For example, if the start channel is 3 and the stop channel is 7, then the scan sequence is 3, 4, 5, 6, 7, 3, 4, 5, 6, 7, 3, 4...

| BASE + 2 (write) – start and stop scan channels |     |     |     |     |     |     |     |     |  |  |
|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| Bit                                             | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |
| Value                                           | CH3 | CH2 | CH1 | CH0 | CL3 | CL2 | CL1 | CL0 |  |  |

CH3 to CH0 Stop scan channel number CL3 to CL0 Start scan channel number

The MUX scan register low nibble, CL3 to CL0, also acts as a pointer when you program the A/D input range (see previous section). When you set the MUX start channel to N, the range code written to the register BASE+1 is for channel N.

#### **Programming example**

This BASIC code fragment sets the range for channel 5 to  $\pm 0.625$  V:

```
200
    OUT BASE+2. 5
                      'SET POINTER TO CH.5
210 OUT BASE+1, 3
                     'RANGE CODE=3 FOR ±0.625 V
```

**Note**: The MUX start/stop channel changes each time you change the input range. Do not forget to reset the MUX start and stop channels to the correct values after you are finished setting the range.

## Digital I/O registers - BASE + 3/11

The PCL-818L offers 16 digital input channels and 16 digital output channels. These I/O channels use the input and output ports at address BASE+3 and BASE+11.

| BASE + 3 | 3 (read  | port) –   | D/I low   | byte    |      |      |     |     |
|----------|----------|-----------|-----------|---------|------|------|-----|-----|
| Bit      | D7       | D6        | D5        | D4      | D3   | D2   | D1  | D0  |
| Value    | DI7      | DI6       | DI5       | DI4     | DI3  | DI2  | DI1 | DI0 |
|          |          |           |           |         |      |      |     |     |
| BASE + 3 | 3 (write | port) -   | - D/O lo  | w byte  |      |      |     |     |
| Bit      | D7       | D6        | D5        | D4      | D3   | D2   | D1  | D0  |
| Value    | D07      | D06       | DO5       | DO4     | DO3  | D02  | D01 | D00 |
|          |          |           |           |         |      |      |     |     |
| BASE+    | 11 (reac | l port) - | – D/I hig | gh byte |      |      |     |     |
| Bit      | D7       | D6        | D5        | D4      | D3   | D2   | D1  | D0  |
| Value    | DI15     | DI14      | DI13      | DI12    | DI11 | DI10 | DI9 | DI8 |
|          |          |           |           |         |      |      |     |     |
| BASE+    | 11 (writ | e port)   | – D/O h   | igh byt | :e   |      |     |     |
| Bit      | D7       | D6        | D5        | D4      | D3   | D2   | D1  | D0  |
| Value    | DO15     | DO14      | DO13      | D012    | D011 | DO10 | D09 | D08 |

## D/A output registers - BASE + 4/5

Write-only registers BASE+4 and +5 accept data for D/A output.

| BASE+4 - D/A output low byte  |                 |                                   |                                                                                                                               |                                                                                                                                                                      |                                                                                                                                                                                                      |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                      |  |  |  |
|-------------------------------|-----------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| D7                            | D6              | D5                                | D4                                                                                                                            | D3                                                                                                                                                                   | D2                                                                                                                                                                                                   | D1                                                                                                                                                                                                                                   | D0                                                                                                                                                                                                                                                                   |  |  |  |
| DA3                           | DA2             | DA1                               | DA0                                                                                                                           | Χ                                                                                                                                                                    | Χ                                                                                                                                                                                                    | Χ                                                                                                                                                                                                                                    | Χ                                                                                                                                                                                                                                                                    |  |  |  |
|                               |                 |                                   |                                                                                                                               |                                                                                                                                                                      |                                                                                                                                                                                                      |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                      |  |  |  |
| BASE+5 - D/A output high byte |                 |                                   |                                                                                                                               |                                                                                                                                                                      |                                                                                                                                                                                                      |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                      |  |  |  |
| D7                            | D6              | D5                                | D4                                                                                                                            | D3                                                                                                                                                                   | D2                                                                                                                                                                                                   | D1                                                                                                                                                                                                                                   | D0                                                                                                                                                                                                                                                                   |  |  |  |
| DA11                          | DA10            | DA9                               | DA8                                                                                                                           | DA7                                                                                                                                                                  | DA6                                                                                                                                                                                                  | DA5                                                                                                                                                                                                                                  | DA4                                                                                                                                                                                                                                                                  |  |  |  |
|                               | D7 DA3 - D/A D7 | D7 D6 DA3 DA2  - D/A output D7 D6 | D7         D6         D5           DA3         DA2         DA1           - D/A output high b         D7         D6         D5 | D7         D6         D5         D4           DA3         DA2         DA1         DA0           - D/A output high byte           D7         D6         D5         D4 | D7         D6         D5         D4         D3           DA3         DA2         DA1         DA0         X           - D/A output high byte           D7         D6         D5         D4         D3 | D7         D6         D5         D4         D3         D2           DA3         DA2         DA1         DA0         X         X           - D/A output high byte           D7         D6         D5         D4         D3         D2 | D7         D6         D5         D4         D3         D2         D1           DA3         DA2         DA1         DA0         X         X         X           - D/A output high byte           D7         D6         D5         D4         D3         D2         D1 |  |  |  |

DA11 to DA0 Digital to analog data. DA0 is the least significant bit (LSB) and DA11 is the most significant bit (MSB) of the D/A data.

#### A/D status register - BASE + 8

Read-only register BASE+8 provides information on the A/D configuration and operation. Writing to this I/O port with any data value clears the its INT bit. The other data bits do not change.

| BASE + 8 - A/D status |     |     |     |     |     |     |     |     |  |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Bit                   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |  |
| Value                 | EOC | N/A | MUX | INT | CN3 | CN2 | CN1 | CN0 |  |  |  |
|                       |     |     |     |     |     |     |     |     |  |  |  |

#### **EOC** End of Conversion.

- The A/D converter is idle, ready for the next conversion. Data from the previous conversion is available in the A/D data registers.
- 1 The A/D converter is busy, implying that the A/D conversion is in progress.

#### MUX Single-ended/differential channel indicator.

- 0 8 differential channels
- 1 16 single-ended channels

#### **INT** Data valid.

- No A/D conversion has been completed since the last time the INT bit was cleared. Values in the A/D data registers are not valid data.
- The A/D conversion has finished, and converted data is ready. If the INTE bit of the control register (BASE +9) is set, an interrupt signal will be sent to the PC bus through interrupt level IRQn, where n is specified by bits I2, I1 and I0 of the control register. Though the A/D status register is read-only, writing to it with any value will clear the INT bit.

#### CN3 to CN0 When EOC = 0 these status bits contain the channel number of the next channel to be converted.

#### **Remarks**

If you trigger the A/D conversion with the on-board pacer or an external pulse, your software should check the INT bit, not the EOC bit, before it reads the conversion data.

EOC can equal 0 in two different situations: the conversion is completed **or** no conversion has been started. Your software should therefore wait for the signal INT = 1 before it reads the conversion data. It should then clear the INT bit by writing any value to the A/D status register BASE+8.

#### Control register - BASE + 9

Read/write register BASE+9 provides information on the PCL-818L's operating modes.

| BASE + 9 - Control |      |    |    |    |    |      |     |     |  |  |
|--------------------|------|----|----|----|----|------|-----|-----|--|--|
| Bit                | D7   | D6 | D5 | D4 | D3 | D2   | D1  | D0  |  |  |
| Value              | INTE | 12 | I1 | 10 | Χ  | DMAE | ST1 | ST0 |  |  |

#### **INTE** Disable/enable PCL-818L generated interrupts

- O Disables interrupt generation. No interrupt signal can be sent to the PC bus.
- Enables interrupt generation. If DMAE = 0 the PCL-818L will generate an interrupt when it completes an A/D conversion. Use this setting for interrupt driven data transfer.

If DMAE = 1 the PCL-818L will generate an interrupt when it receives a T/C (terminal count) signal from the PC's DMA controller, indicating that a DMA transfer has completed. Use this setting for DMA data transfer. The DMA transfer is stopped by the interrupt caused by the T/C signal. See DMAE below.

I2 to I0 Selects the interrupt used by an interrupt or DMA driven data transfer.

| Interrupt level | INL2 | INL1 | INLO |
|-----------------|------|------|------|
| N/A             | 0    | 0    | 0    |
| N/A             | 0    | 0    | 1    |
| IRQ2            | 0    | 1    | 0    |
| IRQ3            | 0    | 1    | 1    |
| IRQ4            | 1    | 0    | 0    |
| IRQ5            | 1    | 0    | 1    |
| IRQ6            | 1    | 1    | 0    |
| IRQ7            | 1    | 1    | 1    |

Note: Make sure that the IRQ level you choose is not being used by another I/O device.

DMAE Disable/Enable PCL-818L DMA transfers.

- 0 Disables DMA transfer.
- 1 Enables DMA transfer. Each A/D conversion initiates two successive DMA request signals. These signals cause the 8237 DMA controller to transfer two bytes of conversion data from the PCL-818L to memory.

Note: You must program the PC's 8237 DMA controller and the DMA page register before you set DMAE to 1.

ST1 to ST0 Trigger source

| Trigger source   | ST1 | ST0 |  |
|------------------|-----|-----|--|
| Software trigger | 0   | Χ   |  |
| External trigger | 1   | 0   |  |
| Pacer trigger    | 1   | 1   |  |

### Timer/counter enable register – BASE + 10

Write register BASE+10 enables or disables the PCL-818L's timer/counter

| BASE + 10 - enable pacer |    |    |    |    |    |    |     |     |  |  |
|--------------------------|----|----|----|----|----|----|-----|-----|--|--|
| Bit                      | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0  |  |  |
| Value                    | Χ  | Χ  | Χ  | Χ  | Χ  | Χ  | TC1 | TC0 |  |  |

#### TC0 Disable/enable pacer

- Pacer enabled
- Pacer controlled by TRIGO. This blocks trigger pulses sent from the pacer to the A/D until TRIGO is taken high.

#### TC1 Counter 0 input source mode

- O Sets Counter 0 to accept external clock pulses
- 1 Connects Counter 0 internally to a 100 KHz clock source

### Programmable timer/counter registers – BASE + 12/13/14/15

The four registers located at addresses BASE+12, BASE+13, BASE+14 and BASE+15 are used for the Intel 8254 programmable timer/counter. Please refer to Chapter 8 or 8254 product literature for detailed application information.

## CHAPTER

#### A/D conversion

This chapter explains how to use the PCL-818L's A/D conversion functions. The first five sections cover A/D data format, input range selection, status register settings, MUX scan setting, trigger modes and data transfer. The last section gives step by step implementation guidelines for A/D operations.

#### A/D Data format and status register

Since the PCL-818L uses 12-bit A/D conversions, a single 8-bit register will not accommodate all the data. The PCL-818L therefore stores A/D data in two registers located at addresses BASE+0 and BASE+1.

It stores the A/D low byte data in bits D4 to D7 (AD0 to AD3) of BASE+0 and high byte data in bits D0 to D7 (AD4 to AD11) of BASE+1. The least significant bit is AD0 and the most significant bit is AD11. You can read the source channel number corresponding to the A/D data form bits D0 to D3 (C0 to C3) of BASE+0.

A/D data register format is:

| BASE + 0 (read only) - A/D low byte and channel number |         |         |         |         |     |     |     |     |  |  |  |
|--------------------------------------------------------|---------|---------|---------|---------|-----|-----|-----|-----|--|--|--|
| Bit                                                    | D7      | D6      | D5      | D4      | D3  | D2  | D1  | D0  |  |  |  |
| Value                                                  | AD3     | AD2     | AD1     | AD0     | С3  | C2  | C1  | C0  |  |  |  |
|                                                        |         |         |         |         |     |     |     |     |  |  |  |
| BASE+                                                  | 1 (read | only) – | A/D hig | gh byte |     |     |     |     |  |  |  |
| Bit                                                    | D7      | D6      | D5      | D4      | D3  | D2  | D1  | D0  |  |  |  |
| Value                                                  | AD11    | AD10    | AD9     | AD8     | AD7 | AD6 | AD5 | AD4 |  |  |  |
|                                                        |         |         |         |         |     |     |     |     |  |  |  |

The A/D status register at BASE+8 (read only) gives information on A/D configuration and operation.

A/D status register format is:

| BASE + 8 - A/D status |     |     |     |     |     |     |     |     |  |  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| Bit                   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |
| Value                 | EOC | N/A | MUX | INT | CN3 | CN2 | CN1 | CN0 |  |  |

Bits in this register indicate the end of conversion status, single-ended/differential input, interrupt status and the number of the channel to be converted next. Refer to Chapter 4, *A/D status register*, for more information.

#### Input range selection

Each A/D channel has its own individual input range, controlled by a range code stored in on-board RAM and the setting of jumper JP7. Please refer to Chapter 4, A/D range control, for more information.

#### **MUX setting**

The PCL-818L offers 16 single-ended or eight differential analog input channels. Set jumper JP6 for the channel configuration before you set the multiplexer scan range. The MUX scan register specifies the high and low limits of the scan range. The MUX scan register is a read/write register at address BASE+2. Bits D0 to D3 hold the starting channel number, and positions D4 to D7 hold the stop scan channel number. When you set the PCL-818L for eight differential input channels, bits CH3 and CL3 must be zero.

The MUX scan register data format is:

| BASE + 2 (write) – start and stop scan channels |     |     |     |     |     |     |     |     |  |  |  |
|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--|--|
| Bit                                             | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |  |  |
| Value                                           | CH3 | CH2 | CH1 | CH0 | CL3 | CL2 | CL1 | CL0 |  |  |  |

If you require only one A/D input channel, you should set the high and low scan limits to the same value. If you specify a range of input channels, the PCL-818L automatically performs an A/D conversion on each channel in the range, beginning with the start channel. When it reaches the stop channel, it loops back to the start channel and continues. This looping continues until the specified number of conversions is completed. Note that writing to the MUX automatically resets it to the start channel.

You can specify channel settings by writing directly to the MUX scan register. You use the MUX scan register to point to a specified channel when you set channel input ranges (with BASE+1). After you set the input range, you will need to reset the MUX register for the proper start and stop channels.

#### **Trigger mode**

You can trigger an A/D conversion from software, the card's on-board pacer or an external pulse. Bits 1 and 0 of register BASE+9 select the trigger source.

- 1. If you select software triggering, a write to the register BASE+0 with any value will trigger an A/D conversion. You would not normally use software triggering in high speed A/D applications because the triggering rate is too slow.
- 2. You can use the PCL-818L's on-board Intel 8254 programmable interval timer/counter to generate timing related signals. Counters 1 and 2 of the Intel 8254 can provide A/D converter trigger pulses with precise periods. The 8254 can generate pacer output between 2.5 MHz and 71 minutes per pulse. Chapter 8 covers the details of the Intel 8254 timer/counter.
  - Pacer triggering is ideal for interrupt and DMA data transfer, normally used in A/D applications which require higher conversion speeds.
- 3. You can provide an external signal to trigger the A/D conversion. Connect the external signal to TRIGO (pin 35 on connector CN3). You would normally use external triggering if your application requires A/D conversions not periodically, but conditionally, e. g., measuring a voltage when a limit switch closes. The A/D conversion starts at the rising edge of the external trigger pulse.

#### A/D data transfer

You can perform A/D data transfer by program control, interrupt routine or DMA.

- Program controlled data transfer operates by polling the A/D status register. After the A/D conversion has been triggered, your application program checks the INT bit (data valid) of the A/D status register. When it detects that the INT bit is on (1), it sends the A/D data to the PC's memory using DMA. Remember to reset the INT bit (by writing to register BASE+8 with any value) after you transfer the A/D data.
  - When you use software triggering, you can check either the INT or EOC bits for data validity. Because the program triggers the A/D conversion, you do not need to poll the INT bit to see if the conversion has occurred. It is easier to use the EOC bit, because you do not need to clear it after you transfer the data.
- 2. With interrupt routine data transfer, an interrupt routine handler program transfers data from the card's A/D data registers to a previously defined memory segment in the PC. At the end of each conversion the EOC signal generates an interrupt, and the interrupt handler routine performs the transfer. You must specify the interrupt control bit and the interrupt level selection bits in the PCL-818L control register (BASE+9) before you use the interrupt routine. Writing to the A/D status register address (BASE+8) resets the PCL-818L interrupt request and re-enables the PCL-818L interrupt.
- 3. Direct memory access (DMA) transfer moves the A/D data from the PCL-818L hardware device to the PC system memory without the system CPU. DMA is very useful in high speed data transfer, but it is complicated to operate. Before the DMA operation you must set the DMA level (JP3), the DMA enable bit control register (BASE+9) and the registers in the 8237 DMA controller. We recommend that you use the PCL-818L driver to perform DMA operations. See Chapter 9 for more information on the 8237 DMA controller and PCL-818L DMA operations.

#### How to make an A/D conversion

Your program can perform A/D by writing all the I/O port instructions directly, or you can take advantage of the PCL-818L driver. We suggest that you make use of the driver functions in your program. This will make your programming job easier and improve your program's performance. See the Software Driver User's Manual for more information.

Do the following to perform software trigger and program controlled data transfer without the PCL-818L driver:

- 1. Set the input range for each A/D channel.
- 2. Set the input channel by specifying the MUX scan range.
- 3. Trigger the A/D conversion by writing to the A/D low byte register (BASE+0) with any value.
- 4. Check for the end of the conversion by reading the A/D status register (BASE+8) INT bit.
- 5. Read data from the A/D converter by reading the A/D data registers (BASE+0 and BASE+1).
- 6. Converting the binary A/D data to an integer.

# CHAPTER

#### **D/A conversion**

#### **General information**

The PCL-818L provides one D/A output channel with two double-buffered 12-bit multiplying D/A converters. Write registers at addresses BASE+4 and BASE+5 hold data to be output. DA0 is the least significant bit (LSB) and DA11 is the most significant bit (MSB) of the D/A data. The register data format appears below:

| BASE+ | BASE + 4 - D/A output low byte |        |        |     |     |     |     |     |  |  |  |  |
|-------|--------------------------------|--------|--------|-----|-----|-----|-----|-----|--|--|--|--|
| Bit   | D7                             | D6     | D5     | D4  | D3  | D2  | D1  | D0  |  |  |  |  |
| Value | DA3                            | DA2    | DA1    | DA0 | Χ   | Χ   | Χ   | Χ   |  |  |  |  |
|       |                                |        |        |     |     |     |     |     |  |  |  |  |
| BASE+ | 5 – D/A                        | output | high b | yte |     |     |     |     |  |  |  |  |
| Bit   | D7                             | D6     | D5     | D4  | D3  | D2  | D1  | D0  |  |  |  |  |
| Value | DA11                           | DA10   | DA9    | DA8 | DA7 | DA6 | DA5 | DA4 |  |  |  |  |

When you write data to the D/A channels, write the low byte first. The low byte is temporarily held by a register in the D/A and not released to the output. After you write the high byte, the low byte and high byte are added and passed to the D/A converter. This double buffering process protects D/A data integrity through a single step update.

The PCL-818L provides a precision fixed internal -5 V or -10 V reference, selectable by means of Jumper JP5. This reference voltage is available at connector CN3 pin 11. If you use this voltage as the D/A reference input, the D/A output range is either 0 to +5 V or 0 to +10 V. You can also use an external DC or AC source as the D/A reference input. In this case, the maximum reference input voltage is  $\pm 10$  V, and the maximum D/A output ranges are 0 to +10 V or 0 to -10 V.

Connector CN3 supports all D/A signal connections. See Chapter 2, *Connector pin assignments*, for connector pin assignments. Chapter 3 gives a wiring diagram for D/A signal connections.

#### D/A applications

The PCL-818L supports a variety of D/A operations. It can function as a digital attenuator (by inputting variable AC or DC references) or as a generator of arbitrary waveforms.

In your application program you can perform D/A functions by addressing the PCL-818L's registers directly, or you can take advantage of the Advantech driver functions. For more information, see the user's manual for the driver.

### Digital input and output

The PCL-818L provides 16 digital input channels and 16 digital output channels. You read digital input data from registers BASE+3 and BASE+11. After the read operation the input lines go to three-state (data is not latched).

You write digital output data to registers BASE+3 and BASE+11. The registers latch the output value (you can read it back).

Data format for each register appears below:

| BASE+                                | 3 (read  | port) – | D/I low   | byte    |      |      |     |     |  |  |
|--------------------------------------|----------|---------|-----------|---------|------|------|-----|-----|--|--|
| Bit                                  | D7       | D6      | D5        | D4      | D3   | D2   | D1  | D0  |  |  |
| Value                                | DI7      | DI6     | DI5       | DI4     | DI3  | DI2  | DI1 | DI0 |  |  |
|                                      |          |         |           |         |      |      |     |     |  |  |
| BASE + 3 (write port) - D/O low byte |          |         |           |         |      |      |     |     |  |  |
| Bit                                  | D7       | D6      | D5        | D4      | D3   | D2   | D1  | D0  |  |  |
| Value                                | D07      | D06     | D05       | DO4     | DO3  | D02  | D01 | D00 |  |  |
|                                      |          |         |           |         |      |      |     |     |  |  |
| BASE+                                | 11 (reac | port) - | – D/I hig | gh byte |      |      |     |     |  |  |
| Bit                                  | D7       | D6      | D5        | D4      | D3   | D2   | D1  | D0  |  |  |
| Value                                | DI15     | DI14    | DI13      | DI12    | DI11 | DI10 | DI9 | DI8 |  |  |
|                                      |          |         |           |         |      |      |     |     |  |  |
| BASE+                                | 11 (writ | e port) | - D/O h   | igh byt | e    |      |     |     |  |  |
| Bit                                  | D7       | D6      | D5        | D4      | D3   | D2   | D1  | D0  |  |  |
| Value                                | D015     | D014    | D013      | D012    | D011 | D010 | D09 | D08 |  |  |
|                                      |          |         |           |         |      |      |     |     |  |  |

Using the PCL-818L's input and output functions is fairly straightforward. Chapter 3 gives some ideas for digital signal connections.

# 8 CHAPTER

### Programmable timer/counter

#### The Intel 8254

The PCL-818L provides an Intel 8254 programmable interval timer/counter, version 2. The popular 8254 offers three independent 16-bit down counters. Each counter has a clock input, control gate and an output. You can program each counter for maximum count values from 2 to 65535.

Version 2 of the 8254 has a maximum input clock frequency of 10 MHz. The PCL-818L provides 1 MHz and 10 MHz input frequencies to the 8254 from an on-board crystal oscillator. Jumper JP2 controls the input frequency. See Chapter 2 for more information.

Counters 1 and 2 on the 8254 are cascaded and operated in a fixed divider configuration. Counter 1 input connects to the 1 MHz or 10 MHz clock frequency, and the output of Counter 1 connects to the input of Counter 2. The output of Counter 2 is internally configured to provide trigger pulses to the A/D converter, but you can also access it for your own use from connector CN3 pin 37. Counter 0 is not used by the PCL-818L and is available for your use. You can access it through CN3 pin 18.

### Counter read/write and control registers

The 8254 programmable interval timer uses four registers at addresses BASE+12, BASE+13, BASE+14 and BASE+15. Register functions appear below:

| Register | Function             |
|----------|----------------------|
| BASE+12  | Counter 0 read/write |
| BASE+13  | Counter 1 read/write |
| BASE+14  | Counter 2 read/write |
| BASE+15  | Counter control word |

Since the 8254 counter uses a 16 bit structure, each section of read/write data is split into a least significant byte (LSB) and most significant byte (MSB). To avoid errors it is important that you make read/write operations in pairs and keep track of the byte order.

The data format for the control register appears below:

| BASE + 15 - 8254 control, standard mode |     |     |     |     |    |    |    |     |  |  |  |
|-----------------------------------------|-----|-----|-----|-----|----|----|----|-----|--|--|--|
| Bit                                     | D7  | D6  | D5  | D4  | D3 | D2 | D1 | D0  |  |  |  |
| Value                                   | SC1 | SC0 | RW1 | RW0 | M2 | M1 | MO | BCD |  |  |  |

#### SC1 & SC0 Select counter.

| Counter           | SC1 | SC0 |
|-------------------|-----|-----|
| 0                 | 0   | 0   |
| 1                 | 0   | 1   |
| 2                 | 1   | 0   |
| Read-back command | 1   | 1   |

#### **RW1 & RW0** Select read/write operation

| Operation                         | RW1 | RW0 |
|-----------------------------------|-----|-----|
| Counter latch                     | 0   | 0   |
| Read/write LSB                    | 0   | 1   |
| Read/write MSB                    | 1   | 0   |
| Read/write LSB first,<br>then MSB | 1   | 1   |

#### M2, M1 & M0 Select operating mode

| M2 | M1 | M0 | Mode                          |
|----|----|----|-------------------------------|
| 0  | 0  | 0  | 0 interrupt on terminal count |
| 0  | 0  | 1  | 1 programmable one shot       |
| Χ  | 1  | 0  | 2 Rate generator              |
| Χ  | 1  | 1  | 3 Square wave rate generator  |
| 1  | 0  | 0  | 4 Software triggered strobe   |
| 1  | 0  | 1  | 5 Hardware triggered strobe   |

#### **BCD** Select binary or BCD counting.

| BCD | Туре                                |
|-----|-------------------------------------|
| 0   | Binary counting 16-bits             |
| 1   | Binary coded decimal (BCD) counting |

If you set the module for binary counting, the count can be any number from 0 up to 65535. If you set it for BCD (Binary Coded Decimal) counting, the count can be any number from 0 to 9999.

If you set both SC1 and SC0 bits to 1, the counter control register is in read-back command mode. The control register data format then becomes:

| BASE+1 | 5 – 825 | 4 contro | I, read-b | ack mod | de |    |    |    | _ |
|--------|---------|----------|-----------|---------|----|----|----|----|---|
| Bit    | D7      | D6       | D5        | D4      | D3 | D2 | D1 | D0 |   |
| Value  | 1       | 1        | CNT       | STA     | C2 | C1 | CO | Χ  |   |

CNT = 0 Latch count of selected counter(s).

STA = 0 Latch status of selected counter(s).

C2, C1 & C0 Select counter for a read-back operation.

C2 = 1 select Counter 2

C1 = 1 select Counter 1

C0 = 1 select Counter 0

If you set both SC1 and SC0 to 1 and STA to 0, the register selected by C2 to C0 contains a byte which shows the status of the counter. The data format of the counter read/write register then becomes:

| BASE+ | 12/13/1 | 4 – sta | tus read | -back n | node |    |    |     |
|-------|---------|---------|----------|---------|------|----|----|-----|
| Bit   | D7      | D6      | D5       | D4      | D3   | D2 | D1 | D0  |
| Value | OUT     | NC      | RW1      | RW0     | M2   | M1 | MO | BCD |

**OUT** Current state of counter output

NC Null count is 1 when the last count written to the counter register has been loaded into the counting element

The counter enable register, located at address BASE+10, has a close relationship with the counter operation. Refer to Chapter 4, *Timer/counter enable register*, for the register data format. The TC0 bit enables and disables the pacer. If TC0 = 0, the pacer is enabled. If TC0 = 1, the pacer is disabled and trigger pulses from the pacer are kept from the A/D until TRIG0 is taken high. The TC1 bit controls the input source for Counter 0. If TC1 = 0, Counter 0 is configured to accept external clock pulses. If TC1 = 1, Counter 0 is internally connected to the 100 KHz clock source.

#### **Counter operating modes**

#### **MODE 0 – Stop on terminal count**

The output will be initially low after this mode of operation is set. After you load the count into the selected count register, the output will remain low and the counter will count. When the counter reaches the terminal count, its output will go high and remain high until you reload it with the mode or a new count value. The counter continues to decrement after it reaches the terminal count. Rewriting a counter register during counting has the following results:

- 1. Writing to the first byte stops the current counting.
- 2. Writing to the second byte starts the new count.

#### **MODE 1 - Programmable one-shot**

The output is initially high. The output will go low on the count following the rising edge of the gate input. It will then go high on the terminal count. If you load a new count value while the output is low, the new value will not affect the duration of the one-shot pulse until the succeeding trigger. You can read the current count at any time without affecting the one-shot pulse. The one-shot is retriggerable, thus the output will remain low for the full count after any rising edge at the gate input.

#### **MODE 2 - Rate generator**

The output will be low for one period of the input clock. The period from one output pulse to the next equals the number of input counts in the counter register. If you reload the counter register between output pulses, the present period will not be affected, but the subsequent period will reflect the value.

The gate input, when low, will force the output high. When the gate input goes high, the counter will start from the initial count. You can thus use the gate input to synchronize the counter.

With this mode the output will remain high until you load the count register is loaded. You can also synchronize the output by software.

#### **MODE 3 - Square wave generator**

This mode is similar to Mode 2, except that the output will remain high until one half of the count has been completed (for even numbers), and will go low for the other half of the count. This is accomplished by decreasing the counter by two on the falling edge of each clock pulse. When the counter reaches the terminal count, the state of the output is changed, the counter is reloaded with the full count and the whole process is repeated.

If the count is odd and the output is high, the first clock pulse (after the count is loaded) decrements the count by 1. Subsequent clock pulses decrement the count by 2. After timeout, the output goes low and the full count is reloaded. The first clock pulse (following the reload) decrements the counter by 3. Subsequent clock pulses decrement the count by two until timeout, then the whole process is repeated. In this way, if the count is odd, the output will be high for (N+1)/2 counts and low for (N-1)/2 counts.

#### **MODE 4 – software triggered strobe**

After the mode is set, the output will be high. When the count is loaded, the counter will begin counting. On terminal count, the output will go low for one input clock period then go high again.

If you reload the count register during counting, the new count will be loaded on the next CLK pulse. The count will be inhibited while the GATE input is low.

#### **MODE 5 - Hardware triggered strobe**

The counter will start counting after the rising edge of the trigger input and will go low for one clock period when the terminal count is reached. The counter is retriggerable.

#### **Counter operations**

#### **Read/write operation**

Before you write the initial count to each counter, you must first specify the read/write operation type, operating mode and counter type in the control byte and write the control byte to the control register (BASE+15).

Since the control byte register and all three counter read/write registers have separate addresses and each control byte specifies the counter it applies to (by SC1 & SC0), no instructions on the operating sequence are required. Any programming sequence following the 8254 convention is acceptable.

There are three types of counter operation: read/load LSB, read/load MSB and read/load LSB followed by MSB. It is important that you make your read/write operations in pairs and keep track of the byte order.

#### Counter read-back command

The 8254 counter read-back command lets you check the count value, programmed mode and current states of the OUT pin and Null Count flag of the selected counter(s). You write this command to the control word register. Format is as shown at the beginning of the chapter.

The read-back command can latch multiple counter output latches. Simply set the CNT bit to 0 and select the desired counter(s). This single command is functionally equivalent to multiple counter latch commands, one for each counter latched.

The read-back command can also latch status information for selected counter(s) by setting STA bit = 0. The status must be latched to be read; the status of a counter is accessed by a read from that counter. The counter status format appears at the beginning of the chapter.

#### **Counter latch operation**

Users often want to read the value of a counter without disturbing the count in progress. You do this by latching the count value for the specific counter, then reading the value.

The 8254 supports the counter latch operation in two ways. The first way is to set bits RW1 and RW0 to 0. This latches the count of the selected counter in a 16-bit hold register. The second way is to perform a latch operation under the read-back command. Set bits SC1 and SC0 to 1 and CNT = 0. The second method has the advantage of operating several counters at the same time. A subsequent read operation on the selected counter will retrieve the latched value.

#### **Counter applications**

The 8254 programmable interval timer/counter on your PCL-818L interface card is a very useful device. You can program counters 1 and 2 to serve as a pacer to generate A/D conversion trigger pulses. Counter 0 is not committed to any internal use. You can configure it for any supported function; e.g., a square wave generator.

### Direct memory access operation

Direct memory access (DMA) improves system performance by allowing external devices to transfer information directly to or from the PC's memory without using the CPU. The PCL-818L's DMA capability significantly improves the system performance in high speed A/D applications.

#### Introduction to the 8237 DMA controller

The 8237 DMA controller chip on the PC system board handles the DMA operation. This chip has four prioritized direct memory access channels. Channel 0 is reserved by the PC system refresh its dynamic RAM. Channel 2 supports floppy disk operations. Channel 3 is normally used for hard disk operations. Channel 1 is not reserved for any internal operations and is available for your applications.

Each channel has two associated control signals associated with it. The DMA request signal (DRQ) triggers a DMA operation, and the DMA acknowledge signal (DACK) authorizes the 8237 to start the data transfer.

The 8237 DMA chip has four operating modes (single, demand, block and cascade) and four control registers. These registers are:

- 1. Operation mode register (set mode of operation)
- 2. Address register (specify memory segment starting address)
- 3. Word count register (specify the number of transfers)
- 4. Initialization register (enable and disable DMA channels)

Note that you must properly set all four registers before requesting the DMA operation.

#### Using DMA transfer with the PCL-818L

DMA transfer is a powerful but complicated operation. Different parts of the DMA transfer have been covered in other parts of this manual, especially Chapter 5. The following steps summarize how to use DMA transfer with the PCL-818L:

- When you configure your hardware, check your to see which (if any) PC DMA channel is available (level 1 or level 3) and set PCL-818L jumper JP1 accordingly.
- 2. If you will be using the PCL-818L driver for your DMA transfer programming, see the Software Drivers User's Manual for information.
- 3. If you choose to conduct your own DMA operation, you will need to have a solid understanding of the PC, 8237 DMA controller and the PCL-818L. Make sure you perform the following steps in your DMA transfer:
  - a. Initialize 8237 DMA controller register and page register.
  - b. Send DMA enable and trigger source data to the PCL-818L control register located at address BASE+9.
  - c. Set an external trigger pulse or pacer trigger rate.
  - d. Enable the trigger source to start the A/D conversion

# B

### Connector, switch and VR Locations



Card connectors, switches and VR locations

| Label       | Function                                                   |
|-------------|------------------------------------------------------------|
| CN1         | Digital output                                             |
| CN2         | Digital input                                              |
| CN3         | Analog input/analog output/counter output                  |
| SW1         | Base address                                               |
| JP1         | DMA level (1 or 3)                                         |
| JP2         | 10 MHz/1 MHz time base                                     |
| JP3         | TRIGO, GATEO connection                                    |
| JP4         | D/A reference selection (internal/external)                |
| JP5         | -5 V/-10 V internal reference                              |
| JP6         | Differential or single-ended inputs                        |
| JP7         | A/D input voltage range selection (±5 or ±10)              |
| JP8 to JP11 | Digital output connector, CN1 or CN3 (daughterboard ctrl.) |
| VR1         | A/D full scale                                             |
| VR2         | A/D bipolar offset                                         |
| VR3         | D/A full scale                                             |
| VR4         | D/A offset                                                 |
| VR5         | PGA offset                                                 |
| TP1         | Test point 1                                               |

# APPENDIX

### PC I/O port address map

| PC I/O port address map |                            |  |  |  |
|-------------------------|----------------------------|--|--|--|
| Range (hex)             | Function                   |  |  |  |
| 000 - 1FF               | Base system                |  |  |  |
| 200                     | Reserved                   |  |  |  |
| 201                     | Game control               |  |  |  |
| 202 - 277               | Reserved                   |  |  |  |
| 278 - 27F               | LPT2: (2nd printer port)   |  |  |  |
| 280 - 2F7               | Reserved                   |  |  |  |
| 2F8 - 2FF               | COM2:                      |  |  |  |
| 300 - 377               | Reserved                   |  |  |  |
| 378 - 37F               | LPT1: (1st printer port)   |  |  |  |
| 380 - 3AF               | Reserved                   |  |  |  |
| 3B0 - 3BF               | Mono Display/Print adapter |  |  |  |
| 3C0 - 3CF               | Reserved                   |  |  |  |
| 3D0 - 3DF               | Color/Graphics             |  |  |  |
| 3E0 - 3EF               | Reserved                   |  |  |  |
| 3F0 - 3F7               | Floppy disk drive          |  |  |  |
| 3F8 - 3FF               | COM1:                      |  |  |  |
|                         |                            |  |  |  |



#### Calibration

Regular calibration checks are important to maintain accuracy in data acquisition and control applications. We provide a calibration program, CALB.EXE, on the PCL-818L software disk to assist you in this task.

The minimum equipment required to perform a satisfactory calibration is a 4½-digit digital multimeter and a voltage calibrator or a stable, noise free D. C. voltage source. You may also want a card extender, such as the Advantech PCL-757 ISA-Bus Switch/Extension Card. The PCL-757 transparently extends the PC-bus connector to the top of the chassis, giving safe and easy access to the PCL-818L during calibration or other tasks.

The CALB.EXE makes calibration easy. It leads you through the calibration and setup procedure with a variety of prompts and graphic displays, showing you all of the correct settings and adjustments. The explanatory material in this section is brief, intended for use in conjunction with the calibration program.

#### **VR** assignment

The five variable resistors (VRs) on the PCL-818L board help you make accurate adjustments on all A/D and D/A channels. See the figure in Appendix B for help finding the VRs. The following list shows the function of each VR:

| VR  | Function                           |
|-----|------------------------------------|
| VR1 | A/D full scale adjustment          |
| VR2 | A/D bipolar offset                 |
| VR3 | D/A full scale adjustment          |
| VR4 | D/A offset adjustment              |
| VR5 | Programmable gain amplifier offset |

If you precisely calibrate a D/A output range, you can use the it with the CALB.EXE program to calibrate the card's A/D input. To calibrate the  $\pm 10 \text{ V}$  A/D range, first calibrate the 0 to 10 V D/A output. To calibrate the ±5 V A/D range, first calibrate the 0 to 5 V D/A output.

#### D/A calibration

Connect a reference voltage within the range  $\pm 10 \text{ V}$  to the reference input of the D/A channel to be calibrated. You can use the on-board -5 V (-10 V) reference or an external reference. Adjust the full scale gain and zero offset of the D/A channel with VR3 and VR4. Use a precision voltmeter to calibrate the D/A output.

- 1. Set the D/A data register to 0 and adjust VR4 until the output voltage equals 0 V.
- 2. Set the D/A data to 4095 and adjust VR3 until the D/A output voltage equals the reference voltage minus 1 LSB, but with the opposite sign. For example, if  $V_{ref}$  is -5 V, then  $V_{out}$  should be +4.9988 V. If  $V_{ref}$  is -10 V,  $V_{out}$  should be +9.9975 V.

#### A/D calibration

Regular and accurate calibration procedures ensure maximum possible accuracy. The CALB.EXE calibration program leads you through the whole A/D offset and gain adjustment procedure. The basic steps are outlined below:

- 1. Short the A/D input channel 0 to ground and measure the voltage at TP1 on the PCB (see the figure in Appendix B). Adjust VR5 until TP1 is as close as possible to 0 V.
- 2. Connect a DC voltage source with value equal to 0.5 LSB (such as the D/A output) to A/D Channel 0 (pin 1 on connector CN3).
- 3. Adjust VR2 until the output from the card's A/D converter flickers between 0 and 1.
- 4. Connect a DC voltage source with a value of 4094.5 LSB (such as the D/A output) to A/D channel 0.
- 5. Adjust VR1 until the A/D reading flickers between 4094 and 4095.
- 6. Repeat steps 2 to step 5, adjusting VR1 and VR2.

#### User's Note for PCLD-818L Revision A2 Card

The purpose of this 'User's Note' is to inform you of the new jumper settings on the PCL-818L revised A2 card. If your PCL-818L card is revision A1, this note will not apply to you.

The revision change is to simplify the multiplexing capability of the PCL-818L. With the new jumpers onboard, JP8, JP9, JP10 and JP11, you can select which cable controls the daughter boards connected. This is done via either the D-type 37-pin connector or the original 20-pin connector. These cables, CN1 and CN3, use digital control signal outputs D0 to D3. Please contact your distributor to find out exactly which daughter boards can support this special feature.

To connect daughter boards without this function, set the jumpers to the 'D' side (left hand side). With this configuration the digital signals D0 to D3 will be on the 20-pin connector CN1. This is the standard setup for the PCL-818L revision A1.

The default jumper setting on the PCL-818L revision A2 is with the jumpers set to the 'S' (right hand side). In this configuration, the digital output signals D0 to D3 will be on the 37-pin connector CN3. The signal pins on CN1 will now be floating.



**Assignments**