

# LD49150XX08 LD49150XX10, LD49150XX12

## 1.5 A very low drop for low output voltage regulator

## Features

- Input voltage range:
  - V<sub>I</sub> = 1.4 V to 5.5 V
  - V<sub>BIAS</sub> = 3 V to 6 V
- Stable with ceramic capacitor
- ±1.5 % initial tolerance
- Maximum dropout voltage (V<sub>I</sub> V<sub>O</sub>) of 200 mV over temperature
- Adjustable output voltage down to 0.8 V
- Ultra fast transient response (up to 10 MHz bandwidth)
- Excellent line and load regulation specifications
- Logic controlled shutdown option
- Thermal shutdown and current limit protection
- Junction temperature range: 25 °C to 125 °C

## Applications

- Graphics processors
- PC add-in cards
- Microprocessor core voltage supply
- Low voltage digital ICs
- High efficiency linear power supplies
- SMPS post regulators



## Description

The LD49150xx is a high-bandwidth, low-dropout, 1.5 A voltage regulator, ideal for powering core voltages of low-power microprocessors. The LD49150xx implements a dual supply configuration allowing for very low output impedance and very fast transient response. The LD49150xx requires a bias input supply and a main input supply, allowing for ultra-low input voltages on the main supply rail. The input supply operates from 1.4 V to 5.5 V and the bias supply requires between 3 V and 6 V for proper operation. The LD49150xx offers fixed output voltages from 0.8 V to 1.8 V and adjustable output voltages down to 0.8 V. The LD49150xx requires a minimum output capacitance for stability, and work optimally with small ceramic capacitors.

| Order                | Order codes                         |                      |  |  |  |  |
|----------------------|-------------------------------------|----------------------|--|--|--|--|
| PPAK (tape and reel) | DFN6 (tape and reel) <sup>(1)</sup> | Output voltages      |  |  |  |  |
| LD49150PT08R         |                                     | 0.8 V <sup>(2)</sup> |  |  |  |  |
| LD49150PT10R         | LD49150PU10R                        | 1.0 V                |  |  |  |  |
| LD49150PT12R         | LD49150PU12R                        | 1.2 V                |  |  |  |  |

Table 1. Device summary

1. Available on request.

2. Adjustable version.

June 2010

# Contents

| 1  | Typical application circuits                    |  |  |  |  |  |
|----|-------------------------------------------------|--|--|--|--|--|
| 2  | Alternative application circuits                |  |  |  |  |  |
| 3  | Pin configuration                               |  |  |  |  |  |
| 4  | Diagram                                         |  |  |  |  |  |
| 5  | Maximum ratings                                 |  |  |  |  |  |
| 6  | Electrical characteristics8                     |  |  |  |  |  |
| 7  | Typical characteristics9                        |  |  |  |  |  |
| 8  | Application hints                               |  |  |  |  |  |
|    | 8.1 Input supply voltage (V <sub>IN</sub> )     |  |  |  |  |  |
|    | 8.2 Bias supply voltage (V <sub>BIAS</sub> ) 13 |  |  |  |  |  |
|    | 8.3 External capacitors                         |  |  |  |  |  |
|    | 8.4 Output capacitor                            |  |  |  |  |  |
|    | 8.5 Minimum load current                        |  |  |  |  |  |
|    | 8.6 Power sequencing recommendations            |  |  |  |  |  |
|    | 8.7 Power dissipation/heatsinking 14            |  |  |  |  |  |
|    | 8.8 Heatsinking PPAK package 15                 |  |  |  |  |  |
|    | 8.9 Adjustable regulator design                 |  |  |  |  |  |
|    | 8.10 Enable                                     |  |  |  |  |  |
| 9  | Package mechanical data 16                      |  |  |  |  |  |
| 10 | Revision history                                |  |  |  |  |  |



# **1** Typical application circuits





Figure 2. Fixed version with Enable





## 2 Alternative application circuits



#### Figure 3. Single supply voltage solution







# 3 Pin configuration

### Figure 5. Pin connections (top view for PPAK, bottom view for DFN)



#### Table 2. Pin description

| Pin n° for<br>PPAK | Pin n° for<br>DFN | Symbol            | Note                                                                                                          |
|--------------------|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------|
| 1                  | 2                 | EN                | For fixed versions: Enable (Input) - Logic High = Enable, Logic Low = Shutdown.                               |
| I                  | 2                 | ADJ               | For adjustable versions: Adjustable regulator feedback input. Connect to resistor voltage divider.            |
| 2                  | 3                 | V <sub>IN</sub>   | Input voltage which supplies current to the output power device.                                              |
| 3                  | 1                 | GND               | Ground (TAB is connected to ground).                                                                          |
| 4                  | 4                 | V <sub>OUT</sub>  | Regulator output.                                                                                             |
| 5                  | 6                 | V <sub>BIAS</sub> | Input bias voltage for powering all circuitry on the regulator with the exception of the output power device. |
|                    | 5                 | N.C.              | Not connect.                                                                                                  |



# 4 Diagram







## 5 Maximum ratings

| Symbol            | Parameter                 | Value                                                            | Unit |
|-------------------|---------------------------|------------------------------------------------------------------|------|
| V <sub>IN</sub>   | Supply voltage            | -0.3 to 7                                                        | V    |
| V <sub>OUT</sub>  | Output voltage            | -0.3 to V <sub>IN</sub> + 0.3<br>-0.3 to V <sub>BIAS</sub> + 0.3 | V    |
| V <sub>BIAS</sub> | BIAS supply voltage       | -0.3 to 7                                                        | V    |
| V <sub>EN</sub>   | Enable input voltage      | -0.3 to 7                                                        | V    |
| PD                | Power dissipation         | Internally limited                                               |      |
| T <sub>STG</sub>  | Storage temperature range | -50 to 150                                                       | °C   |

 Table 3.
 Absolute maximum ratings <sup>(1)</sup>

1. All the values are referred to ground.

#### Table 4.Operating ratings

| Symbol            | Parameter                  | Value                  | Unit |
|-------------------|----------------------------|------------------------|------|
| V <sub>IN</sub>   | Supply voltage             | 1.4 to 5.5             | V    |
| V <sub>OUT</sub>  | Output voltage             | 0.8 to 4.5             | V    |
| V <sub>BIAS</sub> | BIAS supply voltage        | 3 to 6                 | V    |
| V <sub>EN</sub>   | Enable input voltage       | 0 to V <sub>BIAS</sub> | V    |
| TJ                | Junction temperature range | -25 to 125             | °C   |



*Note:* Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied.

## 6 Electrical characteristics

 $T_J$  = - 25 °C to 125 °C,  $V_{BIAS}$  =  $V_O$  + 2.1 V  $^{(1)}$ ;  $V_I$  =  $V_O$ +1 V;  $V_{EN}$  =  $V_{BIAS}$   $^{(2)}$ ,  $I_O$  = 10 mA;  $C_I$  = 1  $\mu$ F;  $C_O$  = 10  $\mu$ F;  $C_{BIAS}$  = 1  $\mu$ F; unless otherwise specified. Typical values are referred to  $T_J$  = 25 °C.

| Symbol               | Parameter                                             | Test conditions                                | Min.  | Тур. | Max.  | Unit |  |
|----------------------|-------------------------------------------------------|------------------------------------------------|-------|------|-------|------|--|
|                      |                                                       | $T_J = 25 \ ^{\circ}C$ , fixed voltage options | -1.5  |      | 1.5   | 0/   |  |
| Vo                   | Output voltage accuracy                               | Over temperature range                         | -3    |      | 3     | %    |  |
| V <sub>LINE</sub>    | Line regulation                                       | $V_{I} = V_{O} + 1 V \text{ to } 5.5 V$        | -0.1  |      | 0.1   | %/V  |  |
| V <sub>LOAD</sub>    | Load regulation                                       | $I_L$ = 0 mA to 3 A, $V_{BIAS} \ge$ 3 V        |       |      | 1     | %    |  |
| V <sub>DROP</sub>    | Dropout voltage (V <sub>I</sub> - V <sub>O</sub> )    | I <sub>L</sub> = 1.5 A                         |       |      | 200   | mV   |  |
| V <sub>DROP</sub>    | Dropout voltage (V <sub>BIAS</sub> - V <sub>O</sub> ) | $I_{L} = 1.5 A^{(1)}$                          |       | 1.5  | 2.1   | V    |  |
| 1                    | Ground pin current                                    | $I_L = 0 \text{ mA}$                           |       | 4    | 6     | m۸   |  |
| I <sub>GND</sub>     | Ground pin current                                    | I <sub>L</sub> = 1.5 A                         |       | 4    | 6     | mA   |  |
| I <sub>GND_SHD</sub> | Ground pin current in shutdown                        | $V_{EN} \leq 0.4 \ V^{(2)}$                    |       |      | 5     | μA   |  |
| 1                    | Surropt through V                                     | $I_L = 0 \text{ mA}$                           |       | 3    | 5     | mA   |  |
| I <sub>VBIAS</sub>   | Current through V <sub>BIAS</sub>                     | I <sub>L</sub> = 1.5 A                         |       | 3    | 5     | mA   |  |
| ١L                   | Current limit                                         | V <sub>O</sub> = 0 V                           | 2.5   |      |       | А    |  |
| Enable inp           | ut <sup>(2)</sup>                                     | · · · · · ·                                    |       |      |       |      |  |
| M                    | Enable input threshold (fixed                         | Regulator Enable                               | 1.4   |      |       | - v  |  |
| $V_{EN}$             | voltage only)                                         | Regulator Shutdown                             |       |      | 0.4   |      |  |
| I <sub>EN</sub>      | Enable pin input current                              |                                                |       | 0.1  | 1     | μA   |  |
| Reference            |                                                       |                                                |       |      |       |      |  |
| M                    | Deference unline                                      | T <sub>J</sub> = 25 °C                         | 0.788 | 0.8  | 0.812 | v    |  |
| V <sub>REF</sub>     | Reference voltage                                     | Over temperature range                         | 0.776 | 0.8  | 0.824 |      |  |
| SVR                  | Supply voltage rejection                              |                                                |       | 68   |       | dB   |  |

 Table 5.
 Electrical characteristics

1. For  $V_O \leq$  1 V,  $V_{BIAS}$  dropout specification does not apply due to a minimum 3 V  $V_{BIAS}$  input.

2. Fixed output voltage version only.



#### **Typical characteristics** 7







Figure 11. Output voltage vs. input voltage









Quiescent current vs. temperature

Figure 13. Dropout voltage (V<sub>IN</sub>-V<sub>OUT</sub>) vs. temperature









Figure 16.

Figure 17. Supply voltage rejection vs. output Figure 18. Stability region vs. C<sub>OUT</sub> & High current ESR



57



Figure 19. Stability region vs. C<sub>OUT</sub> & low ESR Figure 20.



Figure 22. V<sub>IN</sub> start up transient response (V<sub>BIAS</sub> start up before V<sub>IN</sub>)





Figure 23.  $V_{IN}$  start up transient response  $(V_{BIAS}$  start up before  $V_{IN}$  and  $V_{INH}=V_{IN})$ 





## 8 Application hints

The LD49150xx is an ultra-high performance, low dropout linear regulator, designed for high current application that requires fast transient response. The LD49150xx operates from two input voltages, to reduce dropout voltage. The LD49150xx is designed so that a minimum of external component are necessary.

## 8.1 Input supply voltage (V<sub>IN</sub>)

 $V_{\rm IN}$  provides the power input current to the LD49150xx. The minimum input voltage can be as low as 1.4 V, allowing conversion from very low voltage supplies to achieve low output voltage levels with very low power dissipation.

## 8.2 Bias supply voltage (V<sub>BIAS</sub>)

The LD49150xx control circuitry is supplied the V<sub>BIAS</sub> pin which requires a very low bias current (3 mA typ.) even at the maximum output current level (1.5 A). A bypass capacitor on the bias pin is recommended to improve the performance of the LD49150xx during line and load transient. The small ceramic capacitor from V<sub>BIAS</sub> to ground reduces high frequency noise that could be injected into the control circuitry from the bias rail. In typical applications a 1  $\mu$ F ceramic chip capacitor may be used. The V<sub>BIAS</sub> input voltage must be 2.1 V above the output voltage, with a minimum V<sub>BIAS</sub> input voltage of 3 V.

### 8.3 External capacitors

To assure regulator stability, input and output capacitors are required as shown in the *1: Typical application circuits*.

## 8.4 Output capacitor

The LD49150xx requires a minimum output capacitance to maintain stability. A ceramic chip capacitor of at least 1  $\mu$ F is required. However, specific capacitor selection could be needed to ensure the transient response. A 1  $\mu$ F ceramic chip capacitor satisfies most applications but 10  $\mu$ F is recommended to ensure better transient performances. In applications where the V<sub>IN</sub> level is close to the maximum operating voltage (V<sub>IN</sub> > 4 V), it is strongly recommended to use an output capacitor of, at least, 10  $\mu$ F in order to avoid over-voltage stress on the Input/output power pins during short circuit conditions due to parasitic inductive effect. The output capacitor must be located as close as possible to the output pin of the LD49150xx. The ESR (equivalent series resistance) of the output capacitor must be within the "stable" region as shown in the typical characteristics figures. Both ceramic and tantalum capacitors are suitable.

## 8.5 Minimum load current

The LD49150xx does not require a minimum load to maintain output voltage regulation.



### 8.6 **Power sequencing recommendations**

In order to ensure the correct biasing and settling of the regulator internal circuitry during the startup phase, as well as to avoid overvoltage spikes at the output, it is recommended to provide for the correct power sequencing.

As a general rule the V<sub>IN</sub> and V<sub>INH</sub> signals timings at startup should be chosen properly, so that they are applied to the device after the V<sub>BIAS</sub> voltage is already settled at its minimum operative value (see paragraph *8.2: Bias supply voltage (VBIAS)*). This can be achieved, for instance, by avoiding too slow V<sub>BIAS</sub> rising edges (T<sub>r</sub> >10 ms).

Provided that the above condition is satisfied, when fast V<sub>IN</sub> transient input (T<sub>r</sub> < 100 µs) is present, a smooth startup, with limited overvoltage on the output, can be obtained by applying V<sub>IN</sub> voltage at the same time as the V<sub>BIAS</sub> voltage (refer to *Figure 20*, *Figure 21* and *Figure 22* on page 11).

In the fixed voltage versions it is possible to reduce overvoltage spikes during very fast startup ( $T_r \ll 100 \ \mu s$ ) by pulling the V<sub>INH</sub> pin up to V<sub>IN</sub> voltage (see *Figure 23 on page 12*).

## 8.7 Power dissipation/heatsinking

A heatsink may be required depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible conditions, the junction temperature must be within the range specified under operating conditions. The total power dissipation of the device is given by:

 $\mathsf{P}_\mathsf{D} = \mathsf{V}_\mathsf{IN} \times \mathsf{I}_\mathsf{IN} + \mathsf{V}_\mathsf{BIAS} \times \mathsf{I}_\mathsf{BIAS} - \mathsf{V}_\mathsf{OUT} \times \mathsf{I}_\mathsf{OUT}$ 

Where:

- V<sub>IN</sub>, input supply voltage
- V<sub>BIAS</sub>, bias supply voltage
- V<sub>OUT</sub>, output voltage
- I<sub>OUT</sub>, load current

From this data, we can calculate the thermal resistance  $(\theta_{\text{SA}})$  required for the heat sink using the following formula:

 $\theta_{SA} = (T_J - T_A/P_D) - (\theta_{JC} + \theta_{CS})$ 

The maximum allowed temperature rise  $(T_{Rmax})$  depends on the maximum ambient temperature  $(T_{Amax})$  of the application, and the maximum allowable junction temperature  $(T_{Jmax})$ :

 $T_{Rmax} = T_{Jmax} - T_{Amax}$ 

The maximum allowable value for junction to ambient thermal resistance,  $\theta_{\text{JA}}$ , can be calculated using the formula:

 $\theta_{JAmax} = T_{Rmax} / P_D$ 

This part is available for the PPAK package.

The thermal resistance depends on the amount of copper area or heat sink, and on air flow. If the maximum allowable value of  $\theta_{JA}$  calculated above is  $\geq$  100 °C/W for the PPAK package, no heatsink is needed since the package can dissipate enough heat to satisfy these requirements. If the value for allowable  $\theta_{JA}$  falls below these limits, a heat sink is required as described below.



### 8.8 Heatsinking PPAK package

The PPAK package uses the copper plane on the PCB as a heatsink. The tab of these packages is soldered to the copper plane for heat sinking. It is also possible to use the PCB ground plane a heatsink. This area can be the inner GND layer of a multi-layer PCB, or, in a dual layer PCB, it can be an unbroken GND area on the opposite side where the IC is situated with a dissipating area thermally connected through vias holes, filled by solder.

Figure 26 shows a curve for  $\theta_{JA}$  of the PPAK package for different copper area sizes, using a typical PCB with 1/16 in thick G10/FR4.

Figure 24.  $\theta_{JA}$  vs. copper area for PPAK package



## 8.9 Adjustable regulator design

The LD49150xx adjustable version allows fixing output voltage anywhere between 0.8 V and 4.5 V using two resistors as shown in the typical application circuit. For example, to fix the  $R_1$  resistor value between V<sub>OUT</sub> and the ADJ pin, the resistor value between ADJ and GND ( $R_2$ ) is calculated by:

 $R_2 = R_1 [0.8/(V_{OUT} - 0.8)]$ 

Where  $V_{OUT}$  is the desired output voltage.

It is suggested to use R1 values lower than 10 k $\Omega$  to obtain better load transient performances. Even, higher values up to 100 k $\Omega$  are suitable.

## 8.10 Enable

The fixed output voltage versions of LD49150xx feature an active high Enable input (EN) that allows on-off control of the regulator. The EN input threshold is guaranteed between 0.4 V and 1.4 V, for simple logic interfacing. The regulator is set in shut down mode when  $V_{EN} < 0.4$  V and it is in operating mode ( $V_{OUT}$  activated) when  $V_{EN} > 1.4$  V. If not in use, the EN pin must be tied directly to the  $V_{IN}$  to keep the regulator continuously activated. The En pin must not be left at high impedance.



# 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.



| Dim. | mm.  |      |      | inch. |       |       |
|------|------|------|------|-------|-------|-------|
| Dim. | Min. | Тур. | Max. | Min.  | Тур.  | Max.  |
| А    | 2.2  |      | 2.4  | 0.086 |       | 0.094 |
| A1   | 0.9  |      | 1.1  | 0.035 |       | 0.043 |
| A2   | 0.03 |      | 0.23 | 0.001 |       | 0.009 |
| В    | 0.4  |      | 0.6  | 0.015 |       | 0.023 |
| B2   | 5.2  |      | 5.4  | 0.204 |       | 0.212 |
| С    | 0.45 |      | 0.6  | 0.017 |       | 0.023 |
| C2   | 0.48 |      | 0.6  | 0.019 |       | 0.023 |
| D    | 6    |      | 6.2  | 0.236 |       | 0.244 |
| D1   |      | 5.1  |      |       | 0.201 |       |
| E    | 6.4  |      | 6.6  | 0.252 |       | 0.260 |
| E1   |      | 4.7  |      |       | 0.185 |       |
| е    |      | 1.27 |      |       | 0.050 |       |
| G    | 4.9  |      | 5.25 | 0.193 |       | 0.206 |
| G1   | 2.38 |      | 2.7  | 0.093 |       | 0.106 |
| Н    | 9.35 |      | 10.1 | 0.368 |       | 0.397 |
| L2   |      | 0.8  | 1    |       | 0.031 | 0.039 |
| L4   | 0.6  |      | 1    | 0.023 |       | 0.039 |
| L5   | 1    |      |      | 0.039 |       |       |





Doc ID 13446 Rev 3

57

|      |      |      | 3 mm) meci |       | a     |       |
|------|------|------|------------|-------|-------|-------|
| Dim  | mm.  |      |            |       |       |       |
| Dim. | Min. | Тур. | Max.       | Min.  | Тур.  | Max.  |
| А    | 0.80 | 0.90 | 1.00       | 0.031 | 0.035 | 0.039 |
| A1   | 0    | 0.02 | 0.05       | 0     | 0.001 | 0.002 |
| A3   |      | 0.20 |            |       | 0.008 |       |
| b    | 0.23 | 0.30 | 0.38       | 0.009 | 0.012 | 0.015 |
| D    | 2.90 | 3.00 | 3.10       | 0.114 | 0.118 | 0.122 |
| D2   | 2.23 | 2.38 | 2.48       | 0.088 | 0.094 | 0.098 |
| E    | 2.90 | 3.00 | 3.10       | 0.114 | 0.118 | 0.122 |
| E2   | 1.50 | 1.65 | 1.75       | 0.059 | 0.065 | 0.069 |
| e    |      | 0.95 |            |       | 0.037 |       |
| L    | 0.30 | 0.40 | 0.50       | 0.012 | 0.016 | 0.020 |





| Dim.  |       | mm.   |       |       | inch. |        |  |
|-------|-------|-------|-------|-------|-------|--------|--|
| Dini. | Min.  | Тур.  | Max.  | Min.  | Тур.  | Max.   |  |
| А     |       |       | 330   |       |       | 12.992 |  |
| С     | 12.8  | 13.0  | 13.2  | 0.504 | 0.512 | 0.519  |  |
| D     | 20.2  |       |       | 0.795 |       |        |  |
| Ν     | 60    |       |       | 2.362 |       |        |  |
| Т     |       |       | 22.4  |       |       | 0.882  |  |
| Ao    | 6.80  | 6.90  | 7.00  | 0.268 | 0.272 | 0.2.76 |  |
| Во    | 10.40 | 10.50 | 10.60 | 0.409 | 0.413 | 0.417  |  |
| Ко    | 2.55  | 2.65  | 2.75  | 0.100 | 0.104 | 0.105  |  |
| Po    | 3.9   | 4.0   | 4.1   | 0.153 | 0.157 | 0.161  |  |
| Р     | 7.9   | 8.0   | 8.1   | 0.311 | 0.315 | 0.319  |  |





| Dim.  |      | mm.  |      |       | inch. |       |  |
|-------|------|------|------|-------|-------|-------|--|
| Dini. | Min. | Тур. | Max. | Min.  | Тур.  | Max.  |  |
| А     |      |      | 180  |       |       | 7.087 |  |
| С     | 12.8 |      | 13.2 | 0.504 |       | 0.519 |  |
| D     | 20.2 |      |      | 0.795 |       |       |  |
| Ν     | 60   |      |      | 2.362 |       |       |  |
| Т     |      |      | 14.4 |       |       | 0.567 |  |
| Ao    |      | 3.3  |      |       | 0.130 |       |  |
| Во    |      | 3.3  |      |       | 0.130 |       |  |
| Ko    |      | 1.1  |      |       | 0.043 |       |  |
| Po    |      | 4    |      |       | 0.157 |       |  |
| Р     |      | 8    |      |       | 0.315 |       |  |





# 10 Revision history

| Table 6. | Document revision history |
|----------|---------------------------|
|----------|---------------------------|

| Date        | Revision | Changes                                                            |
|-------------|----------|--------------------------------------------------------------------|
| 18-Apr-2007 | 1        | Initial release.                                                   |
| 12-Jan-2009 | 2        | Added new package DFN6 (3x3 mm) and mechanical data.               |
| 29-Jun-2010 | 3        | Modified Section 8.6: Power sequencing recommendations on page 14. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

