# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp. The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Renesas Technology Home Page: http://www.renesas.com Renesas Technology Corp. Customer Support Dept. April 1, 2003 #### **Cautions** Keep safety first in your circuit designs! Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. - 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. Single Watchdog Timer ADE-204-067 (Z) Rev. 0 Mar. 2001 #### **Description** The HA16129AFPJ is a watchdog timer IC that monitors a microprocessor for runaway. In addition to the watchdog timer function, the HA16129AFPJ also provides a function for supplying a high-precision stabilized power supply to the microprocessor, a power on reset function, a power supply voltage monitoring function, and a fail-safe function that masks the microprocessor outputs if a runaway is detected. #### **Functions** - Watchdog timer (WDT) function Monitors the P-RUN signal output by the microprocessor, and issues an auto-reset (RES) signal if a microprocessor runaway is detected. - Stabilized power supply Provides power to the microprocessor. - Power on and clock off functions - The power on function outputs a low level signal to the microprocessor for a fixed period when power is first applied. - The clock off function outputs a $\overline{RES}$ signal to the microprocessor a fixed period after a runaway occurs. - Power supply monitoring function - When the reference voltage (Vout) falls and becomes lower than the $\overline{\text{NMI}}$ detection voltage (4.63 V, Typ) or the $\overline{\text{STBY}}$ detection voltage (3.0 V Typ), this function outputs either an $\overline{\text{NMI}}$ signal or an $\overline{\text{STBY}}$ signal, respectively. Note that NMI detection can be set to monitor either $V_{CC}$ or Vout. - OUTE function\*1 (fail-safe function) Outputs a signal used to mask microprocessor outputs when a microprocessor runaway has been detected. - RES delay function Sets the delay between the time the NMI signal is output and the time the RES signal is output. - Protection functions The HA16129AFPJ incorporates both Vout overvoltage prevention and short detection functions. Note: 1. OUTE function: OUTE is an abbreviation for output enable. #### **Features** - High-precision output voltage: $5.0 \text{ V} \pm 1.5\%$ - The WDT supports both frequency and duty detection schemes. - High-precision power supply monitoring function: $4.625 \text{ V} \pm 0.125 \text{ V}$ - Built-in OUTE function - All functions can be adjusted with external resistors and/or capacitors. ### **Pin Arrangement** ### **Block Diagram** ### **Pin Function** | Related<br>Function | Pin<br>No. | Symbol | Function | |-------------------------------------------------------------------------------|------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WDT. | 1 | P-RUN | Watchdog timer pulse input. The auto-reset function is controlled by the duty cycle or frequency of this input pulse signal. | | | 2 | Rf | The resistor connected to this pin determines the current that flows in the Cf pin capacitor. Use the resistor value from 100 k $\Omega$ to 500 k $\Omega$ | | | 3 | Cf | The current determined by the Rf pin charges the Cf capacitor and the potential on this pin determines the watchdog timer frequency band. | | $\mathbf{t}_{\mathrm{RH}},\mathbf{t}_{\mathrm{RL}},\mathbf{t}_{\mathrm{OFF}}$ | 4 | $R_R$ | The resistor connected to this pin determines the current that flows in the $C_{\text{R}}$ pin capacitor. Use the resistor value from 100 $k\Omega$ to 500 $k\Omega$ | | | 5 | $C_R$ | The current determined by the $R_R$ pin charges the capacitor $C_R$ and the potential on this pin controls the $\overline{RES}$ function (toff, $t_{RH}$ , and $t_{RL}$ ). | | t <sub>on</sub> | 6 | $R_{\scriptscriptstyle T}$ | The resistor $R_{_T}$ , which determines only the time $t_{_{ON}}$ for the $\overline{RES}$ function is connected to this pin. This resistor determines the current that charges the capacitor $C_{_R}$ for the time $t_{_{ON}}$ . Use the resistor value from 100 k $\Omega$ to 500 k $\Omega$ | | tr, t <sub>res</sub> | 7 | $C_{RES}$ | The current determined by the Rf pin charges the capacitor $C_{\text{RES}}$ , and the $\overline{\text{RES}}$ delay times (Tr and $T_{\text{RES}}$ ) are determined by the potential of this capacitor. | | _ | 8 | GND | Ground | | Vout | 9 | Voadj | Insert the resistor Roadj if fine adjustment of the regulator output voltage Vout is required. Leave this pin open if Vout does not need to be changed. | | Output | 10 | OUTE | Output for the OUTE function | | Power supply | 11 | V <sub>cc</sub> | Power supply | | Short<br>detection | 12 | CS | Connect the overcurrent detection resistor between the CS pin and the $V_{\rm cc}$ pin. If this function is not used, short this pin to $V_{\rm cc}$ . Also, connect this pin to the emitter of the external transistor. | | Vout | 13 | CONT | Connect this pin to the base of the external transistor. | | - | 14 | V <sub>OUT</sub> | Provides the regulator output voltage and the IC internal power supply. Connect this pin to the collector of the external transistor. | | NMI | 15 | NMIsns | This pin senses the $\overline{\text{NMI}}$ detection voltage. If $V_{\text{CC}}$ is to be detected, connect this pin to the $V_{\text{CC}}$ pin (however, note that an external resistor is required), and if Vout is to be detected, connect this pin to the $V_{\text{OUT}}$ pin. | | - | 16 | NMladj | Insert a resistor if fine adjustment of the $\overline{\text{NMI}}$ detection voltage is required. Leave this pin open if fine adjustment is not required. | | Output | 17 | NMI | NMI output | | Output | 18 | RES | RES output | | STBY | 19 | STBYadj | Insert a resistor if fine adjustment of the $\overline{STBY}$ detection voltage is required. Leave this pin open if fine adjustment is not required. | | Output | 20 | STBY | STBY output | #### **Functional Description** This section describes the functions provided by the HA16129FPJ. See the section on formulas for details on adjustment methods. #### **Regulator Block** Vout Voltage This IC provides a stabilized 5 V power supply by controlling the base current of an external transistor. The largest current (the maximum CONT pin current) that can be drawn by the base of this external transistor is 20 mA. Also note that the Vout output is also used for the power supply for this IC's internal circuits. #### **Short Detection Block** When a current detection resistor ( $R_{CS}$ ) is connected between the $V_{CC}$ pin and the CS pin, and the voltage between these pins exceeds the $V_{CS}$ voltage (700 mV Typ), the CONT pin function turns off and the output voltage supply is stopped. #### Output Voltage (Vout) Adjustment The output voltage can be adjusted by connecting an external resistor at the output voltage adjustment pin (Voadj). However, if for some reason the voltage on this Vout line increases and exceeds the voltage adjustment range (7 V Max), the CONT pin function turns off and the output voltage supply is stopped. Refer to the timing charts in conjunction with the following items. #### LVI (Low Voltage Inhibit) #### NMI Detection Voltage This function monitors for drops in the power-supply voltage. This function can be set up to monitor either $V_{CC}$ or Vout. When Vout is monitored, a low level is output from the $\overline{NMI}$ pin if that voltage falls under the detection voltage (4.63 V Typ). Then, when the power-supply voltage that fell rises again, the $\overline{NMI}$ pin will output a high level. Note that this function has a fixed hysteresis of 50 mV (Typ). The monitored power supply is selected by connecting the NMIsns pin either to the $V_{CC}$ pin or to the $V_{OUT}$ pin. When detecting $V_{CC}$ , an external adjustment resistor is required.) The detection voltage can also be adjusted with the NMIadj pin. #### STBY Detection Voltage This function monitors for drops in the Vout voltage. It monitors the Vout voltage, and outputs a low level from the $\overline{STBY}$ pin if that voltage drops below the detection voltage (3.0 V Typ). Then, when the power-supply voltage that fell rises again, the $\overline{STBY}$ pin will output a high level. Note that this function has a fixed hysteresis of 1.35 V (Typ). The detection voltage can also be adjusted with the STBYadj pin. #### **Function Start Voltage** This is the minimum required Vout voltage for the $\overline{RES}$ , $\overline{NMI}$ , $\overline{STBY}$ , and OUTE output pin functions to start operating. It is stipulated as the voltage that Vout must reach after power is first applied for these pins to output a low level. #### Hysteresis This is the difference between the LVI function detection voltage when the power-supply voltage drops, and the clear (reset) voltage when the power-supply voltage rises. $$(V_{HYSN} = V_{NMI}' - V_{NMI}; V_{HYSS} = V_{STBY}' - V_{STBY})$$ #### **OUTE Function** When a microprocessor is in the runaway state, its outputs are undefined, and thus it is possible that the outputs may be driven by incorrect signals. This function is used to mask such incorrect microprocessor outputs. When the WDT function recognizes normal operation (when the $\overline{RES}$ output is high), the OUTE output will be held high. When the WDT function recognizes an abnormal state and an auto-reset pulse is output from the $\overline{RES}$ pin, the OUTE output will be held low. Thus microprocessor outputs during microprocessor runaway can be masked by taking the AND of those outputs and this signal using external AND gates. The OUTE output will go high when the $C_R$ pin voltage exceeds VthHcr2, and will go low when that voltage falls below VthLcr. There are limitation that apply when the OUTE function is used. Refer to the calculation formulas item for details. #### **RES Function** $t_{RH}$ This period is the length of the high-level output period of the $\overline{RES}$ pulse when the P-RUN signal from the microprocessor stops. This is the time required for the $C_R$ potential to reach VthLcr from VthHcr1. $t_{RL}$ This period is the length of the low-level output period of the $\overline{RES}$ pulse when the P-RUN signal from the microprocessor stops. This is the time required for the $C_R$ potential to reach VthHcr1 from VthLcr. $t_{OFF}$ This is the time from the point the P-RUN signal from the microprocessor stops to the point a low level is output from the $\overline{RES}$ pin. During normal microprocessor operation, the potential on the $C_R$ pin will be about Vout -0.2 V (although this value may change with the P-RUN signal input conditions, so it should be verified in the actual application circuit) and $t_{OFF}$ is the time for the $C_R$ pin potential to reach VthLcr from that potential. $t_{ON}$ $t_{ON}$ is the time from the point the $\overline{NMI}$ output goes high when power is first applied to the point the $\overline{RES}$ output goes low. $t_{ON}$ is the time for the potential of the $C_R$ pin to reach VthHcr1 from 0 V. tr The time tr is the fixed delay time between the point the $\overline{\text{NMI}}$ output goes from low to high after the power-supply voltage comes up to the point $\overline{\text{RES}}$ goes from low to high. The time tr is the time for the CRES pin potential to fall from the high voltage (about 1.9 V) to Vthcres. $t_{RES}$ The time $t_{RES}$ is the fixed delay time between the point the $\overline{NMI}$ output goes from high to low when the power-supply voltage falls to the point $\overline{RES}$ goes from high to low. The time $t_{RES}$ is the time for the $C_{RES}$ pin potential to rise from 0 V to Vthcres. #### **WDT Function** This function determines whether the microprocessor is operating normally or has entered a runaway state by monitoring the duty or frequency of the P-RUN signal. When this function recognizes a runaway state, it outputs a reset pulse from the $\overline{RES}$ pin and sets the OUTE pin to low from high. It holds the $\overline{RES}$ and OUTE pins fixed at high as long as it recognizes normal microprocessor operation. In this function, the potential of the Cf capacitor is controlled by the P-RUN signal. This Cf pin potential charges the capacitor $C_R$ that controls the reset pulse to be between VthLcf and VthHcf. The judgment as to whether or not the microprocessor is operating normally, is determined by the balance between the charge and discharge voltage on the capacitor $C_R$ at this time. ### **Calculation Formulas** | Item | Formula | Notes | |-----------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reference<br>voltage | Vout = 1.225 $\left(1 + \frac{37 // R1}{12 // R2}\right)$<br>R1, R2; k $\Omega$ | While the Vout voltage will be 5 V ±1.5% when the Voadj pin is open, the circuit shown here should be used to change the Vout voltage externally. Vcc CS Vout R1 | | Short<br>detection<br>voltage | $V_{cs}$ (700 mV Typ) < $I_L \cdot R_{cs}$ | When this function operates, the base current to the external transistor connected to the CS pin stops and the Vout output is lowered. | | OVP | _ | This function prevents the microprocessor from being damaged if the Vout voltage is inadvertently increased to too high a level. The OVP detection voltage is fixed. | | t <sub>RH</sub> , t <sub>RL</sub> | $t_{RH} = 3.3 \times C_R \cdot R_R$ $t_{RL} = 1.1 \times C_R \cdot R_R$ | These determine the reset pulse frequency and duty. | | t <sub>ON</sub> | $t_{ON} = 1.1 \times C_R \cdot R_T$ | Sets the time from the rise of the NMI signal to the point the RES output is cleared. NMI RES ton | | t <sub>OFF</sub> | $t_{OFF} = 6.5 \times C_{R} \cdot R_{R}$ | Sets the time from the point the P-RUN pulse stops to the point a reset pulse is output. P-RUN RES toff | ### **Calculation Formulas** (cont) | Item | Formula | Notes | |--------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{STBY}$ | $V_{STBY} = 1.48 \times \left(\frac{67.6}{29.5 + 36.2 // R1} + 1\right)$ | The voltage at which the \$\overline{STBY}\$ signal is output when Vout falls. The \$\overline{STBY}\$ detection voltage can be adjusted by connecting a resistor between the \$\overline{STBY}\$ and ground (R3). However, the \$\overline{STBY}\$ recovery voltage cannot be adjusted. | | | | STBYadj STBY STBY | | V <sub>NMI</sub><br>(Vout | $V_{NMI} = 1.2 \times \left(1 + \frac{R1 // 73}{R2 // 25}\right)$ | The voltage at which the $\overline{\text{NMI}}$ signal is output when Vout falls. (When NMIsns is connected to Vout.) | | detection) | R1, R2; kΩ | The $\overline{NMI}$ detection voltage can be adjusted by connecting resistors between the NMIadj pin and Vout (R1), and between the NMIadj pin and ground (R2). | | | | NMIsns NMI Vout VNMI VNMI VNMI VNMI VNMI VNMI VNMI VNMI | | V <sub>NMI</sub><br>(V <sub>CC</sub> | $V_{NMI} = 4.62 \times \left(\frac{R1}{R2 // 97.1} + 1\right)$ | The voltage at which the $\overline{\text{NMI}}$ signal is output when $V_{cc}$ falls. (When NMIsns is connected to $V_{cc}$ .) | | detection) | Recovery voltage $V_{NMI} = 4.68 \times \left(\frac{R1}{R2 // 45.5} + 1\right)$ R1, R2; k $\Omega$ | The $\overline{NMI}$ detection voltage can be adjusted by connecting resistors between the NMIsns pin and V $_{cc}$ (R1), and between the NMIsns pin and ground (R2). | | | | R1 V <sub>CC</sub> CS Vout V <sub>NMI</sub> V <sub>CC</sub> V <sub>NMI</sub> | | OUTE | $C_R \times R_R > 19.3 \times Cf \times Rf$ | If the OUTE function is used, the relationship shown at<br>the left must be fulfilled to assure that pulses are not<br>incorrectly generated in this output when a<br>microprocessor runaway state is detected. | ### **Calculation Formulas** (cont) | | Notes | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\begin{split} f_{Line1} &= \frac{0.31 \times (Du - 24)}{Cf \cdot Rf} \\ f_{Line2} &= 24\% \text{ (fixed)} \\ f_{Line3} &= \frac{0.024}{Cf \cdot Rf} \\ f_{Line4} &= 99\% \end{split}$ | The WDT function judges whether the P-RUN pulse signal is normal or not. If the WDT function judges the P-RUN pulse signal to be abnormal, it outputs a reset signal. The normal range is the area enclosed by $f_{\rm Line1}$ to $f_{\rm Line4}$ in the figure. | | The relationship between $f_{\text{Line1}}$ and $f_{\text{Line3}}$ | | | $f_{Line1} = f_{Line3} \times 12.9 (Du - 24)$ | | | Du: The P-RUN signal duty cycle $ \underbrace{t_L}_{t_H} \underbrace{t_L}_{t_H + t_L} \times 100 $ | Normal operation area $\frac{f_{Line1}}{f_{Line2}}$ Duty | | | $\begin{split} &f_{Line2} = 24\% \text{ (fixed)} \\ &f_{Line3} = \frac{0.024}{\text{Cf} \cdot \text{Rf}} \\ &f_{Line4} = 99\% \\ &\text{The relationship between} \\ &f_{Line1} \text{ and } f_{Line3} \\ &f_{Line1} = f_{Line3} \times 12.9 \text{ (Du} - 24) \\ &\text{Du: The P-RUN signal duty cycle} \end{split}$ | ### **Timing Charts** ### Whole system timing chart ### WDT. timing chart ### LVI timing chart ### **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$ | Item | Symbol | Rating | Unit | | |---------------------------------|---------------------|-----------------|------|--| | Power supply voltage | V <sub>cc</sub> | 40 | V | | | CS pin voltage | V <sub>cs</sub> | V <sub>cc</sub> | V | | | CONT pin current | Icont | 20 | mA | | | CONT pin voltage | Vcont | V <sub>cc</sub> | V | | | Vout pin voltage | Vout | 12 | V | | | P-RUN pin voltage | $V_{PRUN}$ | Vout | V | | | NMIsns pin voltage | V <sub>NMIsns</sub> | V <sub>cc</sub> | V | | | NMI pin voltage | $V_{NMI}$ | Vout | V | | | STBY pin voltage | $V_{\text{STBY}}$ | Vout | V | | | RES pin voltage | V <sub>RES</sub> | Vout | V | | | OUTE pin voltage | $V_{\text{OUTE}}$ | Vout | V | | | Power dissipation <sup>*1</sup> | P <sub>T</sub> | 400 | mW | | | Operating temperature | Topr | -40 to +85 | °C | | | Storage temperature | Tstg | -50 to +125 | °C | | Note: 1. This is the allowable value when mounted on a $40 \times 40 \times 1.6$ mm glass-epoxy printed circuit board with a mounting density of 10% at ambient temperatures up to Ta = 77°C. This value must be derated by 8.3 mW/°C above that temperature. Electrical Characteristics (Ta = 25°C, $V_{CC}$ = 12V, Vout = 5.0V, Rf = $R_R$ = 180k $\Omega$ , Cf = 3300pF, $C_R$ = 0.1 $\mu$ F, $R_T$ = 390k $\Omega$ , $C_{RES}$ = 1500pF, $R_{CS}$ = 0.2 $\Omega$ ) | Power supply current Short detection voltage | | Symbol | <b>Min</b> — 400 | Тур | <b>Max</b> 15 900 | MA mV | Test conditions V <sub>CS</sub> = (V <sub>CC</sub> pin voltage – CS pin voltage) | |----------------------------------------------|----------------------------------------|------------------------------------|------------------|------|-------------------|--------|-----------------------------------------------------------------------------------| | | | I <sub>cc</sub><br>V <sub>cs</sub> | | 10 | | | | | | | | | 700 | | | | | Regulator block | Output voltage | Vout | 4.925 | 5.00 | 5.075 | V | $V_{cc} = 12V$ ,<br>Icont = 5mA | | | Input voltage stabilization | Volin | -30 | _ | 30 | mV | V <sub>cc</sub> = 6 to 17.5V, lcont = 10mA | | | Load current stabilization | Voload | -30 | _ | 30 | mV | Icont =<br>0.1 to 15mA | | | Ripple exclusion ratio | R <sub>REJ</sub> | (45) | 75 | _ | dB | Vi = 0.5Vrms,<br>fi = 1kHz | | | Output voltage temperature coefficient | δVout/δT | _ | 40 | (200) | ppm/°C | Icont = 5mA | | | Output voltage adjustment range | $V_{oMAX}$ | _ | _ | 7.0 | V | | | P-RUN input block | Input high-level voltage | V <sub>iH</sub> | 2.0 | _ | _ | V | | | | Input low-level voltage | V <sub>iL</sub> | _ | _ | 0.8 | V | | | | Input high-level current | I <sub>iH</sub> | _ | 300 | 500 | μΑ | V <sub>iH</sub> = 5.0V | | | Input low-level current | I <sub>iL</sub> | -5 | 0 | 5 | μΑ | $V_{iL} = 0.0V$ | | NMI output<br>block | High level | V <sub>OHN</sub> | Vout – 0.2 | Vout | Vout + 0.2 | V | $I_{OHN} = 0mA$ | | | Low level | V <sub>OLN</sub> | _ | _ | 0.4 | V | $I_{OLN} = 2.0 \text{mA}$ | | | Function start voltage | V <sub>STN</sub> | _ | 0.7 | 1.4 | ٧ | | | STBY<br>output<br>block | High level | V <sub>OHS</sub> | Vout – 0.2 | Vout | Vout + 0.2 | V | I <sub>OHS</sub> = 0mA | | | Low level | V <sub>OLS</sub> | _ | _ | 0.4 | V | $I_{OLS} = 2.0 \text{mA}$ | | | Function start voltage | V <sub>STS</sub> | _ | 0.7 | 1.4 | V | | Note: Values in parentheses are design reference values. Electrical Characteristics (Ta = 25°C, $V_{CC}$ = 12V, Vout = 5.0V, Rf = $R_R$ = 180k $\Omega$ , Cf = 3300pF, $C_R$ = 0.1 $\mu$ F, $R_T$ = 390k $\Omega$ , $C_{RES}$ = 1500pF, $R_{CS}$ = 0.2 $\Omega$ ) (cont) | Item | | | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------------|---------------------------------------------------|-------------------------|----------------------------------------------------|------------|------|------------|--------|-------------------------------------| | RES<br>output<br>block | High level | | $V_{OHR}$ | Vout – 0.2 | Vout | Vout + 0.2 | V | $I_{OHR} = 0mA$ | | | Low level | | $V_{OLR}$ | _ | _ | 0.4 | V | $I_{OLR} = 2.0 \text{mA}$ | | | Function st | art voltage | V <sub>STR</sub> | _ | 0.7 | 1.4 | ٧ | | | OUTE<br>output<br>block | High level | | V <sub>OHE</sub> | Vout – 0.2 | Vout | Vout + 0.2 | V | I <sub>OHE</sub> = 0mA | | | Low level | | V <sub>OLE</sub> | _ | _ | 0.4 | V | I <sub>OLE</sub> = 2.0mA | | | Function st | art voltage | V <sub>STE</sub> | _ | 0.7 | 1.4 | V | | | RES function | Power on time | | ton | 25 | 40 | 60 | ms | | | | Clock off time | | toff | 80 | 130 | 190 | ms | | | | Reset pulse high time | | t <sub>RH</sub> | 40 | 60 | 90 | ms | | | | Reset pulse low time | | t <sub>RL</sub> | 15 | 20 | 30 | ms | | | LVI<br>function | NMI<br>function<br>(Vout<br>detection) | Detection voltage 1 | $V_{NMI1}$ | 4.5 | 4.63 | 4.75 | V | | | | | Hysteresis 1 | V <sub>HYSN1</sub> | _ | 50 | 100 | mV | | | | | Temperature coefficient | δV <sub>NMI</sub> /δT | _ | 100 | (400) | ppm/°C | | | | NMI<br>function<br>(V <sub>CC</sub><br>detection) | Detection<br>voltage 2 | V <sub>NMI2</sub> | 5.0 | 5.4 | 5.7 | V | $R1 = 13k\Omega,$ $R2 = 390k\Omega$ | | | | Hysteresis 2 | V <sub>HYSN2</sub> | 0.5 | 0.8 | 1.3 | V | $R1 = 13k\Omega,$ $R2 = 390k\Omega$ | | | STBY<br>function | Detection voltage | $V_{\text{STBY}}$ | 2.70 | 3.00 | 3.30 | V | | | | | Hysteresis | V <sub>HYSS</sub> | 1.20 | 1.35 | 1.50 | V | | | | | Temperature coefficient | $ \overline{\delta V_{\text{STBY}} / \delta T }$ | | 100 | (400) | ppm/°C | | | RES<br>delay time | Disable tim | е | t <sub>RES</sub> | (100) | 200 | (300) | μs | | | | Recovery time | | tr | (100) | 200 | (300) | μs | | Note: Values in parentheses are design reference values. #### **Test Circuits** #### **System Circuit Examples** · Example of a system using a backup circuit and a primary voltage monitoring circuit ### **Operating Waveforms** #### Reset Pulse High Time ( $t_{RH}$ ) vs. $R_R$ Resistance Characteristics ### **Package Dimensions** #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # HITACHI Hitachi. Ltd. Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 URL NorthAmerica : http://semiconductor.hitachi.com/ Europe : http://www.hitachi-eu.com/hel/ecg Asia : http://sicapac.hitachi-asia.com Japan : http://www.hitachi.co.jp/Sicd/indx.htm #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Whitebrook F Tel: <1> (408) 433-1990 Maidenhead Fax: <1>(408) 433-0223 Berkshire SI Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Fax: <1>(408) 433-1990 Mardenhead Fax: <1>(408) 433-0223 Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 585200 Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00, Singapore 049318 Tel: <65>-538-6533/538-8577 Fax: <65>-538-6933/538-3877 URL: http://www.hitachi.com.sg Hitachi Asia Ltd. (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road, Hung-Kuo Building, Taipei (105), Taiwan Tel: <886>-(2)-2718-3666 Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP URL: http://www.hitachi.com.tw Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852>-(2)-735-9218 Fax: <852>-(2)-730-0281 URL: http://semiconductor.hitachi.com.hk Copyright © Hitachi, Ltd., 2001. All rights reserved. Printed in Japan. Colophon 3.0