# 2.5 V PLL Clock Buffer for DDR Application

# **HITACHI**

ADE-205-653F(Z)

Rev.6 Dec. 2002

#### **Description**

The HD74CDCV851 is a high-performance, low-skew, low-jitter, PLL clock buffer. It is specifically designed for use with DDR (Double Data Rate) system board application.

#### **Features**

- Designed for DDR PC mother board clock buffering
- Supports 60 MHz to 170 MHz operation range
- Distributes one to ten differential clock outputs pairs
- Spread spectrum clock compatible
- External feedback pin (FBIN) are used to synchronize the outputs to the clock input
- Supports 2.5 V analog supply voltage (AVDD), and 2.5 V VDD
- 48pin SSOP package
- Support output enable by I<sup>2</sup>C<sup>TM</sup> programming
- Ordering Information

| Part Name       | Package Type | Package Code | Package<br>Abbreviation | Taping<br>Abbreviation (Quantity) |
|-----------------|--------------|--------------|-------------------------|-----------------------------------|
| HD74CDCV851SSEL | SSOP-48 pin  | _            | SS                      | EL (1,000 pcs / Reel)             |

Note: Please consult the sales office for the above package availability.

Note: I<sup>2</sup>C is a trademark of Philips Corporation.



### **Key Specifications**

• Supply voltages : VDD = AVDD = 2.5 V±0.2 V

• Output clock cycle to cycle jitter =  $\pm 75$  ps

• Output clock pin to pin skew = 100 ps max

#### **Function Table**

Outputs \*1 Inputs Vη AVDD CLK Υn **FBOUT** PH ī Н Bypass / Off GND ı GND Н Н L Н Bypass / Off 2.5 V (typ.) L L Н L Running Running 2.5 V (typ.) Н Н L Н

H: High level

L : Low level

Notes: 1. Differential clock pairs (Y [0:9],  $\overline{Y[0:9]}$ ) can be set to high impedance state via the I<sup>2</sup>C register.

## **Pin Arrangement**



### **Pin Functions**

| Pin name       | No.                                        | Type   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------------|--------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| AGND           | 17                                         | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| AVDD           | 16                                         | Power  | Analog power supply. AVDD provides the power reference for the analog circuitry. In addition, AVDD can be used to bypass the PLL for test purposes. When AVDD is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                                                                                                                                                                                                           |  |  |  |
| CLKIN          | 13                                         | Input  | Clock input. CLKIN provides the clock signal to be distributed the HD74CDCV851 clock buffer. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization tin is required for the PLL to phase lock the feedback signal to its reference signal. |  |  |  |
| FBIN           | 35                                         | Input  | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLKIN and FBIN so that there is nominally zero phase error between CLKIN and FBIN.                                                                                                                                                                                                                    |  |  |  |
| FBOUT          | 33                                         | Output | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL.                                                                                                                                                                                                                                                                                  |  |  |  |
| SDATA          | 37                                         | Input  | Data input for I $^2$ C logic. Integrated resistor pulls up this pin. (120 k $\Omega$ typ)                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| SCLK           | 12                                         | Input  | Clock input for $I^2C$ logic. Integrated resistor pulls up this pin. (120 k $\Omega$ typ)                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| GND            | 1, 7, 8, 18,<br>24, 25, 31,<br>41, 42, 48  | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| VDDI           | 15                                         | Power  | Power supply for I <sup>2</sup> C logic.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| VDD            | 4, 11, 21,<br>28, 34, 38,<br>45            | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Y              | 3, 5, 10, 20,<br>22, 27, 29,<br>39, 44, 46 | Output | Clock outputs. (+Clock) These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| $\overline{Y}$ | 2, 6, 9, 19,<br>23, 26, 30,<br>40, 43, 47  | Output | Bar clock outputs. (–Clock) These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| NC             | 14, 32, 36                                 | NC     | Don't connect any VDD or GND.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |

# **Block Diagram**



## I<sup>2</sup>C Controlled Register Bit Map

The  $I^2C$  controlled register bytes are used to control the output clock pairs. The output pairs are enabled after power-up. During normal operation, the clock pairs can be disable (High impedance) or enable (running) by writing the corresponding bit in  $I^2C$  control bytes in the following table.

#### Byte0 Reserved Register

| Bit | Description    | Contents | Default |
|-----|----------------|----------|---------|
| 7   | (Reserved Bit) |          | 1       |
| 6   | (Reserved Bit) |          | 1       |
| 5   | (Reserved Bit) |          | 1       |
| 4   | (Reserved Bit) |          | 1       |
| 3   | (Reserved Bit) |          | 1       |
| 2   | (Reserved Bit) |          | 1       |
| 1   | (Reserved Bit) |          | 1       |
| 0   | (Reserved Bit) |          | 1       |

#### Byte1 Reserved Register

| Bit | Description    | Contents | Default |
|-----|----------------|----------|---------|
| 7   | (Reserved Bit) |          | 1       |
| 6   | (Reserved Bit) |          | 1       |
| 5   | (Reserved Bit) |          | 1       |
| 4   | (Reserved Bit) |          | 1       |
| 3   | (Reserved Bit) |          | 1       |
| 2   | (Reserved Bit) |          | 1       |
| 1   | (Reserved Bit) |          | 1       |
| 0   | (Reserved Bit) |          | 1       |

# I<sup>2</sup>C Controlled Register Bit Map (cont.)

## Byte2 Reserved Register

| Bit | Description    | Contents | Default |
|-----|----------------|----------|---------|
| 7   | (Reserved Bit) |          | 1       |
| 6   | (Reserved Bit) |          | 1       |
| 5   | (Reserved Bit) |          | 1       |
| 4   | (Reserved Bit) |          | 1       |
| 3   | (Reserved Bit) |          | 1       |
| 2   | (Reserved Bit) |          | 1       |
| 1   | (Reserved Bit) |          | 1       |
| 0   | (Reserved Bit) |          | 1       |

### Byte3 Reserved Register

| Bit | Description    | Contents | Default |
|-----|----------------|----------|---------|
| 7   | (Reserved Bit) |          | 1       |
| 6   | (Reserved Bit) |          | 1       |
| 5   | (Reserved Bit) |          | 1       |
| 4   | (Reserved Bit) |          | 1       |
| 3   | (Reserved Bit) |          | 1       |
| 2   | (Reserved Bit) |          | 1       |
| 1   | (Reserved Bit) |          | 1       |
| 0   | (Reserved Bit) |          | 1       |

# I<sup>2</sup>C Controlled Register Bit Map (cont.)

### Byte4 Reserved Register

| Bit | Description    | Contents | Default |
|-----|----------------|----------|---------|
| 7   | (Reserved Bit) |          | 1       |
| 6   | (Reserved Bit) |          | 1       |
| 5   | (Reserved Bit) |          | 1       |
| 4   | (Reserved Bit) |          | 1       |
| 3   | (Reserved Bit) |          | 1       |
| 2   | (Reserved Bit) |          | 1       |
| 1   | (Reserved Bit) |          | 1       |
| 0   | (Reserved Bit) |          | 1       |

### Byte5 DDR Clock Out Control Register

| Bit | Description                   | Contents                                                                       | Default |
|-----|-------------------------------|--------------------------------------------------------------------------------|---------|
| 7   | Clock enable control bit (Y0) | 0 = Yn differential clock out pair will be High                                | 1       |
| 6   | Clock enable control bit (Y1) | impedance (output disable)  1 = Yn differential clock out pair will be enabled | 1       |
| 5   | Clock enable control bit (Y2) | All outputs are enabled at power-on.                                           | 1       |
| 4   | Clock enable control bit (Y3) |                                                                                | 1       |
| 3   | Clock enable control bit (Y4) |                                                                                | 1       |
| 2   | Clock enable control bit (Y9) |                                                                                | 1       |
| 1   | (Reserved Bit)                |                                                                                | 1       |
| 0   | (Reserved Bit)                |                                                                                | 1       |

# I<sup>2</sup>C Controlled Register Bit Map (cont.)

Byte6 DDR Clock Out Control Register

| Bit | Description                   | Contents                                                                       | Default |
|-----|-------------------------------|--------------------------------------------------------------------------------|---------|
| 7   | (Reserved Bit)                |                                                                                | 0       |
| 6   | (Reserved Bit)                |                                                                                | 0       |
| 5   | (Reserved Bit)                |                                                                                | 0       |
| 4   | Clock enable control bit (Y8) | 0 = Yn differential clock out pair will be High                                | 1       |
| 3   | Clock enable control bit (Y7) | impedance (output disable)  1 = Yn differential clock out pair will be enabled | 1       |
| 2   | Clock enable control bit (Y6) | All outputs are enabled at power-on.                                           | 1       |
| 1   | Clock enable control bit (Y5) | <u> </u>                                                                       | 1       |
| 0   | (Reserved Bit)                |                                                                                | 1       |

#### **Absolute Maximum Ratings**

| Item                                                  | Symbol           | Ratings            | Unit | Conditions         |
|-------------------------------------------------------|------------------|--------------------|------|--------------------|
| Supply voltage                                        | VDD              | -0.5 to 3.6        | V    |                    |
| Input voltage                                         | V <sub>IS</sub>  | -0.5 to 5.5        | V    | SCLK, SDATA        |
|                                                       | V <sub>IC</sub>  | -0.5 to 3.6        | V    | CLKIN              |
|                                                       | Vı               | -0.5 to<br>VDD+0.5 | V    |                    |
| Output voltage *1                                     | Vo               | -0.5 to<br>VDD+0.5 | V    |                    |
| Input clamp current                                   | I <sub>IK</sub>  | <b>–</b> 50        | mA   | V <sub>I</sub> < 0 |
| Output clamp current                                  | I <sub>OK</sub>  | <b>–</b> 50        | mA   | V <sub>O</sub> < 0 |
| Continuous output current                             | I <sub>O</sub>   | ±50                | mA   | $V_O = 0$ to VDD   |
| Maximum power dissipation at Ta = 55°C (in still air) |                  | 0.7                | W    |                    |
| Storage temperature                                   | T <sub>stg</sub> | -65 to +150        | °C   |                    |

#### Notes:

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

## **Recommended Operating Conditions**

| Item                                    | Symbol             | Min             | Тур | Max             | Unit | Conditions  |
|-----------------------------------------|--------------------|-----------------|-----|-----------------|------|-------------|
| Supply voltage                          | AVDD               | 2.3             | 2.5 | 2.7             | V    |             |
| Output supply voltage                   | VDD                | 2.3             | 2.5 | 2.7             | V    |             |
| I <sup>2</sup> C supply voltage         | VDDI               | 2.3             | 3.3 | 3.6             | V    |             |
| DC input signal voltage                 |                    | -0.3            | _   | VDD+0.3         | V    | All pins    |
| High level input voltage                | $V_{IH}$           | 0.7×VDDI        | _   | _               | V    | SCLK, SDATA |
| Low level input voltage                 | V <sub>IL</sub>    | -0.3            | _   | 0.3×VDDI        | V    | SCLK, SDATA |
| High level input voltage                | V <sub>IHCLK</sub> | 1.7             | _   | 3.6             | V    | CLKIN       |
|                                         | V <sub>IHFB</sub>  | 1.7             | _   | VDD+0.3         | _    | FBIN        |
| Low level input voltage                 | V <sub>IL</sub>    | -0.3            | _   | 0.7             | V    | CLKIN, FBIN |
| Output differential cross point voltage | V <sub>OX</sub>    | 0.5×VDD<br>-0.2 | _   | 0.5×VDD<br>+0.2 | V    |             |
| Output current                          | I <sub>OH</sub>    | _               | _   | -12             | mΑ   |             |
|                                         | I <sub>OL</sub>    | _               | _   | 12              | _    |             |
| Input clock slew rate                   | SR                 | 1               | _   | _               | V/ns |             |
| Operating temperature                   | Ta                 | 0               | _   | 70              | °C   |             |

Note: Unused inputs must be held high or low to prevent them from floating.

Rev.6, Dec. 2002, page 10 of 16

### **Electrical Characteristics**

| Item                             | Symbol           | Min     | Тур | Max  | Unit        | Test Conditions                                                              |
|----------------------------------|------------------|---------|-----|------|-------------|------------------------------------------------------------------------------|
| Input clamp voltage (All inputs) | $V_{IK}$         | _       | _   | -1.2 | V           | $I_1 = -18 \text{ mA}, \text{ VDD} = 2.3 \text{ V}$                          |
| Output voltage                   | V <sub>OH</sub>  | VDD-0.2 | _   | _    | V           | $I_{OH} = -100 \mu A$ , VDD = 2.3 to 2.7 V                                   |
|                                  |                  | 1.7     | _   | VDD  |             | $I_{OH} = -12 \text{ mA}, VDD = 2.3 \text{ V}$                               |
|                                  | V <sub>OL</sub>  | _       | _   | 0.2  | <del></del> | $I_{OL}$ = 100 $\mu$ A, VDD = 2.3 to 2.7 V                                   |
|                                  |                  | _       | _   | 0.6  |             | I <sub>OL</sub> = 12 mA, VDD = 2.3 V                                         |
| Input current                    | I <sub>I</sub>   | -10     | _   | 10   | μA          | V <sub>I</sub> = 0 V or 2.7 V,<br>VDD = 2.7 V, CLKIN, FBIN                   |
| Analog supply current            | Al <sub>CC</sub> | _       | _   | 12   | mA          | VDD = AVDD = 2.7 V,<br>170 MHz *1                                            |
| Dynamic supply current           | DI <sub>CC</sub> | _       | 250 | 300  | mA          | VDD = AVDD = 2.7 V,<br>170 MHz<br>All Yn, $\overline{\text{Yn}}$ , = open *1 |
| Input capacitance                | Cı               | 2.5     | _   | 3.5  | pF          | CLKIN and FBIN *1                                                            |
| Delta input capacitance          | $C_{Di}$         | -0.25   | _   | 0.25 | pF          | *1                                                                           |

Notes: 1. Target of design, not 100% tested in production.

#### **Switching Characteristics**

Ta = 25°C, VDD = AVDD = 2.5V

| Item                        | Symbol              | Min | Тур | Max | Unit | <b>Test Conditions</b> |
|-----------------------------|---------------------|-----|-----|-----|------|------------------------|
| Period jitter               | t <sub>PER</sub>    | _   | 75  | _   | ps   | *7, 8                  |
| Half period jitter          | t <sub>HPER</sub>   | _   | 100 | _   | ps   | *8                     |
| Cycle to cycle jitter       | t <sub>CC</sub>     | _   | 75  | _   | ps   |                        |
| Static phase offset         | t <sub>sPE</sub>    | _   | 120 | _   | ps   | *4, 5                  |
| Output clock skew           | t <sub>sk</sub>     | _   | 100 | _   | ps   |                        |
| Operating clock frequency   | f <sub>CLK(O)</sub> | 60  | _   | 170 | MHz  | *1, 2                  |
| Application clock frequency | f <sub>CLK(A)</sub> | 95  | 133 | 170 | MHz  | *1, 3                  |
| Slew rate                   |                     | 1.0 | _   | 2.0 | V/ns | 20% to 80%             |
| Stabilization time          |                     | _   | _   | 0.1 | ms   | *6                     |

Notes: Target of design, not 100% tested in production.

- 1. The PLL must be able to handle spread spectrum induced skew. (the specification for this frequency modulation can be found in the latest Intel PC100 Registered DIMM specification)
- 2. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to meet the other timing parameters. (Used for low speed system debug.)
- 3. Application clock frequency indicates a range over which the PLL must meet all timing parameters.
- 4. Assumes equal wire length and loading on the clock output and feedback path.
- 5. Static phase offset does not include jitter.
- 6. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of it's feedback signal to it's reference signal after power on.
- 7. Period jitter defines the largest variation in clock period, around a nominal clock period.
- 8. Period jitter and half period jitter are separate specifications that must be met independently of each other.

# DC Electrical Characteristics / I<sup>2</sup>C Serial Input Port

Ta = 0 to 70°C, VDDI = 3.3 V $\pm$ 0.3 V or VDDI = 2.5 V $\pm$ 0.2 V

| Item               | Symbol          | Min | Тур | Max | Unit | Test Conditions                               |
|--------------------|-----------------|-----|-----|-----|------|-----------------------------------------------|
| Input low voltage  | $V_{IL}$        | _   | _   | 0.8 | V    |                                               |
| Input high voltage | V <sub>IH</sub> | 2.0 | _   | _   | V    |                                               |
| Input current      | I <sub>I</sub>  | -50 | _   | 10  | μА   | V <sub>I</sub> = 0 V or 3.6 V,<br>VDD = 3.6 V |
| Input capacitance  | Cı              | _   | _   | 10  | pF   | SDATA & SCLK                                  |

Note: Target of design, not 100% tested in production.

# AC Electrical Characteristics / I<sup>2</sup>C Serial Input Port

| Item                                         | Symbol            | Min | Тур | Max  | Unit | <b>Test Conditions</b> | Notes          |
|----------------------------------------------|-------------------|-----|-----|------|------|------------------------|----------------|
| SCLK frequency                               | F <sub>SCLK</sub> | _   | _   | 100  | kHz  | Normal mode            |                |
| Start hold time                              | t <sub>STHD</sub> | 4.0 | _   | _    | μs   |                        |                |
| SCLK low time                                | t <sub>LOW</sub>  | 4.7 | _   | _    | μs   |                        |                |
| SCLK high time                               | t <sub>HIGH</sub> | 4.0 | _   | _    | μs   |                        |                |
| Data setup time                              | t <sub>DSU</sub>  | 250 | _   | _    | ns   |                        |                |
| Data hold time                               | t <sub>DHD</sub>  | 0   | _   | _    | ns   |                        |                |
| Rise time                                    | t <sub>r</sub>    | _   | _   | 1000 | ns   | SDATA & SCLK           | 0.8 V to 2.0 V |
| Fall time                                    | t <sub>f</sub>    | _   | _   | 300  | ns   | SDATA & SCLK           | 2.0 V to 0.8 V |
| Stop setup time                              | t <sub>STSU</sub> | 4.0 | _   | _    | μs   |                        |                |
| Bus free time between stop & start condition | t <sub>SPF</sub>  | 4.7 | _   | _    | μs   |                        |                |

Note: Target of design, not 100% tested in production.



Figure 1 Clock outputs test circuit



Figure 2 Cycle to cycle jitter



Figure 3 Output clock skew (Differential clock output)

# **Package Dimensions**



#### Disclaimer

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

#### Sales Offices

# IITACHI

Hitachi, Ltd.

Semiconductor & Integrated Circuits Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: (03) 3270-2111 Fax: (03) 3270-5109

URI http://www.hitachisemiconductor.com/

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive San Jose,CA 95134 Tel: <1> (408) 433-1990 Maidenhead

Hitachi Europe I td Electronic Components Group Whitebrook Park Lower Cookham Road

Fax: <1>(408) 433-0223 Berkshire SL6 8YA, United Kingdom Fax: <65>-6538-6933/6538-3877

Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Europe GmbH Electronic Components Group Dornacher Str 3 D-85622 Feldkirchen Postfach 201, D-85619 Feldkirchen

Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Singapore 049318 Tel: <65>-6538-6533/6538-8577 URL: http://semiconductor.hitachi.com.sg Tel: <852>-2735-9218

Hitachi Asia Ltd.

16 Collyer Quay #20-00

Hitachi Tower

Hitachi Asia Ltd. (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road Hung-Kuo Building

Taipei (105), Taiwan Tel: <886>-(2)-2718-3666 Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP

URL: http://semiconductor.hitachi.com.tw

Copyright © Hitachi, Ltd., 2002. All rights reserved. Printed in Japan. Colophon 7.0

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F.. North Tower World Finance Centre.

Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong

Fax: <852>-2730-0281 URL: http://semiconductor.hitachi.com.hk

Rev.6, Dec. 2002, page 16 of 16