# Flexible Nonvolatile Controller with Lithium Battery Monitor #### www.dalsemi.com #### **FEATURES** - Converts CMOS SRAM into nonvolatile memory - Unconditionally write-protects SRAM when V<sub>CC</sub> is out of tolerance - Automatically switches to battery backup supply when V<sub>CC</sub> power failure occurs - Flexible memory organization - Mode 0: 4 banks with 1 SRAM each - Mode 1: 2 banks with 2 SRAMs each - Mode 2: 1 bank with 4 SRAMs each - Monitors voltage of a lithium cell and provides advanced warning of impending battery failure - Signals low-battery condition on active low Battery Warning output signal - Resets processor when power failure occurs and holds processor in reset during system power-up - Optional 5% or 10% power-fail detection - 16-pin DIP, 16-pin SOIC and 20-pin TSSOP packages - Industrial temperature range of -40°C to +85°C #### PIN DESCRIPTION $V_{CCI}$ - +5V Power Supply Input $V_{CCO}$ - SRAM Power Supply Output V<sub>BAT</sub> - Backup Battery Input BW - Battery Warning Output (Open Drain) RST - Reset Output (Open Drain) MODE - Mode Input GND - Ground NC - No Connection #### **PIN ASSIGNMENT** DS1321E 20-Pin TSSOP 1 of 12 091404 #### DESCRIPTION The DS1321 Flexible Nonvolatile Controller with Lithium Battery Monitor is a CMOS circuit which solves the application problem of converting CMOS SRAMs into nonvolatile memory. Incoming power is monitored for an out-of-tolerance condition. When such a condition is detected, chip enable outputs are inhibited to accomplish write protection and the battery is switched on to supply the SRAMs with uninterrupted power. Special circuitry uses a low-leakage CMOS process which affords precise voltage detection at extremely low battery consumption. One DS1321 can support as many as four SRAMs arranged in any of three memory configurations. In addition to battery-backup support, the DS1321 performs the important function of monitoring the remaining capacity of the lithium battery and providing a warning before the battery reaches end-of-life. Because the open-circuit voltage of a lithium backup battery remains relatively constant over the majority of its life, accurate battery monitoring requires loaded-battery voltage measurement. The DS1321 performs such measurement by periodically comparing the voltage of the battery as it supports an internal resistive load with a carefully selected reference voltage. If the battery voltage falls below the reference voltage under such conditions, the battery will soon reach end-of-life. As a result, the Battery Warning pin is activated to signal the need for battery replacement. #### **MEMORY BACKUP** The DS1321 performs all the circuit functions required to provide battery-backup for as many as four SRAMs. First, the device provides a switch to direct power from the battery or the system power supply $(V_{CCI})$ . Whenever $V_{CCI}$ is less than the $V_{CCTP}$ trip point and $V_{CCI}$ is less than the battery voltage $V_{BAT}$ , the battery is switched in to provide backup power to the SRAM. This switch has voltage drop of less than 0.2 volts. Second, the DS1321 handles power failure detection and SRAM write-protection. $V_{CCI}$ is constantly monitored, and when the supply goes out of tolerance, a precision comparator detects power failure and inhibits the four chip enable outputs in order to write-protect the SRAMs. This is accomplished by holding $\overline{CEO1}$ through $\overline{CEO4}$ to within 0.2 volts of $V_{CCO}$ when $V_{CCI}$ is out of tolerance. If any $\overline{CE1}$ is active (low) at the time that power failure is detected, the corresponding $\overline{CEO}$ signal is kept low until the $\overline{CEI}$ signal is brought high again. Once the $\overline{CEI}$ signal is brought high, the $\overline{CEO}$ signal is taken high and held high until after $V_{CCI}$ has returned to its nominal voltage level. If the $\overline{CEI}$ signal is not brought high by 1.5 $\mu$ s after power failure is detected, the corresponding $\overline{CEO}$ is forced high at that time. This specific scheme for delaying write protection for up to 1.5 $\mu$ s guarantees that any memory access in progress when power failure occurs will complete properly. Power failure detection occurs in the range of 4.75 to 4.5 volts (5% tolerance) when the TOL pin is wired to GND or in the range of 4.5 to 4.25 volts (10% tolerance) when TOL is connected to $V_{CCO}$ . ### **MEMORY CONFIGURATIONS** The DS1321 can be configured via the MODE pin for three different arrangements of the four attached SRAMs. The state of the MODE pin is latched at $V_{CCI} = V_{CCTP}$ on power up. See Figure 1 for details. ## **MEMORY CONFIGURATIONS** Figure 1 MODE = GND (4 BANKS WITH 1 SRAM EACH): MODE = $V_{CCO}$ (2 BANKS WITH 2 SRAM EACH): MODE FLOATING (1 BANK WITH 4 SRAMs): #### **BATTERY VOLTAGE MONITORING** The DS1321 automatically performs periodic battery voltage monitoring at a factory-programmed time interval of 24 hours. Such monitoring begins within $t_{REC}$ after $V_{CCI}$ rises above $V_{CCTP}$ and is suspended when power failure occurs. After each 24-hour period ( $t_{BTCN}$ ) has elapsed, the DS1321 connects $V_{BAT}$ to an internal 1 M $\Omega$ test resistor ( $R_{INT}$ ) for one second ( $t_{BTPW}$ ). During this one second, if $V_{BAT}$ falls below the factory-programmed battery voltage trip point ( $V_{BTP}$ ), the battery warning output $\overline{BW}$ is asserted. While $\overline{BW}$ is active, battery testing will be performed with period $t_{BTCW}$ to detect battery removal and replacement. Once asserted, $\overline{BW}$ remains active until the battery is physically removed and replaced by a fresh cell. The battery is still retested after each $V_{CC}$ power-up, however, even if $\overline{BW}$ was active on power-down. If the battery is found to be higher than $V_{BTP}$ during such testing, $\overline{BW}$ is deasserted and regular 24-hour testing resumes. $\overline{BW}$ has an open-drain output driver. Battery replacement following $\overline{BW}$ activation is normally done with $V_{CCI}$ nominal so that SRAM data is not lost. During battery replacement, the minimum time duration between old battery detachment and new battery attachment ( $t_{BDBA}$ ) $\underline{must}$ be met or $\overline{BW}$ will not deactivate following attachment of the new battery. Should $\overline{BW}$ not deactivate for this reason, the new battery can be detached for $t_{BDBA}$ and then reattached to clear $\overline{BW}$ . NOTE: The DS1321 cannot constantly monitor an attached battery because such monitoring would drastically reduce the life of the battery. As a result, the DS1321 only tests the battery for one second out of every 24 hours and does not monitor the battery in any way between tests. If a good battery (one that has not been previously flagged with $\overline{BW}$ ) is removed between battery tests, the DS1321 may not immediately sense the removal and may not activate $\overline{BW}$ until the next scheduled battery test. If a battery is then reattached to the DS1321, the battery may not be tested until the next scheduled test. NOTE: Battery monitoring is only a useful technique when testing can be done regularly over the entire life of a lithium battery. Because the DS1321 only performs battery monitoring when $V_{CC}$ is nominal, systems which are powered-down for excessively long periods can completely drain their lithium cells without receiving any advanced warning. To prevent such an occurrence, systems using the DS1321 battery monitoring feature should be powered-up periodically (at least once every few months) in order to perform battery testing. Furthermore, anytime $\overline{BW}$ is activated on the first battery test after a power-up, data integrity should be checked via checksum or other technique. #### POWER MONITORING The DS1321 automatically detects out-of-tolerance power supply conditions and warns a processor-based system of impending power failure. When $V_{CCI}$ falls below the trip point level defined by the TOL pin ( $V_{CCTP}$ ), the $V_{CCI}$ comparator activates the reset signal $\overline{RST}$ . Reset occurs in the range of 4.75 to 4.5 volts (5% tolerance) when the TOL pin is connected to GND or in the range of 4.5 to 4.25 volts (10% tolerance) when TOL is connected to $V_{CCO}$ . $\overline{\text{RST}}$ also serves as a power-on reset during power-up. After $V_{\text{CCI}}$ exceeds $V_{\text{CCTP}}$ , $\overline{\text{RST}}$ will be held active for 200 ms nominal ( $t_{\text{RPU}}$ ). This reset period is sufficiently long to prevent system operation during power-on transients and to allow $t_{\text{REC}}$ to expire. $\overline{\text{RST}}$ has an open-drain output driver. ## FRESHNESS SEAL MODE When the battery is first attached to the DS1321 without $V_{CC}$ power applied, the device does not immediately provide battery-backup power on $V_{CCO}$ . Only after $V_{CCI}$ exceeds $V_{CCTP}$ will the DS1321 leave Freshness Seal Mode. This mode allows a battery to be attached during manufacturing but not used until after the system has been activated for the first time. As a result, no battery energy is drained during storage and shipping. ## **FUNCTIONAL BLOCK DIAGRAM** Figure 2 #### **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature -40°C to +85°C -55°C to +125°C Soldering Temperature 260°C for 10 seconds \* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. #### RECOMMENDED DC OPERATING CONDITIONS (-40°C to +85°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------|--------------------|------|-----|-----------------------|-------|-------| | Supply Voltage TOL=GND | $V_{CCI}$ | 4.75 | 5.0 | 5.5 | V | 1 | | Supply Voltage TOL=V <sub>CCO</sub> | $V_{CCI}$ | 4.5 | 5.0 | 5.5 | V | 1 | | Battery Supply Voltage | $V_{\mathrm{BAT}}$ | 2.0 | 3.0 | 6.0 | V | 1 | | Logic 1 Input | $V_{ m IH}$ | 2.0 | | V <sub>CCI</sub> +0.3 | V | 1, 12 | | Logic 0 Input | VII. | -0.3 | | +0.8 | V | 1, 12 | #### DC ELECTRICAL CHARACTERISTICS $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{\text{CCI}} \geq V_{\text{CCTP}})$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------------------------|-------------------|-----------|------|------|-------|-------| | Operating Current (TTL inputs) | $I_{CC1}$ | | 1 | 1.5 | mA | 2 | | Operating Current (CMOS inputs) | $I_{CC2}$ | | 100 | 150 | μA | 2, 5 | | RAM Supply Voltage | $V_{CCO}$ | $V_{CC1}$ | | | V | 1 | | | | -0.2 | | | | | | RAM Supply Current | $I_{CCO1}$ | | | 185 | mA | 3 | | $(V_{CCO} \ge V_{CCI} - 0.2V)$ | | | | | | | | Supply Current | $I_{CCO2}$ | | | 260 | mA | 4 | | $(V_{CCO} \ge V_{CCI} - 0.3V)$ | | | | | | | | V <sub>CC</sub> Trip Point (TOL=GND) | $V_{CCTP}$ | 4.50 | 4.62 | 4.75 | V | 1 | | V <sub>CC</sub> Trip Point (TOL=V <sub>CCO</sub> ) | $V_{CCTP}$ | 4.25 | 4.37 | 4.50 | V | 1 | | V <sub>BAT</sub> Trip Point | $ m V_{BTP}$ | 2.50 | 2.6 | 2.70 | V | 1 | | Output Current @ 2.2V | $I_{OH}$ | -1 | | | mA | 7, 10 | | Output Current @ 0.4V | $I_{OL}$ | | | 4 | mA | 7, 10 | | Input Leakage | $I_{\mathrm{IL}}$ | -1.0 | | +1.0 | μA | | | Output Leakage | $I_{LO}$ | -1.0 | | +1.0 | μA | | | Battery Monitoring Test Load | R <sub>INT</sub> | 0.8 | 1.2 | 1.5 | MΩ | | ## **DC ELECTRICAL CHARACTERISTICS** (-40°C to +85°C; $V_{CCI} < V_{BAT}$ ; $V_{CCI} < V_{CCTP}$ ) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------|--------------|-----------------------|-----|-----|-------|-------| | Battery Current | $I_{BAT}$ | | | 100 | nA | 2 | | Battery Backup Current | $I_{CCO3}$ | | | 500 | μA | 6 | | Supply Voltage | $V_{CCO}$ | $V_{BAT}$ -0.2 | | | V | 1 | | CEO Output | $V_{ m OHL}$ | V <sub>BAT</sub> -0.2 | | | V | 1, 8 | $\frac{DS1321}{(t_A = 25^{\circ}C)}$ CAPACITANCE | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------------------------------------------------------|-----------------|-----|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | | | 7 | pF | | | ( CEI *, TOL, MODE) | | | | | | | | Output Capacitance | $C_{OUT}$ | | | 7 | pF | | | $(\overline{\text{CEO}} *, \overline{\text{BW}}, \overline{\text{RST}})$ | | | | | | | $(-40^{\circ}\text{C to } +85^{\circ}\text{C} : V_{\text{CCL}} > V_{\text{CCTR}})$ AC ELECTRICAL CHARACTERISTICS | AO ELEO INIONE OIMINA | | • | ( 10 0 to 100 0; VCCI = VCCIP) | | | | |-----------------------------------------------------------|-------------------|-----|--------------------------------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | CEI to CEO Propagation Delay | $t_{ m PD}$ | | 12 | 20 | ns | | | CE Pulse Width | $t_{CE}$ | | | 1.5 | μs | 11 | | V <sub>CC</sub> Valid to End of | $t_{ m REC}$ | | | 125 | ms | 9 | | Write Protection | | | | | | | | V <sub>CC</sub> Valid to $\overline{\text{CEI}}$ Inactive | $t_{ m PU}$ | | | 2 | ms | | | V <sub>CC</sub> Valid to RST Inactive | $t_{ m RPU}$ | 150 | 200 | 350 | ms | 10 | | V Volid to DW Volid | t <sub>DDIT</sub> | | | 1 | S | 10 | $(-40^{\circ}\text{C to } +85^{\circ}\text{C}: V_{CCL} < V_{CCTP})$ AC ELECTRICAL CHARACTERISTICS | | | | ( | | 9, 5001 | - 0011 / | |-------------------------------------------|------------------|-----|-----|-----|---------|----------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | V <sub>CC</sub> Slew Rate | $t_{\mathrm{F}}$ | 150 | | | μs | | | V <sub>CC</sub> Fail Detect to RST Active | $t_{ m RPD}$ | | | 15 | μs | 10 | | V <sub>CC</sub> Slew Rate | $t_{\mathrm{R}}$ | 15 | | | μs | | (-40°C to +85°C; $V_{CCI} \ge V_{CCTP}$ ) AC ELECTRICAL CHARACTERISTICS | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------|---------------------|-----|-----|-----|-------|-------| | Battery Test to BW Active | $t_{ m BW}$ | | | 1 | S | 10 | | Battery Test Cycle-Normal | $t_{ m BTCN}$ | | 24 | | hr | | | Battery Test Cycle-Warning | $t_{\mathrm{BTCW}}$ | | 5 | | S | | | Battery Test Pulse Width | $t_{ m BTPW}$ | | | 1 | S | | | Battery Detach to Battery Attach | $t_{ m BDBA}$ | 7 | | | S | | | Battery Attach to BW Inactive | $t_{ m BABW}$ | | | 1 | S | 10 | # **TIMING DIAGRAM: POWER-UP** ## NOTE: If $V_{BAT} > V_{CCTP}$ , $V_{CCO}$ will begin to slew with $V_{CCI}$ when $V_{CCI} = V_{CCTP}$ . ## **TIMING DIAGRAM: POWER-DOWN** ## **NOTES:** If $V_{BAT} > V_{CCTP}$ , $V_{CCO}$ will slew down with $V_{CCI}$ until $V_{CCI} = V_{CCTP}$ . ## **TIMING DIAGRAM: BATTERY WARNING DETECTION** #### NOTE: $t_{BW}$ is measured from the expiration of the internal timer to the activation of the battery warning output $\overline{BW}$ . ## TIMING DIAGRAM: BATTERY REPLACEMENT #### **NOTES:** - 1. All voltages referenced to ground. - 2. Measured with outputs open circuited. - 3. $I_{CCO1}$ is the maximum average load which the DS1321 can supply to attached memories at $V_{CCO} \ge V_{CCI}$ -0.2V. - 4. $I_{CCO2}$ is the maximum average load which the DS1321 can supply to attached memories at $V_{CCO} \ge V_{CCI}$ -0.3V. - 5. All inputs within 0.3V of ground or $V_{CCI}$ . - 6. $I_{CCO3}$ is the maximum average load current which the DS1321 can supply to the memories in the battery backup mode at $V_{CCO} \ge V_{BAT}$ -0.2V. - 7. Measured with a load as shown in Figure 1. - 8. Chip Enable Outputs CEO1 CEO4 can only sustain leakage current in the battery backup mode. - 9. CEO1 through CEO4 will be held high for a time equal to $t_{REC}$ after $V_{CCI}$ crosses $V_{CCTP}$ on power-up. - 10. $\overline{BW}$ and $\overline{RST}$ are open drain outputs and, as such, cannot source current. External pullup resistors should be connected to these pins for proper operation. Both $\overline{BW}$ and $\overline{RST}$ can sink 10 mA. - 11. t<sub>CE</sub> maximum must be met to ensure data integrity on power down. - 12. In battery backup mode, inputs must never be below ground or above V<sub>CCO</sub>. - 13. The DS1321 is recognized by Underwriters Laboratory (U.L.®) under file E99151. #### DC TEST CONDITIONS Outputs Open All voltages are referenced to ground #### **AC TEST CONDITIONS** Output Load: See below Input Pulse Levels: 0 - 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5 ns ## **OUTPUT LOAD** Figure 3 \*INCLUDING SCOPE AND JIG CAPACITANCE #### DATA SHEET REVISION SUMMARY The following represent the key differences between 03/26/96 and 06/12/97 version of the DS1321 data sheet. Please review this summary carefully. - 1. Changed I<sub>CCO1</sub> from 200 to 185 mA max - 2. Changed I<sub>CCO2</sub> from 350 to 260 mA max - 3. Changed $V_{BTP}$ from 2.55 2.65V to 2.50 2.70V - 4. Changed $R_{IM}$ from 1.0 typ to 1.2 M $\Omega$ and 1.4 max to 1.5 M $\Omega$ - 5. Changed $t_{PD}$ from 5 typ, 15 max to 12 typ, 20 max - 6. Changed $t_{RPO}$ units from ns to $\mu$ s - 7. Changed block diagram to show U.L. compliance The following represent the key differences between 06/12/97 and 09/29/97 version of the DS1321 data sheet. Please review this summary carefully. 1. Changed AC test conditions The following represent the key differences between 09/29/97 and 12/12/97 version of the DS1321 data sheet. Please review this summary carefully. - 1. Removed preliminary from title bar. - 2. Specified which inputs and outputs are relevant for $C_{IN}$ and $C_{OUT}$ specs. This is not a change, just a clarification