# 10 Gb/s 3.3V QuadPort™ DSE Family #### **Features** - QuadPort<sup>™</sup> datapath switching element (DSE) family allows four independent ports of access for data path management and switching - · High-bandwidth data throughput up to 10 Gb/s - 133-MHz<sup>[1]</sup> port speed x 18-bit-wide interface × 4 ports - · High-speed clock to data access 4.2 ns (max.) - · Synchronous pipelined device - 1-Mb (64K × 18) switch array - 0.25-micron CMOS for optimum speed/power - IEEE 1149.1 JTAG boundary scan - · Width and depth expansion capabilities - BIST (Built-In Self-Test) controller - · Dual Chip Enables on all ports for easy depth expansion - Separate upper-byte and lower-byte controls on all ports - · Simple array partitioning - Internal mask register controls counter wrap-around - Counter-Interrupt flags to indicate wrap-around - Counter and mask registers readback on address - 272-ball BGA package (27-mm × 27-mm × 1.27-mm ball pitch) - · Commercial and industrial temperature ranges - · 3.3V low operating power - Active = 750 mA (maximum) - Standby = 15 mA (maximum #### Note <sup>1.</sup> $f_{MAX2}$ for commercial is 135 MHz and for industrial is 133 MHz. ### **Functional Description** The Quadport Datapath Switching Element (DSE) family offers four ports that may be clocked at independent frequencies from one another. Each port can read or write up to 133 MHz<sup>[1]</sup>, giving the device up to 10 Gb/s of data throughput. The device is 1-Mb (64K × 18) in density. Simultaneous reads are allowed for accesses to the same address location; however, simultaneous reading and writing to the same address is not allowed. Any port can write to a certain location while other ports are reading that location simultaneously, if the timing spec for port to port delay (t<sub>CCS</sub>) is met. The result of writing to the same location by more than one port at the same time is undefined. Data is registered for decreased cycle time. Clock to data valid $t_{CD2}$ = 4.2 ns. Each port contains a burst counter on the input address register. After externally loading the counter with the initial address the counter will self-increment the address internally (more details to follow). The internal write pulse width is independent of the duration of the R/W input signal. The internal write pulse is self-timed to allow the shortest possible cycle times. A HIGH on $\mathrm{CE}_0$ or LOW on $\mathrm{CE}_1$ for one clock cycle will power down the internal circuitry to reduce the static power consumption. One cycle is required with chip enables asserted to reactivate the outputs. The CY7C0430BV and CY7C0430CV (64K × 18 device) supports burst contains for simple array partitioning. Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with an external address when the port's Counter Load pin (CNTLD) is asserted LOW. When the port's Counter Increment pin (CNTINC) is asserted, the address counter will increment on each subsequent LOW-to- HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTINC is deasserted. The counter can address the entire switch array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. A counter-mask register is used to control the counter wrap. The counter and mask register operations are described in more details in the following sections. The counter or mask register values can be read back on the bidirectional address lines by activating MKRD or CNTRD, respectively. The new features included for the QuadPort DSE family include: readback of burst-counter internal address value on address lines, counter-mask registers to control the counter wrap-around, readback of mask register value on address lines, interrupt flags for message passing, BIST, JTAG for boundary scan, and asynchronous Master Reset. #### Notes: - 2. Port 1 Control Logic Block is detailed on page 4. - 3. Port 2, Port 3, and Port 4 Logic Blocks are similar to Port 1 Logic Blocks. ## **Pin Configuration** ### 272-ball Grid Array (BGA) **Top View** | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | |---|-----------|-------------|--------------|--------------|-------------|-------------|-------------|-------------|--------------------|--------------------|--------------------|--------------------|-------------|-------------|-------------|-------------|--------------|--------------|-------------|-----------| | Α | LB<br>P1 | I/O17<br>P2 | I/O15<br>P2 | I/O13<br>P2 | I/O11<br>P2 | I/O9<br>P2 | I/O16<br>P1 | I/O14<br>P1 | I/O12<br>P1 | I/O10<br>P1 | I/O10<br>P4 | I/O12<br>P4 | I/O14<br>P4 | I/O16<br>P4 | I/O9<br>P3 | I/O11<br>P3 | I/O13<br>P3 | I/O15<br>P3 | I/O17<br>P3 | LB<br>P4 | | В | VDD1 | UB<br>P1 | I/O16<br>P2 | I/O14<br>P2 | I/O12<br>P2 | I/O10<br>P2 | I/O17<br>P1 | I/O13<br>P1 | I/O11<br>P1 | TMS | TDI | I/O11<br>P4 | I/O13<br>P4 | I/O17<br>P4 | I/O10<br>P3 | I/O12<br>P3 | I/O14<br>P3 | I/O16<br>P3 | UB<br>P4 | VDD1 | | С | A14<br>P1 | A15<br>P1 | CE1<br>P1 | CE0<br>P1 | R/W<br>P1 | I/O15<br>P1 | VSS2 | VSS2 | I/O9<br>P1 | TCK | TDO | I/O9<br>P4 | VSS2 | VSS2 | I/O15<br>P4 | R/W<br>P4 | CE0<br>P4 | CE1<br>P4 | A15<br>P4 | A14<br>P4 | | D | VSS1 | A12<br>P1 | A13<br>P1 | OE<br>P1 | VDD2 | VSS2 | VSS2 | VDD2 | VDD | VSS | VSS | VDD | VDD2 | VSS2 | VSS2 | VDD2 | OE<br>P4 | A13<br>P4 | A12<br>P4 | VSS1 | | E | A10<br>P1 | A11<br>P1 | MKRD<br>P1 | CNTRD<br>P1 | | | | | | | | | | | | | CNTRD<br>P4 | MKRD<br>P4 | A11<br>P4 | A10<br>P4 | | F | A7<br>P1 | A8<br>P1 | A9<br>P1 | CNTINT<br>P1 | | | | | | | | | | | | | CNTINT<br>P4 | A9<br>P4 | A8<br>P4 | A7<br>P4 | | G | VSS1 | A5<br>P1 | A6<br>P1 | CNTINC<br>P1 | | | | | | | | | | | | | CNTINC<br>P4 | A6<br>P4 | A5<br>P4 | VSS1 | | Н | A3<br>P1 | A4<br>P1 | MKLD<br>P1 | CNTLD<br>P1 | | | | | | | | | | | | | CNTLD<br>P4 | MKLD<br>P4 | A4<br>P4 | A3<br>P4 | | J | VDD1 | A1<br>P1 | A2<br>P1 | VDD | | | | | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | | | | | VDD | A2<br>P4 | A1<br>P4 | VDD1 | | K | A0<br>P1 | INT<br>P1 | CNTRST<br>P1 | CLK<br>P1 | | | | | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | | | | | CLK<br>P4 | CNTRST<br>P4 | INT<br>P4 | A0<br>P4 | | L | A0<br>P2 | INT<br>P2 | CNTRST<br>P2 | VSS | | | | | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | | | | | VSS | CNTRST<br>P3 | INT<br>P3 | A0<br>P3 | | M | VDD1 | A1<br>P2 | A2<br>P2 | CLK<br>P2 | | | | | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | GND <sup>[4]</sup> | | | | | CLK<br>P3 | A2<br>P3 | A1<br>P3 | VDD1 | | N | A3<br>P2 | A4<br>P2 | MKLD<br>P2 | CNTLD<br>P2 | | | | | | | | | 1 | | | | CNTLD<br>P3 | MKLD<br>P3 | A4<br>P3 | A3<br>P3 | | Р | VSS1 | A5<br>P2 | A6<br>P2 | CNTINC<br>P2 | | | | | | | | | | | | | CNTINC<br>P3 | A6<br>P3 | A5<br>P3 | VSS1 | | R | A7<br>P2 | A8<br>P2 | A9<br>P2 | CNTINT<br>P2 | | | | | | | | | | | | | CNTINT<br>P3 | A9<br>P3 | A8<br>P3 | A7<br>P3 | | Т | A10<br>P2 | A11<br>P2 | MKRD<br>P2 | CNTRD<br>P2 | | | | | | | | | | | | | CNTRD<br>P3 | MKRD<br>P3 | A11<br>P3 | A10<br>P3 | | U | VSS1 | A12<br>P2 | A13<br>P2 | OE<br>P2 | VDD2 | VSS2 | VSS2 | VDD2 | VDD | VSS | VSS | VDD | VDD2 | VSS2 | VSS2 | VDD2 | OE<br>P3 | A13<br>P3 | A12<br>P3 | VSS1 | | ٧ | A14<br>P2 | A15<br>P2 | CE1<br>P2 | CE0<br>P2 | R/W<br>P2 | I/O6<br>P2 | VSS2 | VSS2 | I/O0<br>P2 | NC | NC | I/O0<br>P3 | VSS2 | VSS2 | I/O6<br>P3 | R/W<br>P3 | CE0<br>P3 | CE1<br>P3 | A15<br>P3 | A14<br>P3 | | w | VDD1 | UB<br>P2 | I/O7<br>P1 | I/O5<br>P1 | I/O3<br>P1 | I/O1<br>P1 | I/O8<br>P2 | I/O4<br>P2 | I/O2<br>P2 | MRST | CLKBIST | I/O2<br>P3 | I/O4<br>P3 | I/O8<br>P3 | I/O1<br>P4 | I/O3<br>P4 | I/O5<br>P4 | I/O7<br>P4 | UB<br>P3 | VDD1 | | Y | LB<br>P2 | I/O8<br>P1 | I/06<br>P1 | I/O4<br>P1 | I/O2<br>P1 | I/O0<br>P1 | 1/07<br>P2 | I/O5<br>P2 | I/O3<br>P2 | I/O1<br>P2 | I/O1<br>P3 | I/O3<br>P3 | I/O5<br>P3 | I/O7<br>P3 | I/O0<br>P4 | I/O2<br>P4 | I/O4<br>P4 | I/O6<br>P4 | I/O8<br>P4 | LB<br>P3 | Note: 4. Central Leads are for thermal dissipation only. They are connected to device V<sub>SS</sub>. ### **Selection Guide** | | CY7C0430CV<br>-133 | CY7C0430CV<br>-100 | Unit | |-----------------------------------------------------------------|--------------------|--------------------|------| | f <sub>MAX2</sub> | 133 <sup>[1]</sup> | 100 | MHz | | Max Access Time (Clock to Data) | 4.2 | 5.0 | ns | | Max Operating Current I <sub>CC</sub> | 750 | 600 | mA | | Max Standby Current for I <sub>SB1</sub> (All ports TTL Level) | 200 | 150 | mA | | Max Standby Current for I <sub>SB3</sub> (All ports CMOS Level) | 15 | 15 | mA | ### **Pin Definitions** | Port 1 | Port 2 | Port 3 | Port 4 | Description | |-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0P1</sub> -A <sub>15P1</sub> | A <sub>0P2</sub> -A <sub>15P2</sub> | A <sub>0P3</sub> -A <sub>15P3</sub> | A <sub>0P4</sub> -A <sub>15P4</sub> | Address Input/Output. | | I/O <sub>0P1</sub> –I/O <sub>17P1</sub> | I/O <sub>0P2</sub> –I/O <sub>17P2</sub> | I/O <sub>0P3</sub> –I/O <sub>17P3</sub> | I/O <sub>0P4</sub> –I/O <sub>17P4</sub> | Data Bus Input/Output. | | CLK <sub>P1</sub> | CLK <sub>P2</sub> | CLK <sub>P3</sub> | CLK <sub>P4</sub> | Clock Input. This input can be free running or strobed. Maximum clock input rate is f <sub>MAX</sub> . | | LB <sub>P1</sub> | LB <sub>P2</sub> | LB <sub>P3</sub> | LB <sub>P4</sub> | Lower Byte Select Input. Asserting this signal LOW enables read and write operations to the lower byte. For read operations both the LB and OE signals must be asserted to drive output data on the lower byte of the data pins. | | UB <sub>P1</sub> | UB <sub>P2</sub> | UB <sub>P3</sub> | UB <sub>P4</sub> | <b>Upper Byte Select Input</b> . Same function as LB, but to the upper byte. | | CE <sub>0P1</sub> ,CE <sub>1P1</sub> | CE <sub>0P2</sub> ,CE <sub>1P2</sub> | CE <sub>0P3</sub> ,CE <sub>1P3</sub> | CE <sub>0P4</sub> ,CE <sub>1P4</sub> | <b>Chip Enable Input</b> . To select any port, both $\overline{CE}_0$ AND $CE_1$ must be asserted to their active states ( $\overline{CE}_0 \le V_{IL}$ and $CE_1 \ge V_{IH}$ ). | | OE <sub>P1</sub> | OE <sub>P2</sub> | OE <sub>P3</sub> | OE <sub>P4</sub> | Output Enable Input. This signal must be asserted <u>LOW</u> to enable the I/O data lines during read operations. OE is asynchronous input. | | R/W <sub>P1</sub> | R/W <sub>P2</sub> | R/W <sub>P3</sub> | R/W <sub>P4</sub> | <b>Read/Write Enable Input</b> . This signal is asserted LOW to write to the dual port memory array. For read operations, assert this pin HIGH. | | MRST | | | | Master Reset Input. This is one signal for All Ports. MRST is an asynchronous input. Asserting MRST LOW performs all of the reset functions as described in the text. A MRST operation is required at power-up. | | CNTRST <sub>P1</sub> | CNTRST <sub>P2</sub> | CNTRST <sub>P3</sub> | CNTRST <sub>P4</sub> | Counter Reset Input. Asserting this signal LOW resets the burst address counter of its respective port to zero. CNTRST is second to MRST in priority with respect to counter and mask register operations. | | MKLD <sub>P1</sub> | MKLD <sub>P2</sub> | MKLD <sub>P3</sub> | MKLD <sub>P4</sub> | Mask Register Load Input. Asserting this signal LOW loads the mask register with the external address available on the address lines. MKLD operation has higher priority over CNTLD operation. | | CNTLD <sub>P1</sub> | CNTLD <sub>P2</sub> | CNTLD <sub>P3</sub> | CNTLD <sub>P4</sub> | <b>Counter Load Input</b> . Asserting this signal LOW loads the burst counter with the external address present on the address pins. | | CNTINC <sub>P1</sub> | CNTINC <sub>P2</sub> | CNTINC <sub>P3</sub> | CNTINC <sub>P4</sub> | Counter Increment Input. Asserting this signal LOW increments the burst address counter of its respective port on each rising edge of CLK. | ## Pin Definitions (continued) | Port 1 | Port 2 | Port 3 | Port 4 | Description | |----------------------|----------------------|----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CNTRD <sub>P1</sub> | CNTRD <sub>P2</sub> | CNTRD <sub>P3</sub> | CNTRD <sub>P4</sub> | Counter Readback Input. When asserted LOW, the internal address value of the counter will be read back on the address lines. During CNTRD operation, both CNTLD and CNTINC must be HIGH. Counter readback operation has higher priority over mask register readback operation. Counter readback operation is independent of port chip enables. If address readback operation occurs with chip enables active ( $\overline{CE}_0$ = LOW, $\overline{CE}_1$ = HIGH), the data lines (I/Os) will be three-stated. The readback timing will be valid after one no-operation cycle plus $t_{CD2}$ from the rising edge of the next cycle. | | MKRD <sub>P1</sub> | MKRD <sub>P2</sub> | MKRD <sub>P3</sub> | MKRD <sub>P4</sub> | Mask Register Readback Input. When asserted LOW, the value of the mask register will be readback on address lines. During <u>mask</u> register readback operation, all counter and MKLD inputs must be HIGH (see Counter and Mask Register Operations truth table). Mask register readback operation is independent of port chip enables. If address readback operation occurs with chip enables active ( $\overline{CE}_0$ = LOW, $\overline{CE}_1$ = HIGH), the data lines (I/Os) will be three-stated. The readback will be valid after one no-operation cycle plus $t_{CD2}$ from the rising edge of the next cycle. | | CNTINT <sub>P1</sub> | CNTINT <sub>P2</sub> | CNTINT <sub>P3</sub> | CNTINT <sub>P4</sub> | Counter Interrupt Flag Output. Flag is asserted LOW for one clock cycle when the counter wraps around to location zero. | | INTP1 | INTP2 | INTP3 | INTP4 | Interrupt Flag Output. Interrupt permits communications between all four ports. The upper four memory locations can be used for message passing. Example of operation: INT <sub>P4</sub> is asserted LOW when another port writes to the mailbox location of Port 4. Flag is cleared when Port 4 reads the contents of its mailbox. The same operation is applicable to ports 1, 2, and 3. | | TMS | | | | JTAG Test Mode Select Input. It controls the advance of JTAG TAP state machine. State machine transitions occur on the rising edge of TCK. | | TCK | | | | JTAG Test Clock Input. This can be CLK of any port or an external clock connected to the JTAG TAP. | | TDI | | | | JTAG Test Data Input. This is the only data input. TDI inputs will shift data serially in to the selected register. | | TDO | | | | JTAG Test Data Output. This is the only data output. TDO transitions occur on the falling edge of TCK. TDO normally three-stated except when captured data is shifted out of the JTAG TAP. | | CLKBIST | | | | BIST Clock Input. | | GND | | | | Thermal Ground for Heat Dissipation. | | V <sub>SS</sub> | | | | Ground Input. | | $V_{DD}$ | | | | Power Input. | | V <sub>SS1</sub> | | | | Address Lines Ground Input. | | $V_{DD1}$ | | | | Address Lines Power Input. | | V <sub>SS2</sub> | | | | Data Lines Ground Input. | | $V_{DD2}$ | | | | Data Lines Power Input. | ### **Maximum Ratings** | (Above which the useful life may be impaire lines, not tested.) | d. For user guide- | |-----------------------------------------------------------------|------------------------------| | Storage Temperature | -65°C to + 150°C | | Ambient Temperature with Power Applied | -55°C to + 125°C | | Supply Voltage to Ground Potential | –0.5V to + 4.6V | | DC Voltage Applied to Outputs in High-Z State0. | 5V to V <sub>CC</sub> + 0.5V | | DC Input Voltage0. | 5V to V <sub>CC</sub> + 0.5V | | Output Current into Outputs (LOW) | 20 mA | |-----------------------------------|------------| | Static Discharge Voltage | > 2200V | | Latch-up Current | . > 200 mA | ## **Operating Range** | Range | Ambient Temperature | $V_{DD}$ | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | $3.3V\pm150~mV$ | | Industrial | –40°C to +85°C | 3.3V ± 150 mV | ## **Electrical Characteristics** Over the Operating Range | | | | Q | uadport l | DSE Fam | ily | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------|---------|------|------|------| | | | | -133 | | | -100 | | | | Parameter | Description | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage<br>(V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 mA) | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage<br>(V <sub>CC</sub> = Min., I <sub>OH</sub> = +4.0 mA) | | | 0.4 | | | 0.4 | V | | $V_{IH}$ | Input HIGH Voltage | 2.0 | ] | | 2.0 | | | V | | $V_{IL}$ | Input LOW Voltage | | ] | 0.8 | | | 0.8 | V | | I <sub>OZ</sub> | Output Leakage Current | -10 | 1 | 10 | -10 | 1 | 10 | μΑ | | I <sub>CC</sub> | Operating Current ( $V_{CC}$ = Max., $I_{OUT}$ = 0 mA)<br>Outputs Disabled, $CE = V_{IL}$ , $f = f_{max}$ | | 350 | 700 | | 300 | 550 | mA | | I <sub>SB1</sub> | Standby Current (four ports toggling at TTL Levels,0 active) $\overline{CE}_{1-4} \ge V_{IH}$ , f = f <sub>MAX</sub> | | 80 | 200 | | 60 | 150 | mA | | I <sub>SB2</sub> | Standby Current (four ports toggling at TTL Levels, 1 active) $CE_1 \mid CE_2 \mid CE_3 \mid CE_4 \le V_{IL}$ , $f = f_{MAX}$ | | 150 | 300 | | 125 | 250 | mA | | I <sub>SB3</sub> | Standby Current (four ports CMOS Level, 0 active) $CE_{1-4} \ge V_{IH}$ , f = 0 | | 1.5 | 15 | | 1.5 | 15 | mA | | I <sub>SB4</sub> | Standby Current (fo <u>ur ports CMOS Level, 1</u> active and toggling) $CE_1 \mid CE_2 \mid CE_3 \mid CE_4 \le V_{IL}$ , $f = f_{MAX}$ | | 110 | 290 | | 85 | 240 | mA | ## JTAG TAP Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|-----------------------|----------------------------|------|------|------| | V <sub>OH1</sub> | Output HIGH Voltage | I <sub>OH</sub> = -4.0 mA | 2.4 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 4.0 mA | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | V | | $V_{IL}$ | Input LOW Voltage | | | 0.8 | V | | I <sub>X</sub> | Input Leakage Current | $GND \leq V_I \leq V_{DD}$ | -100 | 100 | μΑ | ### Capacitance | Parameter | Description | Test Conditions | Max. | Unit | |-----------------------------|--------------------|-----------------------------------|------|------| | C <sub>IN</sub> (All Pins) | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz, | 10 | pF | | C <sub>OUT</sub> (All Pins) | Output Capacitance | V <sub>CC</sub> = 3.3V | 10 | pF | | C <sub>IN</sub> (CLK Pins) | Input Capacitance | | 15 | pF | | C <sub>OUT</sub> (CLK Pins) | Output Capacitance | | 15 | pF | ### **AC Test Load** (c) TAP Load ### Note: 5. Test conditions: C = 10 pF. ### (b) Three-State Delay **All Input Pulses** ### Switching Characteristics Over the Industrial Operating Range [6] | | | CY7 | C0430BV a | nd CY7C04 | 30CV | | |----------------------------------|-----------------------------------------|------|-----------|-----------|------|------| | | | | 133 | -1 | 00 | | | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | f <sub>MAX2</sub> [7] | Maximum Frequency | | 133 | | 100 | MHz | | t <sub>CYC2</sub> <sup>[7]</sup> | Clock Cycle Time | 7.5 | | 10 | | ns | | t <sub>CH2</sub> | Clock HIGH Time | 3 | | 4 | | ns | | t <sub>CL2</sub> | Clock LOW Time | 3 | | 4 | | ns | | t <sub>R</sub> | Clock Rise Time | | 2 | | 3 | ns | | t <sub>F</sub> | Clock Fall Time | | 2 | | 3 | ns | | t <sub>SA</sub> | Address Set-up Time | 2.3 | | 3 | | ns | | t <sub>HA</sub> | Address Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SC</sub> | Chip Enable Set-up Time | 2.3 | | 3 | | ns | | t <sub>HC</sub> | Chip Enable Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SW</sub> | R/W Set-up Time | 2.3 | | 3 | | ns | | t <sub>HW</sub> | R/W Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SD</sub> | Input Data Set-up Time | 2.3 | | 3 | | ns | | t <sub>HD</sub> | Input Data Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SB</sub> | Byte Set-up Time | 2.3 | | 3 | | ns | | t <sub>HB</sub> | Byte Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SCLD</sub> | CNTLD Set-up Time | 2.3 | | 3 | | ns | | t <sub>HCLD</sub> | CNTLD Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SCINC</sub> | CNTINC Set-up Time | 2.3 | | 3 | | ns | | t <sub>HCINC</sub> | CNTINC Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SCRST</sub> | CNTRST Set-up Time | 2.3 | | 3 | | ns | | t <sub>HCRST</sub> | CNTRST Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SCRD</sub> | CNTRD Set-up Time | 2.3 | | 3 | | ns | | t <sub>HCRD</sub> | CNTRD Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SMLD</sub> | MKLD Set-up Time | 2.3 | | 3 | | ns | | t <sub>HMLD</sub> | MKLD Hold Time | 0.7 | | 0.7 | | ns | | t <sub>SMRD</sub> | MKRD Set-up Time | 2.3 | | 3 | | ns | | t <sub>HMRD</sub> | MKRD Hold Time | 0.7 | | 0.7 | | ns | | t <sub>OE</sub> | Output Enable to Data Valid | | 6.5 | | 8 | ns | | t <sub>OLZ</sub> <sup>[8]</sup> | OE to Low-Z | 1 | | 1 | | ns | | t <sub>OHZ</sub> <sup>[8]</sup> | OE to High-Z | 1 | 6 | 1 | 7 | ns | | t <sub>CD2</sub> | Clock to Data Valid | | 4.2 | | 5 | ns | | t <sub>CA2</sub> | Clock to Counter Address Readback Valid | | 4.7 | | 5 | ns | | t <sub>CM2</sub> | Clock to Mask Register Readback Valid | | 4.7 | | 5 | ns | | t <sub>DC</sub> | Data Output Hold After Clock HIGH | 1 | | 1 | | ns | | t <sub>CKHZ</sub> [9] | Clock HIGH to Output High-Z | 1 | 4.8 | 1 | 6.8 | ns | <sup>Notes. If data is simultaneously written and read to the same address location and t<sub>CCS</sub> is violated, the data read from the address, as well as the subsequent data remaining in the address is undefined. f<sub>MAX2</sub> for commercial is 135 MHz. t<sub>CYC2</sub> Min. for commercial is 7.4 ns. This parameter is guaranteed by design, but it is not production tested. Valid for both address and data outputs.</sup> ## Switching Characteristics Over the Industrial Operating Range (continued)<sup>[6]</sup> | | | CY70 | 0430BV a | nd CY7C04 | 30CV | | | |---------------------------------|--------------------------------------------------------------------------------------------------------|------|----------|-----------|------|------|--| | | | -1 | 33 | _1 | 100 | ı | | | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | | t <sub>CKLZ<sup>[9]</sup></sub> | Clock HIGH to Output Low-Z | 1 | | 1 | | ns | | | t <sub>SINT</sub> | Clock to INT Set Time | 1 | 7.5 | 1 | 10 | ns | | | t <sub>RINT</sub> | Clock to INT Reset Time | 1 | 7.5 | 1 | 10 | ns | | | t <sub>SCINT</sub> | Clock to CNTINT Set Time | 1 | 7.5 | 1 | 10 | ns | | | t <sub>RCINT</sub> | Clock to CNTINT Reset Time | 1 | 7.5 | 1 | 10 | ns | | | Master Res | et Timing | | | | | | | | t <sub>RS</sub> | Master Reset Pulse Width | 7.5 | | 10 | | ns | | | t <sub>RSR</sub> | Master Reset Recovery Time | 7.5 | | 10 | | ns | | | t <sub>ROF</sub> | Master Reset to Output Flags Reset Time | | 6.5 | | 8 | ns | | | Port to Port | Delays | | • | • | • | • | | | t <sub>CCS</sub> <sup>[6]</sup> | Clock to Clock Set-up Time (time required after a write before you can read the same address location) | 6.5 | | 9 | | ns | | ### **JTAG Timing and Switching Waveforms** | | | Quadport D | OSE Family | | |-------------------|---------------------------------------|------------|------------|------| | | | -133/ | | | | Parameter | Description | Min. | Max. | Unit | | f <sub>JTAG</sub> | Maximum JTAG TAP Controller Frequency | | 10 | MHz | | t <sub>TCYC</sub> | TCK Clock Cycle Time | 100 | | ns | | t <sub>TH</sub> | TCK Clock High Time | 40 | | ns | | t <sub>TL</sub> | TCK Clock Low Time | 40 | | ns | | t <sub>TMSS</sub> | TMS Set-up to TCK Clock Rise | 20 | | ns | | t <sub>TMSH</sub> | TMS Hold After TCK Clock Rise | 20 | | ns | | t <sub>TDIS</sub> | TDI Set-up to TCK Clock Rise | 20 | | ns | | t <sub>TDIH</sub> | TDI Hold after TCK Clock Rise | 20 | | ns | | t <sub>TDOV</sub> | TCK Clock Low to TDO Valid | | 20 | ns | | t <sub>TDOX</sub> | TCK Clock Low to TDO Invalid | 0 | | ns | | f <sub>BIST</sub> | Maximum CLKBIST Frequency | | 50 | MHz | | t <sub>BH</sub> | CLKBIST High Time | 6 | | ns | | t <sub>BL</sub> | CLKBIST Low Time | 6 | | ns | ## **Switching Waveforms** ### Master Reset<sup>[10]</sup> 10. $t_{\rm S}$ is the set-up time required for all input control signals. 11. To Reset the test port without resetting the device, TMS must be held low for five clock cycles. $\textbf{Read Cycle}^{[12,\ 13,\ 14,\ 15,\ 16]}$ - Notes: 12. OE is asynchronously controlled; all other inputs (excluding MRST) are synchronous to the rising clock edge. 13. CNTLD = V<sub>IL</sub>, MKLD = V<sub>IH</sub>, CNTINC = x, and MRST = CNTRST = V<sub>IH</sub>. 14. The output is disabled (high-impedance state) by CE = V<sub>IH</sub> following the next rising edge of the clock. 15. Addresses do not have to be accessed sequentially. Note 13 indicates that address is constantly loaded on the rising edge of the CLK. Numbers are for reference only. 16. CE is internal signal. CE = VIL if CE<sub>0</sub> = V<sub>IL</sub> and CE<sub>1</sub> = V<sub>IH</sub>. ### Bank Select Read<sup>[17, 18]</sup> ## Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )<sup>[19, 20, 21, 22]</sup> #### Notes: - Notes: 17. In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each bank consists of one QuadPort DSE device from this data sheet. ADDRESS(B1) = ADDRESS(B2). 18. LB = UB = OE = CNTLD = V<sub>IL</sub>; MRST = CNTRST = MKLD = V<sub>IH</sub>. 19. Output state (HIGH, LOW, or high-impedance) is determined by the previous cycle control signals. 20. LB = UB = CNTLD = V<sub>IL</sub>; MRST = CNTRST = MKLD = V<sub>IH</sub>. 21. Addresses do not have to be accessed sequentially since CNTLD = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK; numbers are for reference only. 22. During "No Operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. ## $\textbf{Read-to-Write-to-Read}~(\overline{\textbf{OE}}~\textbf{Controlled})^{[19,~20,~21,~22]}$ ### Read with Address Counter Advance<sup>[23, 24]</sup> ### Write with Address Counter Advance [24, 25] Note: $25. CE_0 = \overline{LB} = \overline{UB} = R/\overline{W} = V_{IL}; CE_1 = \overline{CNTRST} = \overline{MRST} = \overline{MKLD} = \overline{MKRD} = \overline{CNTRD} = V_{IH.}$ **Counter Reset** [21, 26, 27] Notes: $26.\overline{CE}_0 = \overline{LB} = \overline{UB} = V_{IL}$ ; $CE_1 = \overline{MRST} = \overline{MKLD} = \overline{MKRD} = \overline{CNTRD} = V_{IH}$ . 27. No dead cycle exists during counter reset. A Read or Write cycle may be coincidental with the counter reset. ### Load and Read Address Counter<sup>[28]</sup> - 30. Address in input mode. Host can drive address bus after t<sub>CKHZ</sub>. 31. This is the value of the address counter being read out on the address lines. ### Load and Read Mask Register [32] Notes: 32. $\overline{CE}_0 = \overline{OE} = \overline{LB} = \overline{UB} = V_{IL}$ ; $CE_1 = R/\overline{W} = \overline{CNTRST} = \overline{MRST} = \overline{CNTLD} = \overline{CNTRD} = \overline{CNTINC} = V_{IH}$ . 33. This is the value of the Mask Register read out on the address lines. ### Port 1 Write to Port 2 Read<sup>[34, 35, 36]</sup> ### Notes: - 34. CE<sub>0</sub> = OE = LB = UB = CNTLD =V<sub>IL</sub>; CE<sub>1</sub> = CNTRST = MRST = MKLD = MKRD = CNTRD = CNTINC =V<sub>IH</sub>. 35. This timing is valid when one port is writing, and one or more of the three other ports is reading the same location at the same time. If t<sub>CCS</sub> is violated, indeterminate data will be read out. - 36. If t<sub>CCS</sub>< minimum specified value, then Port 2 will read the most recent data (written by Port 1) only (2\*t<sub>CYC2</sub> + t<sub>CD2</sub>) after the rising edge of Port 2's clock. If t<sub>CCS</sub> ≥ minimum specified value, then Port 2 will read the most recent data (written by Port 1) (t<sub>CYC2</sub> + t<sub>CD2</sub>) after the rising edge of Port 2's clock. ### Counter Interrupt [37, 38, 39] # $\textbf{Mailbox Interrupt Timing}^{[40,\ 41,\ 42,\ 43,\ 44]}$ #### Notes: - 37. <u>CE<sub>0</sub> = OE</u> = LB = UB = V<sub>IL</sub>; CE<sub>1</sub> = R/W = CNTRST = MRST = CNTRD = MKRD = V<sub>IH</sub>. 38. <u>CNTINT</u> is always driven. 39. <u>CNTINC</u> goes LOW as the counter address masked portion is incremented from xx7Fh to xx00h. The "x" is "Don't Care." 40. <u>CE<sub>0</sub> = OE</u> = LB = UB = CNTLD = V<sub>IL</sub>; CE<sub>1</sub> = CNTRST = MRST = CNTRD = CNTINC = MKRD = MKLD = V<sub>IH</sub>. 41. Address "FFFE" is the mailbox location for Port 2. - 42. Port 1 is configured for Write operation, and Port 2 is configured for Read operation. - 43. Port 1 and Port 2 are used for simplicity. All four ports can write to or read from any mailbox. 44. Interrupt flag is set with respect to the rising edge of the write clock, and is reset with respect to the rising edge of the read clock. Table 1. Read/Write and Enable Operation (Any Port) $^{[45,\;46,\;47]}$ | | | Inputs | | | Outputs | | |----|-----|-----------------|-----------------|-----|-------------------------------------|------------------| | OE | CLK | CE <sub>0</sub> | CE <sub>1</sub> | R/W | I/O <sub>0</sub> -I/O <sub>17</sub> | Operation | | Х | 4 | П | X | Х | High-Z | Deselected | | Х | 7 | Х | L | X | High-Z | Deselected | | Х | 4 | L | Н | L | D <sub>IN</sub> | Write | | L | 7 | L | Н | Н | D <sub>OUT</sub> | Read | | Н | Х | L | Н | Х | High-Z | Outputs Disabled | Table 2. Address Counter and Counter-Mask Register Control Operation (Any Port) $^{[45,\ 48,\ 49]}$ | CLK | MRST | CNTRST | MKLD | CNTLD | CNTINC | CNTRD | MKRD | Mode | Operation | |-----|------|--------|------|-------|--------|-------|------|------------------|----------------------------------------------------------------------------------------------------------| | Х | L | Х | Х | Х | Х | Х | Х | Master-<br>Reset | Counter/Address Register Reset and Mask<br>Register Set (resets entire chip as per reset<br>state table) | | | Н | L | Х | Х | Х | Х | Х | Reset | Counter/Address Register Reset | | | Н | Н | L | Х | Х | Х | Х | Load | Load of Address Lines into Mask Register | | | Н | Н | Н | L | Х | X | Х | Load | Load of Address Lines into Counter/Address<br>Register | | | Н | Н | Н | Н | L | Х | Х | Increment | Counter Increment | | | Н | Н | Н | Н | Н | L | Х | Readback | Readback Counter on Address Lines | | | Н | Н | Н | Н | Н | Н | L | Readback | Readback Mask Register on Address Lines | | | Н | Н | Н | Н | Н | Н | Н | Hold | Counter Hold | Notes: 45. "X" = "Don't Care," "H" = $V_{IH}$ , "L" = $V_{IL}$ . 46. $\overline{OE}$ is an asynchronous input signal. 47. When $\overline{CE}$ changes state, deselection and read happen after one cycle of latency. 48. $\overline{CE}_0 = \overline{OE} = V_{IL}$ ; $\overline{CE}_1 = \overline{R/W} = V_{IH}$ . 49. Counter operation and mask register operation are independent of Chip Enables. #### **Master Reset** The QuadPort DSE device undergoes a complete reset by taking its Master Reset (MRST) input LOW. The Master Reset input can switch asynchronously to the clocks. A Master Reset initializes the internal burst counters to zero, and the counter mask registers to all ones (completely unmasked). A Master Reset also forces the Mailbox Interrupt (INT) flags and the Counter Interrupt (CNTINT) flags HIGH, resets the BIST controller, and takes all registered control signals to a deselected read state. [50] A Master Reset must be performed on the QuadPort DSE device after power-up. ### Interrupts The upper four memory locations may be used for message passing and permit communications between ports. *Table 3* shows the interrupt operation for all ports. For the 1-Mb QuadPort DSE device, the highest memory location FFFF is the mailbox for Port 1, FFFE is the mailbox for Port 2, FFFD is the mailbox for Port 3, and FFFC is the mailbox for Port 4. Table 3 shows that in order to set Port 1 $\overline{\text{INT}}_{P1}$ flag, a write by any other port to address FFFF will assert $\overline{\text{INT}}_{P1}$ LOW. A read of FFFF location by Port 1 will reset $\overline{\text{INT}}_{P1}$ HIGH. When one port writes to the other port's mailbox, the Interrupt flag (INT) of the port that the mailbox belongs to is asserted LOW. The Interrupt is reset when the owner (port) of the mailbox reads the contents of the mailbox. The interrupt flag is set in a flow-through mode (i.e., it follows the clock edge of the writing port). Also, the flag is reset in a flow-through mode (i.e., it follows the clock edge of the reading port). Each port can read the other port's mailbox without resetting the interrupt. If an application does not require message passing, INT pins should be treated as no-connect and should be left floating. When two ports or more write to the same mailbox at the same time INT will be asserted but the contents of the mailbox are not guaranteed to be valid. **Table 3. Interrupt Operation Example** | | Port 1 | | Port 2 | | Port 3 | | Port 4 | | |-------------------------------------|------------------------------|-------------------|------------------------------|-------------------|------------------------------|-------------------|------------------------------|-------------------| | Function | <b>A</b> <sub>0P1-15P1</sub> | INT <sub>P1</sub> | <b>A</b> <sub>0P2-15P2</sub> | INT <sub>P2</sub> | <b>A</b> <sub>0P3–15P3</sub> | INT <sub>P3</sub> | <b>A</b> <sub>0P4-15P4</sub> | INT <sub>P4</sub> | | Set Port 1 INT <sub>P1</sub> Flag | X | L | FFFF | Х | FFFF | Χ | FFFF | Х | | Reset Port 1 INT <sub>P1</sub> Flag | FFFF | Н | Х | Х | X | Х | Х | Х | | Set Port 2 INT <sub>P2</sub> Flag | FFFE | Х | Х | L | FFFE | Х | FFFE | Х | | Reset Port 2 INT <sub>P2</sub> Flag | X | Х | FFFE | Н | X | Χ | X | Х | | Set Port 3 INT <sub>P3</sub> Flag | FFFD | Х | FFFD | Х | X | L | FFFD | Х | | Reset Port 3 INT <sub>P3</sub> Flag | Х | Х | Х | Х | FFFD | Н | Х | Х | | Set Port 4 INT <sub>P4</sub> Flag | FFFC | Х | FFFC | Х | FFFC | Х | Х | L | | Reset Port 4 INT <sub>P4</sub> Flag | Х | Х | Х | Х | Х | Х | FFFC | Н | Note: <sup>50. &</sup>lt;u>During Master Reset</u> the control signals will be set to a deselected read state: $\overline{CE}_{01} = \overline{LBI} = \overline{UBI} = \overline{RWI} = \overline{MKLDI} = \overline{MKRDI} = \overline{CNTRDI} = \overline{CNTRDI} = \overline{CNTLDI} = \overline{CNTINCI} = V_{IL}$ . The "I" suffix on all these signals denotes that these are the internal registered equivalent of the associated pin signals. ### **Address Counter Control Operations** Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for the fast interleaved memory applications. A port's burst counter is loaded with the port's Counter Load pin (CNTLD). When the port's Counter Increment (CNTINC) is asserted, the address counter will increment on each LOW to HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTINC is deasserted. Depending on the mask register state, the counter can address the entire memory array and will loop back to start. Counter Reset (CNTRST) is used to reset the Burst Counter (the Mask Register value is unaffected). When using the counter in readback mode, the internal address value of the counter will be read back on the address lines when Counter Readback Signal (CNTRD) is asserted. Figure 1 provides a block diagram of the readback operation. Table 2 lists control signals required for counter operations. The signals are listed based on their priority. For example, Master Reset takes precedence over Counter Reset, and Counter Load has lower priority than Mask Register Load (described below). All counter operations are independent of Chip Enables ( $\overline{CE}_0$ and $CE_1$ ). When the address readback operation is performed the data I/Os are three-stated (if CEs are active) and one-clock cycle (no-operation cycle) latency is experienced. The address will be read at time t<sub>CA2</sub> from the rising edge of the clock following the no-operation cycle. The read back address can be either of the burst counter or the mask register based on the levels of Counter Read signal (CNTRD) and Mask Register Read signal (MKRD). Both signals are synchronized to the port's clock as shown in Table 2. Counter read has a higher priority than mask read. Figure 1. Counter and Mask Register Read Back on Address Lines ### Counter-Mask Register Figure 2. Programmable Counter-Mask Register Operation<sup>[51]</sup> The burst counter has a mask register that controls when and where the counter wraps. An interrupt flag (CNTINT) is asserted for one clock cycle when the unmasked portion of the counter address wraps around from all ones (CNTINC must be asserted) to all zeros. The example in Figure 2 shows the counter mask register loaded with a mask value of 003F unmasking the first 6 bits with bit "0" as the LSB and bit "15" as the MSB. The maximum value the mask register can be loaded with is FFFF. Setting the mask register to this value allows the counter to access the entire memory space. The address counter is then loaded with an initial value of XXX8. The "blocked" addresses (in this case, the 6th address through the 15th address) are loaded with an address but do not increment once loaded. The counter address will start at address XXX8. With CNTINC asserted LOW, the counter will increment its internal address value till it reaches the mask register value of 3F and wraps around the memory block to location XXX0. Therefore, the counter uses the mask-register to define wrap-around point. The mask register of every port is loaded when MKLD (mask register load) for that port is LOW. When MKRD is LOW, the value of the mask register can be read out on address lines in a manner similar to counter read back operation (see Table 2 for required conditions). When the burst counter is loaded with an address higher than the mask register value, the higher addresses will form the masked portion of the counter address and are called blocked addresses. The blocked addresses will not be changed or affected by the counter increment operation. The only exception is mask register bit 0. It can be masked to allow the address counter to increment by two. If the mask register bit 0 is loaded with a logic value of "0," then address counter bit 0 is masked and can not be changed during counter increment operation. If the loaded value for address counter bit 0 is "0," the counter will increment by two and the address values are even. If the loaded value for address counter bit 0 is "1," the counter will increment by two and the address values are odd. This operations allows the user to achieve a 36-bit interface using any two ports, where the counter of one port counts even addresses and the counter of the other port counts odd addresses. This even-odd address scheme stores one half of the 36-bit word in even memory locations, and the other half in odd memory locations. CNTINT will be asserted when the unmasked portion of the counter wraps to all zeros. Loading mask register bit 0 with "1" allows the counter to increment the address value sequentially. Table 2 groups the operations of the mask register with the operations of the address counter. Address counter and mask register signals are all synchronized to the port's clock CLK. Master reset (MRST) is the only asynchronous signal listed on Table 2. Signals are listed based on their priority going from left column to right column with MRST being the highest. A LOW on MRST will reset both counter register to all zeros and mask register to all ones. On the other hand, a LOW on CNTRST will only clear the address counter register to zeros and the mask register will remain intact. There are four operations for the counter and mask register: - Load operation: When CNTLD or MKLD is LOW, the address counter or the mask register is loaded with the address value presented at the address lines. This value ranges from 0 to FFFF (64K). The mask register load operation has a higher priority over the address counter load operation. - Increment: Once the address counter is loaded with an external address, the counter can internally increment the address value by asserting CNTINC LOW. The counter can #### Note: 51. The "X" in this diagram represents the counter upper-bits. - address the entire memory array (depend on the value of the mask register) and loop back to location 0. The increment operation is second in priority to load operation. - 3. Readback: the internal value of either the burst counter or the mask register can be read out on the address lines when CNTRD or MKRD is LOW. Counter readback has higher priority over mask register readback. A no-operation delay cycle is experienced when readback operation is performed. The address will be valid after t<sub>CA2</sub> (for counter readback) or t<sub>CM2</sub> (for mask readback) from the following port's clock rising edge. Address readback operation is independent of the port's chip enables (CE<sub>0</sub> and CE<sub>1</sub>). If address readback occurs while the port is enabled (chip enables active), the data lines (I/Os) will be three-stated. - 4. Hold operation: In order to hold the value of the address counter at certain address, all signals in *Table 2* have to be HIGH. This operation has the least priority. This operation is useful in many applications where wait states are needed or when address is available few cycles ahead of data. The counter and mask register operations are totally independent of port chip enables. # IEEE 1149.1 Serial Boundary Scan (JTAG) and Memory Built-In-Self-Test (MBIST) The CY7C0430BV and CY7C0430CV incorporate a serial boundary scan test access port (TAP). This port is fully compatible with IEEE Standard 1149.1-2001<sup>[52]</sup>. The TAP operates using JEDEC standard 3.3V I/O logic levels. It is composed of three input connections and one output connection required by the test logic defined by the standard. Memory BIST circuitry will also be controlled through the TAP interface. All MBIST instructions are compliant to the JTAG standard. An external clock (CLKBIST) is provided to allow the user to run BIST at speeds up to 50 MHz. CLKBIST is multiplexed internally with the ports clocks during BIST operation. #### **Disabling the JTAG Feature** It is possible to operate the QuadPort DSE device without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW ( $V_{SS}$ ) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $V_{DD}$ through a pull-up resistor. TDO should be left unconnected. CLKBIST must be tied LOW to disable the MBIST. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. ### Test Access Port (TAP)-Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### **Test Mode Select** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. #### Note 52. Master Reset will reset the JTAG controller. #### Test Data-In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) on any register. #### Test Data Out (TDO) The TDO output pin is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine (see TAP Controller State Diagram (FSM)). The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. #### Performing a TAP Reset A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the QuadPort DSE device and may be performed while the device is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. #### **TAP Registers** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the QuadPort DSE device test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Four-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in the following JTAG/BIST Controller diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the CaptureIR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. ### **Bypass Register** To save time when serially shifting data through registers, it is sometimes advantageous to skip certain devices. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the QuadPort DSE device with minimal delay. The bypass register is set LOW ( $V_{SS}$ ) when the BYPASS instruction is executed. #### **Boundary Scan Register** The boundary scan register is connected to all the input and output pins on the QuadPort DSE device. The boundary scan register is loaded with the contents of the QuadPort DSE device Input and Output ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, and SAMPLE/PRELOAD instructions can be used to capture the contents of the Input and Output ring. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the QuadPort DSE device and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** Sixteen different instructions are possible with the 4-bit instruction register. All combinations are listed in *Table 6*, Instruction Codes. Seven of these instructions (codes) are listed as RESERVED and should not be used. The other nine instructions are described in detail below. The TAP controller used in this QuadPort DSE device is fully compatible<sup>[52]</sup> with the 1149.1 convention. The TAP controller can be used to load address, data or control signals into the QuadPort DSE device and can preload the Input or output buffers. The QuadPort DSE device implements all of the 1149.1 instructions except INTEST. *Table 6* lists all instructions. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO pins. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST allows circuitry external to the QuadPort DSE device package to be tested. Boundary-scan register cells at output pins are used to apply test stimuli, while those at input pins capture test results. #### IDCODE The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the identification register. It also places the identification register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. ### High-Z The High-Z instruction causes the bypass register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all QuadPort DSE device outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions loaded into the instruction register and the TAP controller in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the QuadPort DSE device clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the QuadPort DSE device signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. If the TAP controller goes into the Update-DR state, the sampled data will be updated. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### CLAMP The optional CLAMP instruction allows the state of the signals driven from QuadPort DSE device pins to be determined from the boundary-scan register while the BYPASS register is selected as the serial path between TDI and TDO. CLAMP controls boundary cells to 1 or 0. #### CYBIST CYBIST instruction provides the user with a means of running a user-accessible self-test function within the QuadPort DSE device as a result of a single instruction. This permits all components on a board that offer the CYBIST instruction to execute their self-tests concurrently, providing a quick check for the board. The QuadPort DSE device MBIST provides two modes of operation once the TAP controller is loaded with the CYBIST instruction: #### Non-Debug Mode (Go-NoGo) The non-debug mode is a go-nogo test used simply to run BIST and obtain pass-fail information after the test is run. In addition to that, the total number of failures encountered can be obtained. This information is used to aid the debug mode (explained next) of operation. The pass-fail information and failure count is scanned out using the JTAG interface. An MBIST Result Register (MRR) will be used to store the pass-fail results. The MRR is a 25-bit register that will be connected between TDI and TDO during the internal scan (INT\_SCAN) operation. The MRR will contain the total number of fail read cycles of the entire MBIST sequence. MRR[0] (bit 0) is the Pass/Fail bit. A "1" indicates some type of failure occurred, and a "0" indicates entire memory pass. In order to run BIST in non-debug mode, the two-bit MBIST Control Register (MCR) is loaded with the default value "00", and the TAP controller's finite state machine (FSM), which is synchronous to TCK, transitions to Run Test/Idle state. The entire MBIST test will be performed with a deterministic number of TCK cycles depending on the TCK and CLKBIST frequency. $$t_{CYC} = \frac{t_{CYC}[CLKBIST]}{t_{CYC}[TCK]} \times m + SPC$$ $t_{CYC}$ is total number of TCK cycles required to run MBIST. SPC is the Synchronization Padding Cycles (4–6 cycles). *m* is a constant represents the number of read and write operations required to run MBIST algorithms (31195136). Once the entire MBIST sequence is completed, supplying extra TCK or CLKBIST cycles will have no effect on the MBIST controller state or the pass-fail status. ### **Debug Mode** With the CYBIST instruction loaded and the MCR loaded with the value of "01," and the FSM transitions to RUN\_TEST/IDLE state, the MBIST goes into CYBIST-debug mode. The debug mode will be used to provide complete failure analysis information at the board level. It is recommended that the user runs the non-debug mode first and then the debug mode in order to save test time and to set an upper bound on the number of scan outs that will be needed. The failure data will be scanned out automatically once a failure occurs using the JTAG TAP interface. The failure data will be represented by a 100-bit packet given below. The 100-bit Memory Debug Register (MDR) will be connected between TDI and TDO, and will be shifted out on TDO, which is synchronized to TCK. Figure 3 is a representation of the 100-bit MDR packet. The packet follows a two-bit header that has a logic "1" value, and represents two TCK cycles. MDR[97:26] represent the BIST comparator values of all four ports (each port has 18 data lines). A value of "1" indicates a bit failure. The scanned out data is from LSB to MSB. MDR[25:10] represent the failing address (MSB to LSB). The state of the BIST controller is scanned out using MDR[9:4]. Bit 2 is the Test Done bit. A "0" in bit 2 means test not complete. The user has to monitor this bit at every packet to determine if more failure packets need to be scanned out at the end of the BIST operations. If the value is "0" then BIST must be repeated to capture the next failing packet. If it is "1," it means that the last failing packets have been scanned out. A trailer similar to the header represents the end of a packet. #### MCR\_SCAN This instruction will connect the Memory BIST Control Register (MCR) between TDI and TDO. The default value (upon master reset) is "00." Shift\_DR state will allow modifying the MCR to extend the MBIST functionality. #### **MBIST Control States** Thirty-five states are listed in *Table 7*. Four data algorithms are used in debug mode: moving inversion (MIA), march\_2 (M2A), checkerboard (CBA), and unique address algorithm (UAA). Only Port 1 can write MIA, M2A, and CBA data to the memory. All four ports can read any algorithm data from the QuadPort DSE device memory. Ports 2, 3, and 4 will only write UAA data. #### **Boundary Scan Cells (BSC)** Table 9 lists all QuadPort DSE family I/Os with their associated BSC. Note that the cells have even numbers. Every I/O has two boundary scan cells. Bidirectional signals (address lines, datalines) require two cells so that one (the odd cell) is used to control a three-state buffer. Input only and output only signals have an extra dummy cell (odd cells) that are used to ease device layout. Figure 3. MBIST Debug Register Packet ### TAP Controller State Diagram (FSM)<sup>[53]</sup> Note: 53. The "0"/"1" next to each state represents the value at TMS at the rising edge of TCK. ### JTAG/BIST TAP Controller Block Diagram **Table 4. Identification Register Definitions** | Instruction Field | Value | Description | |---------------------------|-------|------------------------------------------------------------| | Revision Number (31:28) | 1h | Reserved for version number | | Cypress Device ID (27:12) | C000h | Defines Cypress part number | | Cypress JEDEC ID (11:1) | 34h | Allows unique identification of QuadPort DSE device vendor | | ID Register Presence (0) | 1 | Indicate the presence of an ID register | ### **Table 5. Scan Registers Sizes** | Register Name | Bit Size | |----------------------|----------| | Instruction (IR) | 4 | | Bypass (BYR) | 1 | | Identification (IDR) | 32 | | MBIST Control (MCR) | 2 | | MBIST Result (MRR) | 25 | | MBIST Debug (MDR) | 100 | | Boundary Scan (BSR) | 392 | ### **Table 6. Instruction Identification Codes** | Instruction | Code | Description | |----------------|-----------------|-----------------------------------------------------------------------------------------------------------| | EXTEST | 0000 | Captures the Input/Output ring contents. Places the boundary scan register (BSR) between the TDI and TDO. | | BYPASS | 1111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 0111 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 0110 | Places the BYR between TDI and TDO. Forces all QuadPort DSE device output drivers to a High-Z state. | | CLAMP | 0101 | Controls boundary to 1/0. Uses BYR. | | SAMPLE/PRELOAD | 0001 | Captures the Input/Output ring contents. Places the boundary scan register (BSR) between TDI and TDO. | | CYBIST | 1000 | Invokes MBIST. Places the MBIST Debug register (MDR) between TDI and TDO. | | INT_SCAN | 0010 | Scans out pass-fail information. Places MBIST Result Register (MRR) between TDI and TDO. | | MCR_SCAN | 0011 | Presets CYBIST mode. Places MBIST Control Register (MCR) between TDI and TDO. | | RESERVED | All other codes | Seven combinations are reserved. Do not use other than the above. | **Table 7. MBIST Control States** | States Code | State Name | Description | |-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000001 | movi_zeros | Port 1 write all zeros to the QuadPort DSE device memory using Moving Inversion Algorithm (MIA). | | 000011 | movi_1_upcnt | Up count from 0 to 64K (depth of QuadPort DSE device). All ports read 0s, then Port 1 writes 1s to all memory locations using MIA, then all ports read 1s. MIA read0_write1_read1 (MIA_r0w1r1). | | 000010 | movi_0_upcnt | Up count from 0 to 64K. All ports read 1s, then Port 1 writes 0s, then all ports read 0s (MIA_r1w0r0). | | 000110 | movi_1_downcnt | Down count from 64K to 0. MIA_r0w1r1. | | 000111 | movi_0_downcnt | Down count MIA_r1w0r0. | | 000101 | movi_read | Read all 0s. | | 000100 | mar2_zeros | Port 1 write all zeros to memory using March2 Algorithm (M2A). | | 001100 | mar2_1_upcnt | Up count M2A_r0w1r1. | | 001101 | mar2_0_upcnt | Up count M2A_r1w0r0. | | 001111 | mar2_1_downcnt | Down count M2A_r0w1r1. | | 001110 | mar2_0_downcnt | Down count M2A_r1w0r0. | | 001010 | mar2_read | Read all 0s. | | 001011 | chkr_w | Port 1 writes topological checkerboard data to memory. | Table 7. MBIST Control States (continued) | States Code | State Name | Description | |-------------|----------------|------------------------------------------------------------------------| | 001001 | chkr_r | All ports read topological checkerboard data. | | 001000 | n_chkr_w | Port 1 write inverse topological checkerboard data. | | 011000 | n_chkr_r | All ports read inverse topological checkerboard data. | | 011001 | uaddr_zeros2 | Port 2 write all zeros to memory using Unique Address Algorithm (UAA). | | 011011 | uaddr_write2 | Port 2 writes every address value into its memory location (UAA). | | 011010 | uaddr_read2 | All ports read UAA data. | | 011110 | uaddr_ones2 | Port 2 writes all ones to memory. | | 011111 | n_uaddr_write2 | Port 2 writes inverse address value into memory. | | 011101 | n_uaddr_read2 | All ports read inverse UAA data. | | 011001 | uaddr_zeros3 | Port 3 write all zeros to memory using Unique Address Algorithm (UAA). | | 011011 | uaddr_write3 | Port 3 writes every address value into its memory location (UAA). | | 011010 | uaddr_read3 | All ports read UAA data. | | 011110 | uaddr_ones3 | Port 3 writes all ones to memory. | | 011111 | n_uaddr_write3 | Port 3 writes inverse address value into memory. | | 011101 | n_uaddr_read3 | All ports read inverse UAA data. | | 011001 | uaddr_zeros4 | Port 4 write all zeros to memory using Unique Address Algorithm (UAA). | | 011011 | uaddr_write4 | Port 4 writes every address value into its memory location (UAA). | | 011010 | uaddr_read4 | All ports read UAA data. | | 011110 | uaddr_ones4 | Port 4 writes all ones to memory. | | 011111 | n_uaddr_write4 | Port 4 writes inverse address value into memory. | | 011101 | n_uaddr_read4 | All ports read inverse UAA data. | | 110010 | complete | Test complete. | Table 8. MBIST Control Register (MCR) | MCR[1:0] | Mode | |----------|-----------| | 00 | Non-Debug | | 01 | Debug | | 10 | Reserved | | 11 | Reserved | Table 9. Boundary Scan Order | Cell # | Signal Name | Bump (Ball) ID | |--------|-------------|----------------| | 2 | A0_P4 | K20 | | 4 | A1_P4 | J19 | | 6 | A2_P4 | J18 | | 8 | A3_P4 | H20 | | 10 | A4_P4 | H19 | | 12 | A5_P4 | G19 | | 14 | A6_P4 | G18 | | 16 | A7_P4 | F20 | | 18 | A8_P4 | F19 | | 20 | A9_P4 | F18 | | 22 | A10_P4 | E20 | | 24 | A11_P4 | E19 | | 26 | A12_P4 | D19 | | 28 | A13_P4 | D18 | | 30 | A14_P4 | C20 | | 32 | A15_P4 | C19 | | 34 | CNTINT_P4 | F17 | | 36 | CNTRST_P4 | K18 | | 38 | MKLD_P4 | H18 | | 40 | CNTLD_P4 | H17 | | 42 | CNTINC_P4 | G17 | | 44 | CNTRD_P4 | E17 | | 46 | MKRD_P4 | E18 | | 48 | LB_P4 | A20 | | 50 | UB_P4 | B19 | | 52 | OE_P4 | D17 | | 54 | R/W_P4 | C16 | | 56 | CE1_P4 | C18 | | 58 | CE0_P4 | C17 | | 60 | INT_P4 | K19 | | 62 | CLK_P4 | K17 | | 64 | A0_P3 | L20 | | 66 | A1_P3 | M19 | | 68 | A2_P3 | M18 | | 70 | A3_P3 | N20 | | 72 | A4_P3 | N19 | | 74 | A5_P3 | P19 | | 76 | A6_P3 | P18 | | 78 | A7_P3 | R20 | | 80 | A8_P3 | R19 | | 82 | A9_P3 | R18 | Table 9. Boundary Scan Order (continued) | Cell # | Signal Name | Bump (Ball) ID | |--------|-------------|----------------| | 84 | A10_P3 | T20 | | 86 | A11_P3 | T19 | | 88 | A12_P3 | U19 | | 90 | A13_P3 | U18 | | 92 | A14_P3 | V20 | | 94 | A15_P3 | V19 | | 96 | CNTINT_P3 | R17 | | 98 | CNTRST_P3 | L18 | | 100 | MKLD_P3 | N18 | | 102 | CNTLD_P3 | N17 | | 104 | CNTINC_P3 | P17 | | 106 | CNTRD_P3 | T17 | | 108 | MKRD_P3 | T18 | | 110 | LB_P3 | Y20 | | 112 | UB_P3 | W19 | | 114 | OE_P3 | U17 | | 116 | R/W_P3 | V16 | | 118 | CE1_P3 | V18 | | 120 | CE0_P3 | V17 | | 122 | INT_P3 | L19 | | 124 | CLK_P3 | M17 | | 126 | IO0_P4 | Y15 | | 128 | IO1_P4 | W15 | | 130 | IO2_P4 | Y16 | | 132 | IO3_P4 | W16 | | 134 | IO4_P4 | Y17 | | 136 | IO5_P4 | W17 | | 138 | IO6_P4 | Y18 | | 140 | IO7_P4 | W18 | | 142 | IO8_P4 | Y19 | | 144 | IO0_P3 | V12 | | 146 | IO1_P3 | Y11 | | 148 | IO2_P3 | W12 | | 150 | IO3_P3 | Y12 | | 152 | IO4_P3 | W13 | | 154 | IO5_P3 | Y13 | | 156 | IO6_P3 | V15 | | 158 | IO7_P3 | Y14 | | 160 | IO8_P3 | W14 | | 162 | IO0_P1 | Y6 | | 164 | IO1_P1 | W6 | Table 9. Boundary Scan Order (continued) **Signal Name** Bump (Ball) ID Cell # 166 IO2 P1 Y5 168 IO3 P1 W5 170 Y4 IO4\_P1 172 IO5\_P1 W4 174 Y3 IO6\_P1 176 IO7\_P1 W3 178 IO8\_P1 Y2 180 100 P2 V9 182 IO1\_P2 Y10 184 IO2\_P2 W9 186 Y9 IO3\_P2 188 IO4 P2 W8 190 IO5\_P2 Y8 192 106 P2 V6 194 107\_P2 **Y7** 196 IO8\_P2 W7 198 A0\_P2 L1 200 A1 P2 M2 202 A2 P2 М3 204 A3\_P2 N1 206 A4\_P2 N2 208 A5\_P2 P2 210 A6\_P2 P3 212 A7\_P2 R1 214 A8\_P2 R2 216 A9\_P2 R3 218 A10\_P2 T1 220 A11\_P2 T2 222 A12\_P2 U2 224 U3 A13\_P2 226 A14\_P2 V1 228 A15\_P2 V2 230 CNTINT P2 R4 232 CNTRST P2 L3 234 MKLD\_P2 N3 N4 236 CNTLD\_P2 238 CNTINC P2 P4 240 CNTRD\_P2 T4 242 MKRD\_P2 Т3 244 LB P2 Y1 246 UB\_P2 W2 Table 9. Boundary Scan Order (continued) | Cell # | Signal Name | Bump (Ball) ID | |--------|-------------|----------------| | 248 | OE_P2 | U4 | | 250 | R/W_P2 | V5 | | 252 | CE1_P2 | V3 | | 254 | CE0_P2 | V4 | | 256 | INT_P2 | L2 | | 258 | CLK_P2 | M4 | | 260 | A0_P1 | K1 | | 262 | A1_P1 | J2 | | 264 | A2_P1 | J3 | | 266 | A3_P1 | H1 | | 268 | A4_P1 | H2 | | 270 | A5_P1 | G2 | | 272 | A6_P1 | G3 | | 274 | A7_P1 | F1 | | 276 | A8_P1 | F2 | | 278 | A9_P1 | F3 | | 280 | A10_P1 | E1 | | 282 | A11_P1 | E2 | | 284 | A12_P1 | D2 | | 286 | A13_P1 | D3 | | 288 | A14_P1 | C1 | | 290 | A15_P1 | C2 | | 292 | CNTINT_P1 | F4 | | 294 | CNTRST_P1 | K3 | | 296 | MKLD_P1 | H3 | | 298 | CNTLD_P1 | H4 | | 300 | CNTINC_P1 | G4 | | 302 | CNTRD_P1 | E4 | | 304 | MKRD_P1 | E3 | | 306 | LB_P1 | A1 | | 308 | UB_P1 | B2 | | 310 | OE_P1 | D4 | | 312 | R/W_P1 | C5 | | 314 | CE1_P1 | C3 | | 316 | CE0_P1 | C4 | | 318 | INT_P1 | K2 | | 320 | CLK_P1 | K4 | | 322 | IO9_P2 | A6 | | 324 | IO10_P2 | B6 | | 326 | IO11_P2 | A5 | | 328 | IO12_P2 | B5 | Table 9. Boundary Scan Order (continued) | Cell # | Signal Name | Bump (Ball) ID | |--------|-------------|----------------| | 330 | IO13_P2 | A4 | | 332 | IO14_P2 | B4 | | 334 | IO15_P2 | A3 | | 336 | IO16_P2 | B3 | | 338 | IO17_P2 | A2 | | 340 | IO9_P1 | C9 | | 342 | IO10_P1 | A10 | | 344 | IO11_P1 | B9 | | 346 | IO12_P1 | A9 | | 348 | IO13_P1 | B8 | | 350 | IO14_P1 | A8 | | 352 | IO15_P1 | C6 | | 354 | IO16_P1 | A7 | | 356 | IO17_P1 | B7 | | 358 | IO9_P3 | A15 | | 360 | IO10_P3 | B15 | | 362 | IO11_P3 | A16 | | 364 | IO12_P3 | B16 | | 366 | IO13_P3 | A17 | | 368 | IO14_P3 | B17 | | 370 | IO15_P3 | A18 | | 372 | IO16_P3 | B18 | | 374 | IO17_P3 | A19 | | 376 | IO9_P4 | C12 | | 378 | IO10_P4 | A11 | | 380 | IO11_P4 | B12 | | 382 | IO12_P4 | A12 | | 384 | IO13_P4 | B13 | | 386 | IO14_P4 | A13 | | 388 | IO15_P4 | C15 | | 390 | IO16_P4 | A14 | | 392 | IO17_P4 | B14 | ## **Ordering Information** ### 10 Gb/s 3.3V QuadPort DSE Family 1 Mb (64K × 18) | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-------------------|-----------------|---------------------------|--------------------| | 133 | CY7C0430BV-133BGI | BG272 | 272-ball Grid Array (BGA) | Industrial | | | CY7C0430CV-133BGI | BG272 | 272-ball Grid Array (BGA) | Industrial | | 100 | CY7C0430BV-100BGC | BG272 | 272-ball Grid Array (BGA) | Commercial | | | CY7C0430BV-100BGI | BG272 | 272-ball Grid Array (BGA) | Industrial | ### **Package Diagram** ### 272-Lead PBGA (27 x 27 x 2.33 mm) BG272 QuadPort is a trademark of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. ## **Document History Page** | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | |------|---------|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 109906 | 09/10/01 | SZV | Change from Spec number: 38-01052 to 38-06027 | | | *A | 115042 | 05/23/02 | FSG | Remove Preliminary, TM from DSE<br>Change RUNBIST to CYBIST<br>Updated ISB values<br>Added notes 7 and 9<br>Increased commercial prime bin to 135 MHz | | | *B | 464083 | SEE ECN | YDT | Part numbers updated to reflect the recent die revisions Removed 1/2M and 1/4M parts Changed title of data sheet | |