### 5-V Low-Drop Voltage Regulator **TLE 4263** #### **Features** - Output voltage tolerance ≤ ± 2 % - 200 mA output current capability - Low-drop voltage - Very low standby current consumption - Overtemperature protection - Reverse polarity protection - Short-circuit proof - Adjustable reset threshold - Watchdog - Wide temperature range - Suitable for use in automotive electronics | Туре | Ordering Code | Package | |-------------|---------------------|------------| | TLE 4263 GM | Q67006-A9357-A201K5 | P-DSO-14-8 | SMD type ### **Functional Description** TLE 4263 is a 5-V low-drop voltage regulator in a P-DSO-14-8 SMD package. The maximum input voltage is 45 V. The maximum output current is more than 200 mA. The IC is short-circuit proof and incorporates temperature protection which turns off the IC at overtemperature. The IC regulates an input voltage $V_{\rm l}$ in the range of 6 V < $V_{\rm l}$ < 45 V to $V_{\rm Q,nom}$ = 5.0 V. A reset signal is generated for an output voltage of $V_{\rm Q,rt}$ < 4.5 V. This voltage threshold can be decreased to 3.5 V by external connection of a voltage divider. The reset delay can be set externally by a capacitor. The integrated watchdog logic supervises the connected microcontroller. The IC can be switched off via the inhibit input, which causes the current consumption to drop from 900 $\mu$ A to typical 0 $\mu$ A. ### **Choosing External Components** The input capacitor $C_{\mbox{\tiny I}}$ is necessary for compensation of line influences. Using a resistor of approx. 1 $\Omega$ in series with $C_{\mbox{\tiny I}}$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor is necessary for the stability of the regulating circuit. Stability is guaranteed at values $\geq$ 22 $\mu$ F and an ESR of $\leq$ 3 $\Omega$ within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted. Figure 1 Pin Configuration (top view) ### **Pin Definitions and Functions** | Pin<br>(P-DSO-14-4) | Symbol | Function | |---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | RO | Reset output; open-collector output connected to the output via a resistor of 30 k $\Omega$ . | | 2 | N.C. | Not connected | | 3 - 5,<br>10 - 12 | GND | Ground | | 6 | D | Reset delay; connected to ground with a capacitor. | | 7 | RADJ | Reset threshold; to adjust the switching threshold connect a voltage divider (output to GND) to the pin. If this input is connected to GND, reset is triggered at an output voltage of 4.5 V. | | 8 | W | Watchdog; rising edge triggered input for monitoring a microcontroller. | | 9 | Q | <b>5-V output voltage;</b> block to ground with a capacitor, C $\geq$ 22 $\mu\text{F},$ ESR $\leq$ 3 $\Omega$ at | | 13 | I | Input voltage; block to ground directly at the IC with a ceramic capacitor. | | 14 | INH | Inhibit; TTL-compatible, low-active input. | ### **Circuit Description** The control amplifier compares a reference voltage, which is kept highly accurate by resistance adjustment, to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element. If the externally scaled down output voltage at the reset threshold input drops below 1.35 V, the external reset delay capacitor is discharged by the reset generator. When the voltage of the capacitor reaches the lower threshold $V_{\rm DRL}$ , a reset signal occurs at the reset output and is held until the upper threshold $V_{\rm DU}$ is exceeded. If the reset threshold input is connected to GND, reset is triggered at an output voltage of typ. 4.65 V. A connected microcontroller will be monitored through the watchdog logic. In case of missing pulses at pin W, the reset output is set to low. The pulse sequence time can be set in a wide range with the reset delay capacitor. The IC can be switched at the TTL-compatible, low-active inhibit input. The IC also incorporates a number of internal circuits for protection against: - Overload - Overtemperature - Reverse polarity Figure 2 Block Diagram ### **Absolute Maximum Ratings** | Parameter | Symbol | Lim | it Values | Unit | Remarks | | |-----------------------------|----------------------------------------------------------------------------------|------------|-----------|--------|-------------------------|--| | | | min. | max. | | | | | Input I | | • | | • | | | | Input voltage Input current | $egin{array}{c} V_{\scriptscriptstyle 1} \ I_{\scriptscriptstyle 1} \end{array}$ | - 42<br>- | 45<br>- | V<br>- | -<br>internally limited | | | Reset Output RO | | | | | | | | Voltage<br>Current | $V_{R} \ I_{R}$ | - 0.3<br>- | 42 | V<br>- | -<br>internally limited | | | Reset Threshold RADJ | | | | | | | | Voltage | $V_{ extsf{RADJ}}$ | - 0.3 | 6 | V | _ | | | Reset Delay D | | | | | | | | Voltage<br>Current | $egin{array}{c} V_{ extsf{ iny D}} \ I_{ extsf{ iny D}} \end{array}$ | - 0.3<br>- | 42 | V<br>- | -<br>internally limited | | | Output Q | | | | | | | | Voltage<br>Current | $V_{\scriptscriptstyle m Q} \ I_{\scriptscriptstyle m Q}$ | - 0.3<br>- | 7 | V<br>- | -<br>internally limited | | | Inhibit INH | | | | | | | | Voltage | $V_{INH}$ | - 42 | 45 | V | _ | | | Watchdog W | | | | | | | | Voltage | $V_{\sf W}$ | - 0.3 | 6 | V | _ | | | Ground GND | | | | | | | | Current | $I_{GND}$ | - 0.5 | _ | А | _ | | ### Absolute Maximum Ratings (cont'd) | Parameter | Symbol | Lim | it Values | Unit | Remarks | |--------------------------------------------------|-------------------------------------|-----------|------------|------------|---------| | | | min. | min. max. | | | | Temperature | | | · | · | | | Junction temperature<br>Storage temperature | $T_{ m stg}$ | -<br>- 50 | 150<br>150 | °C | _<br>_ | | Operating Range | | | | | | | Input voltage | $V_{I}$ | _ | 45 | V | _ | | Junction temperature | $T_{ m j}$ | - 40 | 150 | °C | _ | | Thermal resistance junction-ambient junction-pin | $R_{ ext{thj-a}} \ R_{ ext{thj-p}}$ | | 112<br>32 | K/W<br>K/W | 1) 2) | Package mounted on PCB 80 $\times$ 80 $\times$ 1.5mm $^3;$ 35 $\mu$ Cu; 5 $\mu$ Sn; Footprint only; zero airflow. Measured to pin 4. #### **Characteristics** $V_{\rm I}$ = 13.5 V; -40 °C < $T_{\rm j}$ < 125 °C; $V_{\rm INH}$ > 3.5 V; (unless specified otherwise) | Parameter | arameter Symbol Limit Values | | Unit | Test Condition | | | |----------------------------------------------|------------------------------|------|------|----------------|----|--------------------------------------------------------------------------------------------| | | | min. | typ. | max. | | | | Normal Operation | | | | | | | | Output voltage | $V_{Q}$ | 4.90 | 5.00 | 5.10 | V | $5 \text{ mA} \leq I_{Q} \leq 150 \text{ mA}; $ $6 \text{ V} \leq V_{I} \leq 28 \text{ V}$ | | Output voltage | $V_{Q}$ | 4.90 | 5.00 | 5.10 | V | 6 V $\leq V_{\rm I} \leq$ 32 V;<br>$I_{\rm Q}$ = 100 mA;<br>$T_{\rm j}$ = 100 °C | | Output current | $I_{Q}$ | 200 | 250 | _ | mA | 1) | | Current consumption; $I_{q} = I_{l} - I_{Q}$ | $I_{q}$ | _ | 0 | 50 | μА | $V_{INH} = 0$ | | y i w | $I_{q}$ | _ | 900 | 1300 | μΑ | $I_{Q} = 0 \text{ mA}$ | | | $I_{q}$ | _ | 10 | 18 | mΑ | $I_{\rm Q}$ = 150 mA | | | $I_{q}$ | _ | 15 | 23 | mA | $I_{\rm Q}$ = 150 mA; $V_{\rm I}$ = 4.5 V | | Drop voltage | $V_{dr}$ | _ | 0.35 | 0.50 | V | $I_{\rm Q}$ = 150 mA <sup>1)</sup> | | Load regulation | $\Delta V_{ extsf{Q,lo}}$ | _ | _ | 25 | mV | $I_{\rm Q}$ = 5 mA to 150 mA | | Line regulation | $\Delta V_{ extsf{Q.li}}$ | _ | 3 | 25 | mV | $V_{\rm I}$ = 6 V to 28 V;<br>$I_{\rm Q}$ = 150 mA | | Power Supply Ripple<br>Rejection | PSRR | - | 54 | _ | dB | $f_{\rm r}$ = 100 Hz; $V_{\rm r}$ = 0.5 $V_{\rm PP}$ | | Reset Generator | | • | | | | | | Switching threshold | $V_{Q,rt}$ | 4.5 | 4.65 | 4.8 | V | $V_{RADJ} = 0 \; V$ | |------------------------|-----------------------------------|------|------|------|---|------------------------| | Reset adjust threshold | $V_{\scriptscriptstyle{RADJ,th}}$ | 1.26 | 1.35 | 1.44 | V | V <sub>Q</sub> > 3.5 V | | Reset low voltage | $V_{RO,I}$ | _ | 0.10 | 0.40 | V | $I_{RO}$ = 1 mA | Note: The reset output is low within the range $V_{\rm Q}$ = 1 V to $V_{\rm Q,rt}$ Data Sheet Rev. 2.4 7 2001-01-17 $<sup>^{\</sup>rm 1)}$ Drop voltage = $V_{\rm i}$ – $V_{\rm Q}$ (measured when the output voltage has dropped 100 mV from the nominal value obtained at 6 V input) ### Characteristics (cont'd) $V_{\rm I}$ = 13.5 V; - 40 °C < $T_{\rm j}$ < 125 °C; $V_{\rm INH}$ > 3.5 V; (unless specified otherwise) | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |------------------------------|-------------------------------------|--------------|------|------|------|----------------------------| | | | min. | typ. | max. | | | | Saturation voltage | $V_{\scriptscriptstyle D,sat}$ | _ | 50 | 100 | mV | $V_{\rm Q} < V_{\rm R,th}$ | | Upper timing threshold | $V_{\scriptscriptstyle extsf{DU}}$ | 1.45 | 1.70 | 2.05 | V | _ | | Lower reset timing threshold | $V_{ extsf{DRL}}$ | 0.20 | 0.35 | 0.55 | V | _ | | Charge current | $I_{D,ch}$ | 40 | 60 | 85 | μΑ | _ | | Reset delay time | $t_{\sf rd}$ | 1.3 | 2.8 | 4.1 | ms | $C_{\rm D}$ = 100 nF | | Reset reaction time | $t_{ m rr}$ | 0.5 | 1.2 | 4 | μS | C <sub>D</sub> = 100 nF | ### Watchdog | Discharge current | $I_{D,wd}$ | 4.40 | 6.25 | 9.10 | μΑ | V <sub>D</sub> = 1.0 V | |------------------------|-----------------------------|------|------|------|----|------------------------| | Upper timing threshold | $V_{\scriptscriptstyle DU}$ | 1.45 | 1.70 | 2.05 | V | _ | | Lower timing threshold | $V_{\scriptscriptstyleDWL}$ | 0.20 | 0.35 | 0.55 | V | _ | | Watchdog trigger time | $T_{ m WI,tr}$ | 16 | 22.5 | 27 | ms | $C_{\rm D}$ = 100 nF | #### **Inhibit** | Switching voltage | $V_{INH,ON}$ | 3.6 | _ | _ | V | IC turned on | |-------------------|---------------|-----|----|-----|----|--------------------| | Turn-OFF voltage | $V_{INH,OFF}$ | _ | _ | 0.8 | V | IC turned off | | Input current | $I_{INH}$ | 5 | 10 | 25 | μΑ | $V_{INH} = 5 \; V$ | Note: The reset output is low within the range $V_{\rm Q}$ = 1 V to $V_{\rm Q,rt}$ Data Sheet Rev. 2.4 8 2001-01-17 Figure 3 Application Circuit Figure 4 Test Circuit ### **Reset Timing** The power-on reset delay time is defined by the charging time of an external capacitor $C_D$ which can be calculated as follows: $$C_{\text{D}} = (t_{\text{rd}} \times I_{\text{D,ch}})/\Delta V$$ Definitions: $C_D = \text{delay capacitor}$ $t_{\rm rd}$ = reset delay time $I_{D,ch}$ = charge current, typical 60 $\mu$ A $\Delta V = V_{\text{DU}}$ , typical 1.70 V $V_{\rm DU}$ = upper delay switching threshold at $C_{\rm D}$ for reset delay time Figure 5 Time Response, Watchdog with High-Frequency Clock ### **Reset Switching Threshold** The present default value is typ. 4.65 V. When using the TLE 4263 the reset threshold can be set to 3.5 V < $V_{\rm Q,rt}$ < 4.6 V by connecting an external voltage divider to pin RADJ. The calculation can be easily done since the reset adjust input current can be neglected. If this feature is not needed, the pin has to be connected to GND. $$V_{\text{Q, rt}} =$$ (1+ $R1/R2$ ) $\times V_{\text{RADJ,th}}$ Definitions: $V_{Q,rt}$ = reset threshold $V_{\mathrm{RADJ,\,th}}$ = comparator reference voltage, typical 1.35 V ### **Watchdog Timing** The frequency of the watchdog pulses has to be higher than the minimum pulse sequence which is set by the external reset delay capacitor $C_{\scriptscriptstyle D}$ . Calculation can be done according to the formulas given in **Figure 6**. Figure 6 Timing of the Watchdog FunctionReset ### Reset Switching Threshold versus Output Voltage # Timing Threshold Voltage $V_{\mathrm{DU}}$ and $V_{\mathrm{DRL}}$ versus Temperature # Reset Switching Threshold versus Temperature # **Current Consumption of Inhibit versus Temperature** # Drop Voltage versus OutputCurrent # **Current Consumption versus Output Current** # **Current Consumption versus Input Voltage** # Output Voltage versus Input Voltage # **Charge Current and Discharge Current versus Temperature** ## Output Voltage versus Temperature ### Pulse Time versus Temperature # Output Current versus Input Voltage ### **Package Outlines** #### **Sorts of Packing** Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Dimensions in mm #### Edition 2001-01-17 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG1999. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.