## PSD835G2V ## Flash PSD, 3V Supply, for 8-bit MCUs 4Mbit + 256 Kbit Dual Flash Memories and 64Kbit SRAM PRELIMINARY DATA #### FEATURES SUMMARY - FLASH IN-SYSTEM PROGRAMMABLE (ISP) PERIPHERAL FOR 8-BIT MCUs - DUAL BANK FLASH MEMORIES - 4 Mbits of Primary Flash Memory (8 uniform sectors, 64Kbyte) - 256 Kbits of Secondary Flash Memory with 4 sectors - Concurrent operation: READ from one memory while erasing and writing the other - 64 KBIT OF BATTERY-BACKED SRAM - 52 RECONFIGURABLE I/O PORTS - ENHANCED JTAG SERIAL PORT - PLD WITH MACROCELLS - Over 3000 Gates of PLD: CPLD and DPLD - CPLD with 16 Output Macrocells (OMCs) and 24 Input Macrocells (IMCs) - DPLD user defined internal chip select decoding - 52 INDIVIDUALLY CONFIGURABLE I/O PORT PINS They can be used for the following functions: - MCU I/Os - PLD I/Os - Latched MCU address output - Special function I/Os. - I/O ports may be configured as open-drain outputs. - IN-SYSTEM PROGRAMMING (ISP) WITH JTAG - Built-in JTAG compliant serial port allows full-chip In-System Programmability - Efficient manufacturing allow easy product testing and programming - Use low cost FlashLINK cable with PC - PAGE REGISTER - Internal page register that can be used to expand the microcontroller address space by a factor of 256 - PROGRAMMABLE POWER MANAGEMENT Figure 1. Package - HIGH ENDURANCE: - 100,000 Erase/WRITE Cycles of Flash Memory - 1,000 Erase/WRITE Cycles of PLD - 15 Year Data Retention - 3V to 3.6V SINGLE SUPPLY VOLTAGE - STANDBY CURRENT AS LOW AS 25µA - MEMORY SPEED - 90ns Flash memory and SRAM access time for $V_{CC} = 3.0V$ to 3.6V - 120ns Flash memory and SRAM access time for $V_{CC}$ = 3.0V to 3.6V May 2004 1/98 ## **TABLE OF CONTENTS** | Features Summary | 1 | |-------------------------------------------------------------|----| | SUMMARY DESCRIPTION | 6 | | In-System Programming (ISP) via JTAG | 6 | | In-Application Programming (IAP) | | | PSDsoft | | | | | | PSD ARCHITECTURAL OVERVIEW | 13 | | Memory | 13 | | Page Register | | | PLDs | | | I/O Ports | | | MCU Bus Interface | | | JTAG Port | | | In-System Programming (ISP) | | | In-Application re-Programming (IAP) | | | Power Management Unit (PMU) | 14 | | DEVELOPMENT SYSTEM | 15 | | | | | PSD Register Description and Address Offset | 16 | | REGISTER BIT DEFINITION | 17 | | | | | DETAILED OPERATION | 21 | | Memory Blocks | 21 | | Primary Flash Memory and Secondary Flash memory Description | 22 | | Memory Block Select Signals | | | Upper and Lower Block IN MAIN FLASH SECTOR | | | Ready/Busy (PE4) | | | Memory Operation | 23 | | INSTRUCTIONS | 25 | | Power-up Mode | | | READ | | | Read Memory Contents | | | Read Primary Flash Identifier | | | Read Memory Sector Protection Status | | | Read the Erase/Program Status Bits | | | Data Polling Flag (DQ7) | | | Toggle Flag (DQ6) | | | Error Flag (DQ5) | | | Erase Time-out Flag (DQ3) | | | PROGRAMMING FLASH MEMORY | 28 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | Data Polling | | | ERASING FLASH MEMORY | 30 | | Flash Bulk Erase Flash Sector Erase Suspend Sector Erase Resume Sector Erase | 30<br>30 | | SPECIFIC FEATURES | 31 | | Flash Memory Sector Protect | . 31<br>. 31 | | SRAM | . 31 | | SECTOR SELECT AND SRAM SELECT | . 32 | | Example | | | Configuration Modes for MCUs with Separate Program and Data Spaces | 33 | | PAGE REGISTER | . 34 | | MEMORY ID REGISTERS | 34 | | PLDs | . 35 | | The Turbo Bit in PSD. Decode PLD (DPLD) Complex PLD (CPLD) Output Macrocell (OMC) Product Term Allocator. The OMC Mask Register The Output Enable of the OMC Input Macrocells (IMC) External Chip | . 37<br>. 38<br>. 40<br>. 41<br>. 41<br>. 43 | | MCU BUS INTERFACE | . 47 | | PSD Interface to a Multiplexed 8-Bit Bus PSD Interface to a Non-Multiplexed 8-Bit Bus MCU Bus Interface Examples | . 49<br>. 49 | | 80C251 | - | ## PSD835G2V | I/O | PORTS | . 56 | |-----|-----------------------------------------------------|------| | | General Port Architecture | . 56 | | | Port Operating Modes | . 56 | | | MCU I/O Mode | . 58 | | | PLD I/O Mode | . 58 | | | Address Out Mode | . 58 | | | Address In Mode | . 60 | | | Data Port Mode | . 60 | | | Peripheral I/O Mode | . 60 | | | JTAG In-System Programming (ISP) | . 61 | | | Port Configuration Registers (PCR) | . 61 | | | Control Register | . 61 | | | Direction Register | . 61 | | | Drive Select Register | . 61 | | | Port Data Registers | . 62 | | | Data In | | | | Data Out Register | . 62 | | | Output Macrocells (OMC) | | | | OMC Mask Register | | | | Input Macrocells (IMC) | | | | Enable Out | | | | Ports A,B and C – Functionality and Structure | . 63 | | | Port D – Functionality and Structure | | | | Port E – Functionality and Structure | | | | Port F – Functionality and Structure | | | | Port G – Functionality and Structure | | | | ,,, | | | РО | WER MANAGEMENT | . 67 | | | Automatic Power-down (APD) Unit and Power-down Mode | . 68 | | | Other Power Saving Options | . 69 | | | PLD Power Management | . 69 | | | PSD Chip Select Input (CSI, PD2) | . 69 | | | Input Clock | . 69 | | | Input Control Signals | . 70 | | | | | | RE | SET TIMING AND DEVICE STATUS AT RESET | . 71 | | | Power-Up Reset | . 71 | | | Warm Reset | | | | I/O Pin, Register and PLD Status at Reset | | | | Reset of Flash Memory Erase and Program Cycles | | | | | _ | | PR | OGRAMMING IN-CIRCUIT USING THE JTAG/ISP INTERFACE | | | | Standard JTAG Signals | . 73 | | | JTAG Extensions | | | | Security and Elash memory Protection | 7/ | | DC | | 0 | 2 | E | ^ | 1 | • | 1 | |----|---|---|---|---|---|---|---|---| | PS | v | O | J | O | G | Z | V | , | | AC/DC PARAMETERS | 75 | |----------------------------|----| | MAXIMUM RATING | 78 | | AC AND DC PARAMETERS | 79 | | PACKAGE MECHANICAL | 94 | | PART NUMBERING | 95 | | APPENDIX A.PIN ASSIGNMENTS | 96 | | REVISION HISTORY | 97 | ## SUMMARY DESCRIPTION The PSD family of memory systems for microcontrollers (MCUs) brings In-System-Programmability (ISP) to Flash memory and programmable logic. The result is a simple and flexible solution for embedded designs. PSD devices combine many of the peripheral functions found in MCU based applications. The CPLD in the PSD devices features an optimized macrocell logic architecture. The PSD macrocell was created to address the unique requirements of embedded system designs. It allows direct connection between the system address/data bus, and the internal PSD registers, to simplify communication between the MCU and other supporting devices. The PSD family offers two methods to program the PSD Flash memory while the PSD is soldered to the circuit board: In-System Programming (ISP) via JTAG, and In-Application Programming (IAP). #### In-System Programming (ISP) via JTAG An IEEE 1149.1 compliant JTAG In-System Programming (ISP) interface is included on the PSD enabling the entire device (Flash memories, PLD, configuration) to be rapidly programmed while soldered to the circuit board. This requires no MCU participation, which means the PSD can be programmed anytime, even when completely blank. The innovative JTAG interface to Flash memories is an industry first, solving key problems faced by designers and manufacturing houses, such as: **First time programming.** How do I get firmware into the Flash memory the very first time? JTAG is the answer. Program the blank PSD with no MCU involvement. Inventory build-up of pre-programmed devices. How do I maintain an accurate count of pre-programmed Flash memory and PLD devices based on customer demand? How many and what version? JTAG is the answer. Build your hardware with blank PSDs soldered directly to the board and then custom program just before they are shipped to the customer. No more labels on chips, and no more wasted inventory. **Expensive sockets.** How do I eliminate the need for expensive and unreliable sockets? JTAG is the answer. Solder the PSD directly to the circuit board. Program first time and subsequent times with JTAG. No need to handle devices and bend the fragile leads. #### In-Application Programming (IAP) Two independent Flash memory arrays are included so that the MCU can execute code from one while erasing and programming the other. Robust product firmware updates in the field are possible over any communications channel (CAN, Ethernet, UART, J1850, etc.) using this unique architecture. Designers are relieved of these problems: Simultaneous read and write to Flash memory. How can the MCU program the same memory from which it is executing code? It cannot. The PSD allows the MCU to operate the two Flash memory blocks concurrently, reading code from one while erasing and programming the other during IAP. Complex memory mapping. How can I map these two memories efficiently? A programmable Decode PLD (DPLD) is embedded in the PSD. The concurrent PSD memories can be mapped anywhere in MCU address space, segment by segment with extremely high address resolution. As an option, the secondary Flash memory can be swapped out of the system memory map when IAP is complete. A built-in page register breaks the MCU address limit. **Separate Program and Data space.** How can I write to Flash memory while it resides in Program space during field firmware updates? My 80C51 will not allow it. The PSD provides means to reclassify Flash memory as Data space during IAP, then back to Program space when complete. #### **PSDsoft** PSDsoft, a software development tool from ST, guides you through the design process step-by-step making it possible to complete an embedded MCU design capable of ISP/IAP in just hours. Select your MCU and PSDsoft takes you through the remainder of the design with point and click entry, covering PSD selection, pin definitions, programmable logic inputs and outputs, MCU memory map definition, ANSI-C code generation for your MCU, and merging your MCU firmware with the PSD design. When complete, two different device programmers are supported directly from PSDsoft: FlashLINK (JTAG) and PSDpro. Figure 2. TQFP80 Connections Table 1. Pin Description (for the TQFP80 package) | Pin Name Pin Type Description | | Туре | Description | | | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ADIO<br>0-7 | 3-7-<br>10-12 | 1/0 | This is the lower Address/Data port. Connect your MCU address or address/data bus according to the following rules: If your MCU has a multiplexed address/data bus where the data is multiplexed with the lower address bits, connect AD0-AD7 to this port. If your MCU does not have a multiplexed address/data bus, connect A0-A7 to this port. | | | | 0 1 | | | If you are using an 80C51XA in burst mode, connect A4/D0 through A11/D7 to this port. ALE or AS latches the address. The PSD drives data out only if the read signal is active and one of the PSD functional blocks was selected. The addresses on this port are passed to the PLDs. | | | | | | | This is the upper Address/Data port. Connect your MCU address or address/data bus according to the following rules: If your MCU has a multiplexed address/data bus where the data is multiplexed with the lower address bits, connect A8-A15 to this port. If your MCU does not have a multiplexed address/data bus, connect A8-A15 to this | | | | ADIO<br>8-15 | 13-20 | ) I/O | port. If you are using an 80C251 in page mode, connect AD8-AD15 to this port. If you are using an 80C51XA in burst mode, connect A12-A19 to this port. ALE or AS latches the address. The PSD drives data out only if the read signal is active and one of the PSD functional blocks was selected. The addresses on this port are passed to the PLDs. | | | | CNTL<br>0 | passed to the PLDs. The following control signals can be connected to this port, based on your MCU WR – active Low Write Strobe input. R_W – active High read/active Low write input. | | $R_{-}\overline{W}$ – active High read/active Low write input. This port is connected to the PLDs. Therefore, these signals can be used in decode and | | | | CNTL<br>1 | The following control signals can be connected to this port, based on y RD – active Low Read Strobe input. E – E clock input. DS – active Low Data Strobe input. PSEN – connect PSEN to this port when it is being used as an active For example, when the 80C251 outputs more than 16 address bits, PS the read signal. This port is connected to the PLDs. Therefore, these signals can be use | | E – E clock input. DS – active Low Data Strobe input. PSEN – connect PSEN to this port when it is being used as an active Low read signal. For example, when the 80C251 outputs more than 16 address bits, PSEN is actually | | | | CNTL<br>2 | 40 | I | This port can be used to input the PSEN (Program Select Enable) signal from any MCU that uses this signal for code exclusively. If your MCU does not output a Program Select Enable signal, this port can be used as a generic input. This port is connected to the PLDs as input. | | | | Pin<br>Name | Pin | Туре | Description | | | | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Reset | 39 | I | Active Low input. Resets I/O Ports, PLD macrocells and some of the Configuration Registers and JTAG registers. Must be Low at Power-up. Reset also aborts the Flash programming/erase cycle that is in progress. | | | | | PA0<br>PA1<br>PA2<br>PA3<br>PA4<br>PA5<br>PA6<br>PA7 | 58<br>57<br>56<br>55<br>54<br>53<br>52<br>51 | I/O CMOS<br>or Open<br>Drain | These pins make up Port A. These port pins are configurable and can have the following functions: MCU I/O – write to or read from a standard output or input port. CPLD macrocell (McellA0-7) outputs. Inputs to the PLDs. Latched, transparent or registered PLD input. | | | | | PB0<br>PB1<br>PB2<br>PB3<br>PB4<br>PB5<br>PB6<br>PB7 | 68<br>67<br>66<br>65<br>64<br>63<br>62<br>61 | I/O CMOS<br>or Open<br>Drain | ese pins make up Port B. These port pins are configurable and can have the lowing functions: CU I/O – write to or read from a standard output or input port. PLD macrocell (McellB0-7) output. outs to the PLDs. tched, transparent or registered PLD input. | | | | | PC0<br>PC1<br>PC2<br>PC3<br>PC4<br>PC5<br>PC6<br>PC7 | 48<br>47<br>46<br>45<br>44<br>43<br>42<br>41 | I/O CMOS<br>or Open<br>Drain | These pins make up Port C. These port pins are configurable and can have the following functions: MCU I/O – write to or read from a standard output or input port. External Chip Select (ECS0-7) output. Latched, transparent or registered PLD input. | | | | | PD0 | 79 | I/O CMOS<br>or Open<br>Drain | PD0 pin of Port D. This port pin can be configured to have the following functions: ALE/AS input latches addresses on ADIO0-ADIO15 pins. AS input latches addresses on ADIO0-ADIO15 pins on the rising edge. Input to the PLDs. Transparent PLD input. | | | | | PD1 | 80 | I/O CMOS<br>or Open<br>Drain | PD1 pin of Port D. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Input to the PLDs. CLKIN – clock input to the CPLD macrocells, the APD Unit's Power-down counter, and the CPLD AND Array. | | | | | PD2 | PD2 pin of Port D. This port pin can be configured to have the following fund MCU I/O – write to or read from a standard output or input port. I/O CMOS or Open Drain PSD Chip Select Input (CSI). When Low, the MCU can access the PSD in | | Input to the PLDs. PSD Chip Select Input (CSI). When Low, the MCU can access the PSD memory and I/O. When High, the PSD memory blocks are disabled to conserve power. The trailing | | | | | Pin<br>Name | Pin | Туре | Description | | | | |-------------|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PD3 | 2 | I/O CMOS<br>or Open<br>Drain | PD3 pin of Port D. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Input to the PLDs. | | | | | PE0 | 71 | I/O CMOS<br>or Open<br>Drain | E0 pin of Port E. This port pin can be configured to have the following functions: CU I/O – write to or read from a standard output or input port. Itched address output. IS input for JTAG/ISP interface. | | | | | PE1 | 72 | I/O CMOS<br>or Open<br>Drain | 21 pin of Port E. This port pin can be configured to have the following functions: CU I/O – write to or read from a standard output or input port. tched address output. CK input for JTAG/ISP interface (Schmidt Trigger). | | | | | PE2 | 73 | I/O CMOS<br>or Open<br>Drain | E2 pin of Port E. This port pin can be configured to have the following functions: ICU I/O – write to or read from a standard output or input port. atched address output. DI input for JTAG/ISP interface. | | | | | PE3 | 74 | I/O CMOS<br>or Open<br>Drain | PE3 pin of Port E. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Latched address output. TDO input for JTAG/ISP interface. | | | | | PE4 | 75 | I/O CMOS<br>or Open<br>Drain | PE4 pin of Port E. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. | | | | | PE5 | 76 | I/O CMOS<br>or Open<br>Drain | PE5 pin of Port E. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Latched address output. TERR active Low input for ISP interface. | | | | | PE6 | 77 | I/O CMOS<br>or Open<br>Drain | PE6 pin of Port E. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Latched address output. V <sub>STBY</sub> SRAM standby voltage input for battery backup SRAM. | | | | | Pin<br>Name | Pin | Туре | Description | |-----------------|-------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PE7 | 7 78 or Open<br>Drain | | PE7 pin of Port E. This port pin can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Latched address output. VBATON battery backup indicator output. Goes High when power is drawn from an external battery. | | PF0-<br>PF7 | 31-38 | I/O CMOS<br>or Open<br>Drain | PF0 through PF7 pins of Port F. This port pins can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Input to the PLDs. Latched address outputs. As address A0-A3 inputs in 80C51XA mode. As data bus port (D07) in non-multiplexed bus configuration. | | PG0-<br>PG7 | 8, 30,<br>49,<br>50, 70 | I/O CMOS<br>or Open<br>Drain | PG0 through PG7 pins of Port G. This port pins can be configured to have the following functions: MCU I/O – write to or read from a standard output or input port. Latched address outputs. | | V <sub>CC</sub> | 9, 29,<br>69 | | Supply Voltage | | GND | 8, 30,<br>49,<br>50, 70 | | Ground pins | Figure 3. PSD Block Diagram ## **PSD ARCHITECTURAL OVERVIEW** PSD devices contain several major functional blocks. Figure 3., page 12 shows the architecture of the PSD device family. The functions of each block are described briefly in the following sections. Many of the blocks perform multiple functions and are user configurable. #### Memory Each of the memory blocks is briefly discussed in the following paragraphs. A more detailed discussion can be found in Memory Blocks, page 21. The 4Mbit (512K x 8) Flash memory is the primary memory of the PSD. It is divided into 8 equally-sized sectors that are individually selectable. The 256Kbit (32K x8) secondary Flash memory is divided into 4 equally-sized sectors. Each sector is individually selectable. The 64 Kbit SRAM is intended for use as a scratch-pad memory or as an extension to the MCU SRAM. If an external battery is connected to Voltage Standby (VSTBY, PC2), data is retained in the event of power failure. Each sector of memory can be located in a different address space as defined by the user. The access times for all memory types includes the address latching and DPLD decoding time. #### Page Register The 8-bit Page Register expands the address range of the MCU by up to 256 times. The paged address can be used as part of the address space to access external memory and peripherals, or internal memory and I/O. The Page Register can also be used to change the address mapping of sectors of the Flash memories into different memory spaces for IAP. #### **PLDs** The device contains two PLDs, the Decode PLD (DPLD) and the Complex PLD (CPLD), as shown in Table 2, each optimized for a different function. The functional partitioning of the PLDs reduces power consumption, optimizes cost/performance, and eases design entry. The DPLD is used to decode addresses and to generate Sector Select signals for the PSD internal memory and registers. The CPLD can implement user-defined logic functions. The DPLD has combinatorial outputs. The CPLD has 16 Output Macrocells (OMC) and 8 combinatorial outputs. The PSD also has 24 Input Macrocells (IMC) that can be configured as inputs to the PLDs. The PLDs receive their inputs from the PLD Input Bus and are differentiated by their output destinations, number of product terms, and macrocells. The PLDs consume minimal power by using Power-Management design techniques. The speed and power consumption of the PLD is controlled by the Turbo bit in PMMR0 and other bits in the PMMR2. These registers are set by the MCU at run-time. There is a slight penalty to PLD propagation time when invoking the power management features. #### I/O Ports The PSD has 52 I/O pins distributed over the seven ports (Port A, B, C, D, E, F and G). Each I/O pin can be individually configured for different functions. Ports can be configured as standard MCU I/O ports, PLD I/O, or latched address outputs for MCUs using multiplexed address/data buses. The JTAG pins can be enabled on Port E for In-System Programming (ISP). Ports F and G can also be configured as data ports for a non-multiplexed bus. Ports A and B can also be configured as a data port for a non-multiplexed bus. #### **MCU Bus Interface** PSD interfaces easily with most 8-bit MCUs that have either multiplexed or non-multiplexed address/data buses. The device is configured to respond to the MCU's control signals, which are also used as inputs to the PLDs. For examples, please see MCU Bus Interface Examples, page 49. Table 2. PLD I/O | Name | Inputs | Outputs | Product<br>Terms | |--------------------|--------|---------|------------------| | Decode PLD (DPLD) | 82 | 17 | 43 | | Complex PLD (CPLD) | 82 | 24 | 150 | Table 3. JTAG Signals on Port E | Port E Pins | JTAG Signal | |-------------|-------------| | PE0 | TMS | | PE1 | TCK | | PE2 | TDI | | PE3 | TDO | | PE4 | TSTAT | | PE5 | TERR | #### **JTAG Port** In-System Programming (ISP) can be performed through the JTAG signals on Port E. This serial interface allows complete programming of the entire PSD device. A blank device can be completely programmed. The JTAG signals (TMS, TCK, TSTAT, TERR, TDI, TDO) can be multiplexed with other functions on Port E. Table 3., page 13 indicates the JTAG pin assignments. ## In-System Programming (ISP) Using the JTAG signals on Port E, the entire PSD device (memory, logic, configuration) can be programmed or erased without the use of the MCU. ## In-Application re-Programming (IAP) The primary Flash memory can also be programmed in-system by the MCU executing the programming algorithms out of the secondary memory, or SRAM. Since this is a sizable separate block, the application can also continue to operate. The secondary memory can be programmed the same way by executing out of the primary Flash memory. The PLD or other PSD Configuration blocks can be programmed through the JTAG port or a device programmer. Table 4 indicates which programming methods can program different functional blocks of the PSD. #### **Power Management Unit (PMU)** The Power Management Unit (PMU) gives the user control of the power consumption on selected functional blocks based on system requirements. The PMU includes an Automatic Power-down (APD) Unit that turns off device functions during MCU inactivity. The APD Unit has a Power-down mode that helps reduce power consumption. The PSD also has some bits that are configured at run-time by the MCU to reduce power consumption of the CPLD. The Turbo bit in PMMR0 can be reset to 0 and the CPLD latches its outputs and goes to sleep until the next transition on its inputs. Additionally, bits in PMMR2 can be set by the MCU to block signals from entering the CPLD to reduce power consumption. Please see POWER MANAGEMENT, page 67 for more details. Table 4. Methods of Programming Different Functional Blocks of the PSD | Functional Block | JTAG/ISP | Device Programmer | IAP | |---------------------------|----------|-------------------|-----| | Primary Flash Memory | Yes | Yes | Yes | | Secondary Flash Memory | Yes | Yes | Yes | | PLD Array (DPLD and CPLD) | Yes | Yes | No | | PSD Configuration | Yes | Yes | No | ### **DEVELOPMENT SYSTEM** The PSD family is supported by PSDsoft, a Windows-based (95, 98, NT) software development tool. A PSD design is quickly and easily produced in a point-and-click environment. The designer does not need to enter Hardware Description Language (HDL) equations, unless desired, to define PSD pin functions and memory map information. The general design flow is shown in Figure 4. PS-Dsoft is available from our web site (the address is given on the back page of this data sheet) or other distribution channels. PSDsoft directly supports two low cost device programmers form ST: PSDpro and FlashLINK (JTAG). Both of these programmers may be purchased through your local distributor/representative, or directly from our web site using a credit card. The PSD is also supported by third party device programmers. See our web site for the current Figure 4. PSDsoft Development Tool **\_** ## PSD REGISTER DESCRIPTION AND ADDRESS OFFSET Table 5 shows the offset addresses to the PSD registers relative to the CSIOP base address. The CSIOP space is the 256 Bytes of address that is allocated by the user to the internal PSD registers. Table 5 provides brief descriptions of the registers in CSIOP space. The following section gives a more detailed description. **Table 5. Register Address Offset** | Register Name | Port A | Port B | Port C | Port D | Port E | Port F | Port G | Other <sup>1</sup> | Description | |-----------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------------------|---------------------------------------------------------------------------------------------------------------| | Data In | 00 | 01 | 10 | 11 | 30 | 40 | 41 | | Reads Port pin as input, MCU I/<br>O input mode | | Control | | | | | 32 | 42 | 43 | | Selects mode between MCU I/O or Address Out | | Data Out | 04 | 05 | 14 | 15 | 34 | 44 | 45 | | Stores data for output to Port pins, MCU I/O output mode | | Direction | 06 | 07 | 14 | 15 | 36 | 46 | 47 | | Configures Port pin as input or output | | Drive Select | 08 | 09 | 18 | 19 | 38 | 48 | 49 | | Configures Port pins as either CMOS or Open Drain on some pins, while selecting high slew rate on other pins. | | Input Macrocell | 0A | 0B | | 1A | | | | | Reads Input Macrocells | | Enable Out | 0C | 0D | 1C | 1B | | 4C | | | Reads the status of the output enable to the I/O Port driver | | Output<br>Macrocells A | 20 | | | | | | | | Read – reads output of macrocells A Write – loads macrocell flip-flops | | Output<br>Macrocells B | | 21 | | | | | | | Read – reads output of macrocells B Write – loads macrocell flip-flops | | Mask Macrocells<br>A | 22 | | | | | | | | Blocks writing to the Output<br>Macrocells A | | Mask Macrocells<br>B | | 23 | | | | | | | Blocks writing to the Output<br>Macrocells B | | Primary Flash<br>Protection | | | | | | | | C0 | Read only – Primary Flash<br>Sector Protection | | Secondary Flash<br>memory<br>Protection | | | | | | | | C2 | Read only – PSD Security and<br>Secondary Flash memory Sector<br>Protection | | JTAG Enable | | | | | | | | C7 | Enables JTAG Port | | PMMR0 | | | | | | | | В0 | Power Management Register 0 | | PMMR2 | | | | | | | | B4 | Power Management Register 2 | | Page | | | | | | | | E0 | Page Register | | VM | | | | | | | | E2 | Places PSD memory areas in Program and/or Data space on an individual basis. | | Memory_ID0 | | | | | | | | F0 | Read only – Primary Flash<br>memory and SRAM size | | Memory_ID1 | | | | | | | | F1 | Read only – Secondary Flash memory type and size | Note: 1. Other registers that are not part of the I/O ports. ## **REGISTER BIT DEFINITION** All the registers of the PSD are included here, for reference. Detailed descriptions of these registers can be found in the following sections. ## Table 6. Data-In Registers - Ports A, B, C, D, E, F, G | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions (Read-only registers): Read Port pin status when Port is in MCU I/O input mode. ## Table 7. Data-Out Registers – Ports A, B, C, D, E, F, G | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions: Latched data for output to Port pin when pin is configured in MCU I/O output mode. ### Table 8. Direction Registers - Ports A, B, C, D, E, F, G | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions: Port pin <i>> 0 = Port pin <i> is configured in Input mode (default). Port pin <i>> 1 = Port pin <i> is configured in Output mode. ## Table 9. Control Registers - Ports E, F, G | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions: Port pin < i > 0 = Port pin < i > is configured in MCU I/O mode (default). Port pin <i>> 1 = Port pin <i> is configured in Latched Address Out mode. ### Table 10. Drive Registers - Ports A, B, D, E, G | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions: Port pin <i>> 0 = Port pin <i> is configured for CMOS Output driver (default). Port pin <i>> 1 = Port pin <i>> is configured for Open Drain output driver. ### Table 11. Drive Registers - Ports C, F | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions: Port pin <i>> 0 = Port pin <i> is configured for CMOS Output driver (default). Port pin <i>> 1 = Port pin <i> is configured in Slew Rate mode. ### PSD835G2V ## Table 12. Enable-Out Registers - Ports A, B, C, F | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|------------|------------|------------|------------|------------| | Port pin 7 | Port pin 6 | Port pin 5 | Port pin 4 | Port pin 3 | Port pin 2 | Port pin 1 | Port pin 0 | Note: Bit Definitions (Read-only registers): Port pin <i>> 0 = Port pin <i> is in tri-state driver (default). Port pin <i> 1 = Port pin <i> is enabled. ## Table 13. Input Macrocells - Ports A, B, C | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | IMcell 7 | IMcell 6 | IMcell 5 | IMcell 4 | IMcell 3 | IMcell 2 | IMcell 1 | IMcell 0 | Note: Bit Definitions (Read-only registers): Read Input Macrocell (IMC7-IMC0) status on Ports A, B and C. ### **Table 14. Output Macrocells A Register** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | Mcella 7 | Mcella 6 | Mcella 5 | Mcella 4 | Mcella 3 | Mcella 2 | Mcella 1 | Mcella 0 | Note: Bit Definitions: Write Register: Load MCellA7-MCellA0 with 0 or 1. Read Register: Read MCellA7-MCellA0 output status. #### Table 15. Output Macrocells B Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | Mcellb 7 | Mcellb 6 | Mcellb 5 | Mcellb 4 | Mcellb 3 | Mcellb 2 | Mcellb 1 | Mcellb 0 | Note: Bit Definitions: Write Register: Load MCellB7-MCellB0 with 0 or 1. Read Register: Read MCellB7-MCellB0 output status. ## Table 16. Mask Macrocells A Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | Mcella 7 | Mcella 6 | Mcella 5 | Mcella 4 | Mcella 3 | Mcella 2 | Mcella 1 | Mcella 0 | Note: Bit Definitions: McellA<i>\_Prot 0 = Allow MCellA<i> flip-flop to be loaded by MCU (default). McellA<i>\_Prot 1 = Prevent MCellA<i> flip-flop from being loaded by MCU. ### Table 17. Mask Macrocells B Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | Mcellb 7 | Mcellb 6 | Mcellb 5 | Mcellb 4 | Mcellb 3 | Mcellb 2 | Mcellb 1 | Mcellb 0 | Note: Bit Definitions: ## **Table 18. Flash Memory Protection Register** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Sec7_Prot | Sec6_Prot | Sec5_Prot | Sec4_Prot | Sec3_Prot | Sec2_Prot | Sec1_Prot | Sec0_Prot | Note: Bit Definitions (Read-only register): Sec<i>\_Prot 1 = Primary Flash memory Sector <i> is write protected. Sec<i>\_Prot 0 = Primary Flash memory Sector <i> is not write protected. #### **Table 19. Flash Boot Protection Register** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|----------|----------|----------|-----------|-----------|-----------|-----------| | Security_Bit | not used | not used | not used | Sec3_Prot | Sec2_Prot | Sec1_Prot | Sec0_Prot | Note: Bit Definitions: Sec<i>\_Prot 1 = Secondary Flash memory Sector <i> is write protected. Sec<i>\_Prot 0 = Secondary Flash memory Sector <i> is not write protected. Security\_Bit 0 = Security Bit in device has not been set. Security\_Bit 1 = Security Bit in device has been set. ## **Table 20. JTAG Enable Register** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|------------| | not used JTAGEnable | Note: Bit Definitions: JTAG\_Enable 1 = JTAG Port is enabled. JTAG\_Enable 0 = JTAG Port is disabled. ### Table 21. Page Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PGR 7 | PGR 6 | PGR 5 | PGR 4 | PGR 3 | PGR 2 | PGR 1 | PGR 0 | Note: Bit Definitions: Configure Page input to PLD. Default is PGR7-PGR0=00. #### Table 22. PMMR0 Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|------------|------------|-----------|-------|------------|--------|------------| | not used | not used | PLD | PLD | PLD | not used | APD | not used | | (set to 0) | (set to 0) | MCells CLK | Array CLK | Turbo | (set to 0) | Enable | (set to 0) | Note: 1. The bits of this register are cleared to zero following Power-up. Subsequent Reset (Reset) pulses do not clear the registers. 2. Bit Definitions: APD Enable0 = Automatic Power-down (APD) is disabled. 1 = Automatic Power-down (APD) is enabled. PLD Turbo0 = PLD Turbo is on. 1 = PLD Turbo is off, saving power PLD Array CLK0 = CLKIN to the PLD AND array is connected. Every CLKIN change powers up the PLD when Turbo bit is off. 1 = CLKIN to the PLD AND array is disconnected, saving power. PLD MCells CLK0 = CLKIN to the PLD Macrocells is connected. 1 = CLKIN to the PLD Macrocells is disconnected, saving power. ## Table 23. PMMR2 Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|-----------|-----------|-----------|-----------|-----------|------------|-----------| | not used | PLD | PLD | PLD Array | PLD Array | PLD Array | not used | PLD Array | | (set to 0) | Array WRH | Array ALE | CNTL2 | CNTL1 | CNTL0 | (set to 0) | Addr | Note: Bit Definitions: PLD Array Addr 0 = Address A7-A0 are connected to the PLD array. 1 = Address A7-A0 are blocked from the PLD array, saving power. (Note: in XA mode, A3-A0 come from PF3-PF0, and A7-A4 come from ADIO7-ADIO4) PLD Array CNTL20 = CNTL2 input to the PLD AND array is connected. 1 = CNTL2 input to the PLD AND array is disconnected, saving power. PLD Array CNTL10 = CNTL1 input to the PLD AND array is connected. 1 = CNTL1 input to the PLD AND array is disconnected, saving power. PLD Array CNTL00 = CNTL0 input to the PLD AND array is connected. 1 = CNTL0 input to the PLD AND array is disconnected, saving power. PLD Array ALE 0 = ALE input to the PLD AND array is connected. 1 = ALE input to the PLD AND array is disconnected, saving power. PLD Array WRH 0 = WRH/DBE input to the PLD AND array is connected. 1 = WRH/DBE input to the PLD AND array is disconnected, saving power. ## Table 24. VM Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|------------------------|------------------------|---------|-----------|---------|-----------|---------| | Peripheral mode | not used<br>(set to 0) | not used<br>(set to 0) | FL_data | Boot_data | FL_code | Boot_code | SR_code | Note: 1. On reset, Bit1-Bit4 are loaded to configurations that are selected by the user in PSDsoft. Bit0 and Bit7 are always cleared on reset. Bit0-Bit4 are active only when the device is configured in Philips 80C51XA mode. 2. Bit Definitions: $SR\_code0 = \overline{PSEN}$ cannot access SRAM in 80C51XA modes. 1 = PSEN can access SRAM in 80C51XA modes. Boot\_code0 = PSEN cannot access Secondary NVM in 80C51XA modes. 1 = PSEN can access Secondary NVM in 80C51XA modes. FL\_code0 = PSEN cannot access Primary Flash memory in 80C51XA modes. 1 = PSEN can access Primary Flash memory in 80C51XA modes. Boot\_data0 = RD cannot access Secondary NVM in 80C51XA modes. 1 = RD can access Secondary NVM in 80C51XA modes. $FL_{\underline{data}0} = \overline{RD}$ cannot access Primary Flash memory in 80C51XA modes. 1 = RD can access Primary Flash memory in 80C51XA modes. Peripheral mode0 = Peripheral mode of Port F is disabled. 1 = Peripheral mode of Port F is enabled. ## Table 25. Memory\_ID0 Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | S_size 3 | S_size 2 | S_size 1 | S_size 0 | F_size 3 | F_size 2 | F_size 1 | F_size 0 | Note: Bit Definitions: **F\_size**[3:0] 4h = Primary Flash memory size is 4 Mbit 5h = Primary Flash memory size is 8Mbit S\_size[3:0] Oh = There is no SRAM 1h = SRAM size is 16 Kbit 3h = SRAM size is 64 Kbit ## Table 26. Memory\_ID1 Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------------|------------------------|----------|----------|----------|----------|----------|----------| | not used<br>(set to 0) | not used<br>(set to 0) | B_type 1 | B_type 0 | B_size 3 | B_size 2 | B_size 1 | B_size 0 | Note: Bit Definitions: $B_{size}[3:0]$ Oh = There is no Secondary NVM 2h = Secondary NVM size is 256 Kbit 0h = Secondary NVM is Flash memory ## **DETAILED OPERATION** As shown in Figure 3., page 12, the PSD consists of six major types of functional blocks: - Memory Blocks - PLD Blocks - MCU Bus Interface - I/O Ports - Power Management Unit (PMU) - JTAG/ISP Interface The functions of each block are described in the following sections. Many of the blocks perform multiple functions, and are user configurable. ## **Memory Blocks** The PSD has the following memory blocks: - Primary Flash memory - Secondary Flash memory - SRAM The Memory Select signals for these blocks originate from the Decode PLD (DPLD) and are user-defined in PSDsoft. Table 27. Memory Block Size and Organization | | Primary Fla | ash Memory | Secondary F | lash Memory | SR | AM | |------------------|------------------------|-------------------------|------------------------|-------------------------|----------------------|-----------------------| | Sector<br>Number | Sector Size<br>(Bytes) | Sector Select<br>Signal | Sector Size<br>(Bytes) | Sector Select<br>Signal | SRAM Size<br>(Bytes) | SRAM Select<br>Signal | | 0 | 64K | FS0 | 8K | CSBOOT0 | 16K | RS0 | | 1 | 64K | FS1 | 8K | CSBOOT1 | | | | 2 | 64K | FS2 | 8K | CSBOOT2 | | | | 3 | 64K | FS3 | 8K | CSBOOT3 | | | | 4 | 64K | FS4 | | | | | | 5 | 64K | FS5 | | | | | | 6 | 64K | FS6 | | | | | | 7 | 64K | FS7 | | | | | | Total | 512K | 8 Sectors | 32K | 4 Sectors | 16K | | # Primary Flash Memory and Secondary Flash memory Description The primary Flash memory is divided evenly into eight equal sectors. The secondary Flash memory is divided into four equal sectors of eight KBytes each. Each sector of either memory block can be separately protected from Program and Erase cycles. Flash memory may be erased on a sector-by-sector basis and programmed Word-by-Word. Flash sector erasure may be suspended while data is read from other sectors of the block and then resumed after reading. During a Program or Erase cycle in Flash memory, the status can be output on Ready/Busy (PE4). This pin is set up using PSDsoft. #### **Memory Block Select Signals** The DPLD generates the Select signals for all the internal memory blocks (see PLDs, page 35). Each of the eight sectors of the primary Flash memory has a Select signal (FS0-FS7) which can contain up to three product terms. Each of the four sectors of the secondary Flash memory has a Select signal (CSBOOT0-CSBOOT3) which can contain up to three product terms. Having three product terms for each Select signal allows a given sector to be mapped in different areas of system memory. When using an MCU with separate Program and Data space, these flexible Select signals allow dynamic re-mapping of sectors from one memory space to the other before and after IAP. # Upper and Lower Block IN MAIN FLASH SECTOR The PSD835G2's main Flash memory has eight 64-KByte sectors. The 64-KByte sector size may cause some difficulty in code mapping for an 8-bit MCU with only 64-KByte address space. To resolve this mapping issue, the PSD835G2 provides additional logic (see Figure 6., page 23) for the user to split the 8 sectors such that each sector has a lower and upper 32-KByte block, and the two blocks can reside in different pages but in the same address range. If your design works with 64KB sectors, you don't need to configure this logic. If the design requires 32KB blocks in each sector, you need to define a "FA15" PLD equation in PSDsoft as the A15 address input to the main Flash module. FA15 consists of 3 product terms and will control whether the MCU is accessing the lower or upper 32KB in the selected sector. Figure 4 shows an example for Flash sector chip select FS0. A typical equation is FA15 = pgr4 of the Page Register. When pgr4 is 0 (page 00), the lower 32KB is selected. When pgr4 is switched to 1 by the user, the upper 32KB is selected. PSDsoft will automatically generate the PLD equations shown, based on your point and click selections. If no FA15 equation is defined in PSDsoft, the A15 that comes from the MCU address bus will be routed as input to the primary Flash memory instead of FA15. The FA15 equation has no impact on the Sector Erase operation. **Note:** FA15 affects all eight sectors of the primary Flash memory simultaneously. You cannot direct FA15 to a particular Flash sector only. Figure 5. Example for Flash Sector Chip Select FS0 page = [pgr7... pgr0]; "Page Register output "Sector Chip Select Equation FS0 = ((0000h <= address <= 7FFFh) & page = 00h) # "select first 32KB block ((0000h <= address <= 7FFFh) & page = 10h); "select second 32KB block FA15 = pgr4; "as address A15 input to the primary Flash memory ai07652 Figure 6. Selecting the Upper or Lower Block in a Primary Flash Memory Sector ## Ready/Busy (PE4) This signal can be used to output the Ready/<u>Busy</u> status of the PSD. The output on Ready/Busy (PE4) is a 0 (Busy) when Flash memory blocks are being written to, *or* when the Flash memory block is being erased. The output is a 1 (Ready) when no Write or Erase cycle is in progress. #### **Memory Operation** The primary Flash memory and secondary Flash memory are addressed through the MCU Bus Interface. The MCU can access these memories in one of two ways: - The MCU can execute a typical bus Write or Read operation just as it would if accessing a RAM or ROM device using standard bus cycles. - The MCU can execute a specific instruction that consists of several Write and Read operations. This involves writing specific data patterns to special addresses within the Flash memory to invoke an embedded algorithm. These instructions are summarized in Table 28., page 24. Typically, the MCU can read Flash memory using Read operations, just as it would read a ROM device. However, Flash memory can only be altered using specific Erase and Program instructions. For example, the MCU cannot write a single byte directly to Flash memory as it would write a byte to RAM. To program a byte into Flash memory, the MCU must execute a Program instruction, then test the status of the Program cycle. This status test is <u>achie</u>ved by a Read operation or polling Ready/Busy (PE4). Flash memory can also be read by using special instructions to retrieve particular Flash device information (sector protect status and ID). 477 **Table 28. Instructions** | Instruction | FS0-FS7 or<br>CSBOOT0-<br>CSBOOT3 | Cycle 1 | Cycle 2 | Cycle 3 | Cycle 4 | Cycle 5 | Cycle 6 | Cycle 7 | |-----------------------------------------------|-----------------------------------|---------------------|--------------|--------------|----------------------------------------|--------------|--------------|---------------------------------| | Read <sup>(5)</sup> | 1 | "Read" RA<br>@ RD | | | | | | | | Read Primary<br>Flash ID <sup>(6,13)</sup> | 1 | AAh@ 555h | 55h@<br>AAAh | 90h@<br>555h | Read identifier<br>@X01h | | | | | Read Sector<br>Protection <sup>(6,8,13)</sup> | 1 | AAh@ 555h | 55h@<br>AAAh | 90h@<br>555h | Read identifier<br>00h or 01h<br>@X02h | | | | | Program a Flash<br>Byte <sup>(13)</sup> | 1 | AAh@ 555h | 55h@<br>AAAh | A0h@<br>555h | PD@ PA | | | | | Flash Sector<br>Erase <sup>(7)</sup> | 1 | AAh@ 555h | 55h@<br>AAAh | 80h@<br>555h | AAh@ 555h | 55h@<br>AAAh | 30h@<br>SA | 30h <sup>(7)</sup> @<br>next SA | | Flash Bulk Erase | 1 | AAh@ 555h | 55h@<br>AAAh | 80h@<br>555h | AAh@ 555h | 55h@<br>AAAh | 10h@<br>555h | | | Suspend Sector<br>Erase <sup>(11)</sup> | 1 | B0h@<br>XXXh | | | | | | | | Resume Sector<br>Erase <sup>(12)</sup> | 1 | 30h@ XXXh | | | | | | | | Reset <sup>(6)</sup> | 1 | F0h@<br>any address | | | | | | | | Unlock Bypass | 1 | AAh@ 555h | 55h@<br>AAAh | 20h@<br>555h | | | | | | Unlock Bypass<br>Program <sup>(9)</sup> | 1 | A0h@<br>XXXh | PD@ PA | | | | | | | Unlock Bypass<br>Reset <sup>(10)</sup> | 1 | 90h@ XXXh | 00h@<br>XXXh | | | | | | Note: 1. All bus cycles are write bus cycles, except the ones with the "Read" label - 2. All values are in hexadecimal: - X = Don't Care. - RA = Address of the memory location to be read - RD = Data read from location RA during the Read cycle - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of Write Strobe (WR, CNTL0). - PA is an even address for PSD in word programming mode. - PD = Data to be programmed at location PA. Data is latched on the rising edge of Write Strobe (WR, CNTL0) - SA = Address of the sector to be erased or verified. The Sector Select pins (FS0-FS7 or CSBOOT0-CSBOOT3) of the sector or whole memory to be erased, or verified, must be Active (High). - 3. Sector Select (FS0-FS7 or CSBOOT0-CSBOOT3) signals are active High, and are defined in PSDsoft. - 4. Only address bits A11-A0 are used in instruction decoding. A15-A12 (or A16-A12) are don't care. - 5. No Unlock or instruction cycles are required when the device is in the Read mode - The Reset instruction is required to return to the Read mode after reading the Flash ID, or after reading the Sector Protection Status, or if the Error Flag (DQ5/DQ13) bit goes High. - 7. Additional sectors to be erased must be written at the end of the Sector Erase instruction within 80 µs. - 8. The data is 00h for an unprotected sector, and 01h for a protected sector. In the fourth cycle, the Sector Select is active, and (A1,A0)=(1,0) - 9. The Unlock Bypass instruction is required prior to the Unlock Bypass Program instruction. - 10. The Unlock Bypass Reset Flash instruction is required to return to reading memory data when the device is in the Unlock Bypass mode. - 11. The system may perform Read and Program cycles in non-erasing sectors, read the Flash ID or read the Sector Protection Status when in the Suspend Sector Erase mode. The Suspend Sector Erase instruction is valid only during a Sector Erase cycle. - 12. The Resume Sector Erase instruction is valid only during the Suspend Sector Erase mode. - 13. The MCU cannot invoke these instructions while executing code from the same Flash memory as that for which the instruction is intended. The MCU must fetch, for example, the code from the secondary Flash memory when reading the Sector Protection Status of the primary Flash memory. ## **INSTRUCTIONS** An instruction consists of a sequence of specific operations. Each received Byte is sequentially decoded by the PSD and not executed as a standard Write operation. The instruction is executed when the correct number of Bytes is properly received and the time between two consecutive Bytes is shorter than the time-out period. Some instructions are structured to include Read operations after the initial Write operations. The instruction must be followed exactly. Any invalid combination of instruction Bytes or time-out between two consecutive bytes while addressing Flash memory resets the device logic into Read mode (Flash memory is read like a ROM device). The PSD supports the instructions summarized in Table 28., page 24: Flash memory: - Erase memory by chip or sector - Suspend or resume sector erase - Program a Byte - Reset to Read mode - Read primary Flash Identifier value - Read Sector Protection Status - Bypass These instructions are detailed in Table 28. For efficient decoding of the instructions, the first two Bytes of an instruction are the coded cycles and are followed by an instruction Byte or a confirmation Byte. The coded cycles consist in writing the data AAh to address X555h during the first cycle and data 55h to address XAAAh during the second cycle unless the Bypass Instruction feature is used). Address signals A15-A12 are Don't Care during the instruction Write cycles. However, the appropriate Sector Select (FS0-FS7 or CSBOOT0-CSBOOT3) must be selected. The primary and secondary Flash memories have the same instruction set (except for Read Primary Flash Identifier). The Sector Select signals determine which Flash memory is to receive and execute the instruction. The primary Flash memory is selected if any one of Sector Select (FS0-FS7) is High, and the secondary Flash memory is selected if any one of Sector Select (CSBOOT0-CSBOOT3) is High. #### Power-up Mode The PSD internal logic is reset upon Power-up to the Read mode. Sector Select (FS0-FS7 and CSBOOT0-CSBOOT3) must be held Low, and Write Strobe (WR, CNTL0) High, during Power-up for maximum security of the data contents and to remove the possibility of a byte being written on the first edge of Write Strobe (WR, CNTL0). Any Write cycle initiation is locked when V<sub>CC</sub> is below V<sub>LKO</sub>. #### **READ** Under typical conditions, the MCU may read the primary Flash memory or the secondary Flash memory using Read operations just as it would a ROM or RAM device. Alternately, the MCU may use Read operations to obtain status information about a Program or Erase cycle that is currently in progress. Lastly, the MCU may use instructions to read special data from these memory blocks. The following sections describe these Read functions. #### **Read Memory Contents** Primary Flash memory and secondary Flash memory are placed in the Read mode after Power-up, chip reset, or a Reset Flash instruction (see Table 28). The MCU can read the memory contents of the primary Flash memory or the secondary Flash memory by using Read operations any time the Read operation is not part of an instruction ## Read Primary Flash Identifier The primary Flash memory identifier is read with an instruction composed of 4 operations: 3 specific Write operations and a Read operation (see Table 28). The identifier for the device is E8h. #### **Read Memory Sector Protection Status** The primary Flash memory Sector Protection Status is read with an instruction composed of 4 operations: 3 specific Write operations and a Read operation (see Table 28). The Read operation produces 01h if the Flash memory sector is protected, or 00h if the sector is not protected. The sector protection status for all NVM blocks (primary Flash memory or secondary Flash memory) can also be read by the MCU accessing the Flash Protection and Flash Boot Protection registers in PSD I/O space. See Flash Memory Sector Protect, page 31, for register definitions. 477 ## Read the Erase/Program Status Bits The PSD provides several status bits to be used by the MCU to confirm the completion of an Erase or Program cycle of Flash memory. These status bits minimize the time that the MCU spends performing these tasks and are defined in Table 29. The status bits can be read as many times as needed. For Flash memory, the MCU can perform a Read operation to obtain these status bits while an Erase or Program instruction is being executed by the embedded algorithm. See PROGRAMMING FLASH MEMORY, page 28, for details. Table 29. Status Bit | Functional Block | FS0-FS7/CSBOOT0-<br>CSBOOT3 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | |------------------|-----------------------------|-----------------|----------------|---------------|-----|-----------------------|-----|-----|-----| | Flash Memory | V <sub>IH</sub> | Data<br>Polling | Toggle<br>Flag | Error<br>Flag | X | Erase<br>Time-<br>out | Х | Х | х | Note: 1. X = Not guaranteed value, can be read either 1 or 0. - 2. DQ7-DQ0 represent the Data Bus bits, D7-D0. - 3. FS0-FS7 and CSBOOT0-CSBOOT3 are active High. #### **Data Polling Flag (DQ7)** When erasing or programming in Flash memory, the Data Polling Flag (DQ7) bit outputs the complement of the bit being entered for programming/writing on the DQ7 bit. Once the Program instruction or the Write operation is completed, the true logic value is read on the Data Polling Flag (DQ7) bit (in a Read operation). - Data Polling is effective after the fourth Write pulse (for a Program instruction) or after the sixth Write pulse (for an Erase instruction). It must be performed at the address being programmed or at an address within the Flash memory sector being erased. - During an Erase cycle, the Data Polling Flag (DQ7) bit outputs a 0. After completion of the cycle, the Data Polling Flag (DQ7) bit outputs the last bit programmed (it is a 1 after erasing). - If the Byte to be programmed is in a protected Flash memory sector, the instruction is ignored. - If all the Flash memory sectors to be erased are protected, the Data Polling Flag (DQ7) bit is reset to 0 for about 100 μs, and then returns to the previous addressed byte. No erasure is performed. #### Toggle Flag (DQ6) The PSD offers another way for determining when the Flash memory Program cycle is completed. During the internal Write operation and when either the FS0-FS7 or CSBOOT0-CSBOOT3 is true, the Toggle Flag (DQ6) bit toggles from 0 to 1 and 1 to 0 on subsequent attempts to read any Byte of the memory. When the internal cycle is complete, the toggling stops and the data read on the Data Bus D0-D7 is the addressed memory Byte. The device is now accessible for a new Read or Write operation. The cycle is finished when two successive Reads yield the same output data. - The Toggle Flag (DQ6) bit is effective after the fourth Write pulse (for a Program instruction) or after the sixth Write pulse (for an Erase instruction). - If the Byte to be programmed belongs to a protected Flash memory sector, the instruction is ignored. - If all the Flash memory sectors selected for erasure are protected, the Toggle Flag (DQ6) bit toggles to 0 for about 100 µs and then returns to the previous addressed Byte. ### Error Flag (DQ5) During a normal Program or Erase cycle, the Error Flag (DQ5) bit is set to 0. This bit is set to 1 when there is a failure during Flash memory Byte Program, Sector Erase, or Bulk Erase cycle. In the case of Flash memory programming, the Error Flag (DQ5) bit indicates the attempt to program a Flash memory bit from the programmed state, 0, to the erased state, 1, which is not valid. The Error Flag (DQ5) bit may also indicate a Time-out condition while attempting to program a Byte. In case of an error in a Flash memory Sector Erase or Byte Program cycle, the Flash memory sector in which the error occurred or to which the programmed Byte belongs must no longer be used. Other Flash memory sectors may still be used. The Error Flag (DQ5) bit is reset after a Reset Flash instruction. ## **Erase Time-out Flag (DQ3)** The Erase Time-out Flag (DQ3) bit reflects the time-out period allowed between two consecutive Sector Erase instructions. The Erase Time-out Flag (DQ3) bit is reset to 0 after a Sector Erase cycle for a time period of 100 $\mu s$ + 20% unless an additional Sector Erase instruction is decoded. After this time period, or when the additional Sector Erase instruction is decoded, the Erase Time-out Flag (DQ3) bit is set to 1. ### PROGRAMMING FLASH MEMORY Flash memory must be erased prior to being programmed. The MCU may erase Flash memory all at once or by-sector. A Flash memory sector is erased to all 1s (FFh), and is programmed by setting selected bits to 0. Although Flash memory is erased by-sector, it is programmed Word-by-Word. The primary and secondary Flash memories require the MCU to send an instruction to program a Word or to erase sectors (see Table 28., page 24). Once the MCU issues a Flash memory Program or Erase instruction, it must check the status bits for completion. The embedded algorithms that are invoked inside the PSD support several means to provide status to the MCU. Status may be checked using any of three methods: Data Polling, Data Toggle, or the Ready/Busy (PE4) output pin. #### **Data Polling** Polling on the Data Polling Flag (DQ7) bit is a method of checking whether a Program or Erase cycle is in progress or has completed. Figure 7 shows the Data Polling algorithm. When the MCU issues a Program instruction, the embedded algorithm within the PSD begins. The MCU then reads the location of the Word to be programmed in Flash memory to check status. The Data Polling Flag (DQ7) bit of this location becomes the complement of b7 of the original data byte to be programmed. The MCU continues to poll this location, comparing the Data Polling Flag (DQ7) bit and monitoring the Error Flag (DQ5) bit. When the Data Polling Flag (DQ7) bit matches b7 of the original data, and the Error Flag (DQ5) bit remains 0, the embedded algorithm is complete. If the Error Flag (DQ5) bit is 1, the MCU should test the Data Polling Flag (DQ7) bit again since the Data Polling Flag (DQ7) bit may have changed simultaneously with the Error Flag (DQ5) bit (see Figure 7). The Error Flag (DQ5) bit is set if either an internal time-out occurred while the embedded algorithm attempted to program the Byte or if the MCU attempted to program a 1 to a bit that was not erased (not erased is logic 0). It is suggested (as with all Flash memories) to read the location again after the embedded programming algorithm has completed, to compare the Byte that was written to the Flash memory with the Byte that was intended to be written. When using the Data Polling method after an Erase cycle, Figure 7 still applies. However, the Data Polling Flag (DQ7) bit is 0 until the Erase cycle is complete. A 1 on the Error Flag (DQ5) bit indicates a time-out condition on the Erase cycle; a 0 indicates no error. The MCU can read any location within the sector being erased to get the Data Polling Flag (DQ7) bit and the Error Flag (DQ5) bit. PSDsoft generates ANSI C code functions which implement these Data Polling algorithms. Figure 7. Data Polling Flowchart #### **Data Toggle** Checking the Toggle Flag (DQ6) bit is a method of determining whether a Program or Erase cycle is in progress or has completed. Figure 8 shows the Data Toggle algorithm. When the MCU issues a Program instruction, the embedded algorithm within the PSD begins. The MCU then reads the location of the byte to be programmed in Flash memory to check status. The Toggle Flag (DQ6) bit of this location toggles each time the MCU reads this location until the embedded algorithm is complete. The MCU continues to read this location, checking the Toggle Flag (DQ6) bit and monitoring the Error Flag (DQ5) bit. When the Toggle Flag (DQ6) bit stops toggling (two consecutive reads yield the same value), and the Error Flag (DQ5) bit remains 0, the embedded algorithm is complete. If the Error Flag (DQ5) bit is 1, the MCU should test the Toggle Flag (DQ6) bit again, since the Toggle Flag (DQ6) bit may have changed simultaneously with the Error Flag (DQ5) bit (see Figure 8). The Error Flag (DQ5) bit is set if either an internal time-out occurred while the embedded algorithm attempted to program the byte, or if the MCU attempted to program a 1 to a bit that was not erased (not erased is logic 0). It is suggested (as with all Flash memories) to read the location again after the embedded programming algorithm has completed, to compare the Byte that was written to Flash memory with the Byte that was intended to be written. When using the Data Toggle method after an Erase cycle, Figure 8 still applies. the Toggle Flag (DQ6) bit toggles until the Erase cycle is complete. A 1 on the Error Flag (DQ5) bit indicates a time-out condition on the Erase cycle; a 0 indicates no error. The MCU can read any location within the sector being erased to get the Toggle Flag (DQ6) bit and the Error Flag (DQ5) bit. PSDsoft generates ANSI C code functions which implement these Data Toggling algorithms. **Unlock Bypass.** The Unlock Bypass instructions allow the system to program bytes to the Flash memories faster than using the standard Program instruction. The Unlock Bypass mode is entered by first initiating two Unlock cycles. This is followed by a third Write cycle containing the Unlock Bypass code, 20h (as shown in Table 28., page 24). The Flash memory then enters the Unlock Bypass mode. A two-cycle Unlock Bypass Program instruction is all that is required to program in this mode. The first cycle in this instruction contains the Unlock Bypass Program code, A0h. The second cycle contains the program address and data. Additional data is programmed in the same manner. These instructions dispense with the initial two Unlock cycles required in the standard Program instruction, resulting in faster total Flash memory programming. During the Unlock Bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset Flash instructions are valid. To exit the Unlock Bypass mode, the system must issue the two-cycle Unlock Bypass Reset Flash instruction. The first cycle must contain the data 90h; the second cycle, the data 00h. Addresses are Don't Care for both cycles. The Flash memory then returns to Read mode. Figure 8. Data Toggle Flowchart 477 ## **ERASING FLASH MEMORY** #### Flash Bulk Erase The Flash Bulk Erase instruction uses six Write operations followed by a Read operation of the status register, as described in Table 28., page 24. If any byte of the Bulk Erase instruction is wrong, the Bulk Erase instruction aborts and the device is reset to the Read Flash memory status. During a Bulk Erase, the memory status may be checked by reading the Error Flag (DQ5) bit, the Toggle Flag (DQ6) bit, and the Data Polling Flag (DQ7) bit, as detailed in PROGRAMMING FLASH MEMORY, page 28. The Error Flag (DQ5) bit returns a 1 if there has been an Erase Failure (maximum number of Erase cycles has been executed). It is not necessary to program the memory with 00h because the PSD automatically does this before erasing to 0FFh. During execution of the Bulk Erase instruction, the Flash memory does not accept any instructions. #### Flash Sector Erase The Sector Erase instruction uses six Write operations, as described in Table 28., page 24. Additional Flash Sector Erase codes and Flash memory sector addresses can be written subsequently to erase other Flash memory sectors in parallel, without further coded cycles, if the additional bytes are transmitted in a shorter time than the time-out period of about 100 µs. The input of a new Sector Erase code restarts the time-out period The status of the internal timer can be monitored through the level of the Erase Time-out Flag (DQ3) bit. If the Erase Time-out Flag (DQ3) bit is 0, the Sector Erase instruction has been received and the time-out period is counting. If the Erase Time-out Flag (DQ3) bit is 1, the time-out period has expired and the PSD is busy erasing the Flash memory sector(s). Before and during Erase time-out, any instruction other than Suspend Sector Erase and Resume Sector Erase instructions abort the cycle that is currently in progress, and reset the device to Read mode. It is not necessary to program the Flash memory sector with 00h as the PSD does this automatically before erasing (Byte=FFh). During a Sector Erase, the memory status may be checked by reading the Error Flag (DQ5) bit, the Toggle Flag (DQ6) bit, and the Data Polling Flag (DQ7) bit, as detailed in PROGRAMMING FLASH MEMORY, page 28. During execution of the Erase cycle, the Flash memory accepts only Reset and Suspend Sector Erase instructions. Erasure of one Flash memory sector may be suspended, in order to read data from another Flash memory sector, and then resumed #### **Suspend Sector Erase** When a Sector Erase cycle is in progress, the Suspend Sector Erase instruction can be used to suspend the cycle by writing 0B0h to any even address when an appropriate Sector Select (FS0-FS7 or CSBOOT0-CSBOOT3) is High. (See Table 28., page 24). This allows reading of data from another Flash memory sector after the Erase cycle has been suspended. Suspend Sector Erase is accepted only during an Erase cycle and defaults to Read mode. A Suspend Sector Erase instruction executed during an Erase time-out period, in addition to suspending the Erase cycle, terminates the time out period. The Toggle Flag (DQ6) bit stops toggling when the PSD internal logic is suspended. The status of this bit must be monitored at an address within the Flash memory sector being erased. The Toggle Flag (DQ6) bit stops toggling between 0.1 µs and 15 µs after the Suspend Sector Erase instruction has been executed. The PSD is then automatically set to Read mode. If an Suspend Sector Erase instruction was executed, the following rules apply: - Attempting to read from a Flash memory sector that was being erased outputs invalid data. - Reading from a Flash sector that was not being erased is valid. - The Flash memory cannot be programmed, and only responds to Resume Sector Erase and Reset Flash instructions (Read is an operation and is allowed). - If a Reset Flash instruction is received, data in the Flash memory sector that was being erased is invalid. #### **Resume Sector Erase** If a Suspend Sector Erase instruction was previously executed, the erase cycle may be resumed with this instruction. The Resume Sector Erase instruction consists in writing 030h to any even address while an appropriate Sector Select (FS0-FS7 or CSBOOT0-CSBOOT3) is High. (See Table 28., page 24.) ### SPECIFIC FEATURES #### **Flash Memory Sector Protect** Each primary and secondary Flash memory sector can be separately protected against Program and Erase cycles. Sector Protection provides additional data security because it disables all Program or Erase cycles. This mode can be activated through the JTAG/ISP Port or a Device Programmer. Sector protection can be selected for each sector using the PSDsoft program. This automatically protects selected sectors when the device is programmed through the JTAG Port or a Device Programmer. Flash memory sectors can be unprotected to allow updating of their contents using the JTAG Port or a Device Programmer. The MCU can read (but cannot change) the sector protection bits. Any attempt to program or erase a protected Flash memory sector is ignored by the device. The Verify operation results in a read of the protected data. The retention of the Protection status is thus ensured. The sector protection status can be read by the MCU through the primary and secondary Flash memory protection registers (in the CSIOP block). See Table 18., page 18 and Table 19., page 19. #### **Reset Flash** The Reset Flash instruction consists of one Write cycle (see Table 28., page 24). It can also be optionally preceded by the standard two write decoding cycles (writing AAh to AAAh and 55h to 554h). It must be executed after: - Reading the Flash Protection Status or Flash ID using the Flash instruction. - An Error condition has occurred (and the device has set the Error Flag (DQ5) bit to 1) during a Flash memory Program or Erase cycle. The Reset Flash instruction puts the Flash memory back into normal Read mode immediately. If an Error condition has occurred (and the device has set the Error Flag (DQ5) bit to 1) the Flash memory is put back into normal Read mode within 25 $\mu s$ of the Reset Flash instruction having been issued. The Reset Flash instruction is ignored when it is issued during a Program or Bulk Erase cycle of the Flash memory. The Reset Flash instruction aborts any on-going Sector Erase cycle, and returns the Flash memory to the normal Read mode within $25\mu s$ . ## Reset (RESET) Signal A pulse on Reset ( $\overline{\text{RESET}}$ ) aborts any cycle that is in progress, and resets the Flash memory to the Read mode. When the reset occurs during a Program or Erase cycle, the Flash memory takes up to 25 $\mu$ s to return to the Read mode. It is recommended that the Reset (RESET) pulse (except for Power-Up Reset, described in Power-Up Reset, page 71) be at least 25 $\mu$ s so that the Flash memory is always ready for the MCU to fetch the bootstrap instructions after the Reset cycle is complete. #### SRAM The SRAM is enabled when SRAM Select (RS0) from the DPLD is High. SRAM Select (RS0) can contain up to three product terms, allowing flexible memory mapping. The SRAM can be backed up using an external battery. The external battery should be connected to Voltage Stand-by (VSTBY, PE6). If you have an external battery connected to the PSD, the contents of the SRAM are retained in the event of a power loss. The contents of the SRAM are retained so long as the battery voltage remains at 2 V or greater. If the supply voltage falls below the battery voltage, an internal power switch-over to the battery occurs. PE7 can be configured as an output that indicates when power is being drawn from the external battery. Battery-on Indicator (VBATON, PE7) is High when the supply voltage falls below the battery voltage and the battery on Voltage Stand-by (VST-BY, PE6) is supplying power to the internal SRAM. SRAM Select (RS0), Voltage Stand-by (VSTBY, PC2) and Battery-on Indicator (VBATON, PC4) are all configured using PSDsoft Express Configuration. The SRAM Select (RS0), VBATON and VSTBY are all configured using PSDsoft. ## SECTOR SELECT AND SRAM SELECT Sector Select (FS0-FS7 for primary Flash memory, CSBOOT0-CSBOOT3 for secondary Flash memory) and SRAM Select (RS0) are all outputs of the DPLD. They are setup using PSDsoft. The following rules apply to the equations for these signals: - 1. Primary Flash memory and secondary Flash memory Sector Select signals must *not* be larger than the physical sector size. - Any primary Flash memory sector must not be mapped in the same memory space as another primary Flash memory sector. - A secondary Flash memory sector must not be mapped in the same memory space as another secondary Flash memory sector. - 4. SRAM and I/O spaces must not overlap. - A secondary Flash memory sector may overlap a primary Flash memory sector. In case of overlap, priority is given to the secondary Flash memory sector. - SRAM and I/O spaces may overlap any other memory sector. Priority is given to the SRAM and I/O. #### Example FS0 is valid when the address is in the range of 8000h to BFFFh, CSBOOT0 is valid from 8000h to 9FFFh, and RS0 is valid from 8000h to 87FFh. Any address in the range of RS0 always accesses the SRAM. Any address in the range of CSBOOT0 greater than 87FFh (and less than 9FFFh) automatically addresses secondary Flash memory segment 0. Any address greater than 9FFFh accesses the primary Flash memory segment 0. You can see that half of the primary Flash memory segment 0 and one-fourth of secondary Flash memory segment 0 cannot be accessed in this example. Also note that an equation that defined FS1 to anywhere in the range of 8000h to BFFFh would *not* be valid. Figure 9 shows the priority levels for all memory components. Any component on a higher level can overlap and has priority over any component on a lower level. Components on the same level must not overlap. Level one has the highest priority and level 3 has the lowest. ## Memory Select Configuration for MCUs with Separate Program and Data Spaces The 80C51 and compatible family of MCUs have separate address spaces for Program memory (selected using Program Select Enable (PSEN, CNTL2)) and Data memory (selected using Read Strobe (RD, CNTL1)). Any of the memories within the PSD can reside in either space or both spaces. This is controlled through manipulation of the VM register that resides in the CSIOP space. The VM register is set using PSDsoft to have an initial value. It can subsequently be changed by the MCU so that memory mapping can be changed on-the-fly. For example, you may wish to have SRAM and primary Flash memory in the Data space at Boot-up, and secondary Flash memory in the Program space at Boot-up, and later swap the primary and secondary Flash memories. This is easily done with the VM register by using PSDsoft to configure it for Boot-up and having the MCU change it when desired. Table 24., page 20 describes the VM Register. Figure 9. Priority Level of Memory and I/O Components # **Configuration Modes for MCUs with Separate Program and Data Spaces** **Separate Space Modes.** Program space is separated from Data space. For example, Program Select Enable (PSEN, CNTL2) is used to access the program code from the primary Flash memory, while Read Strobe (RD, CNTL1) is used to access data from the secondary Flash memory, SRAM and I/O Port blocks. This configuration requires the VM register to be set to 0Ch (see Figure 10). Combined Space Modes. The Program and Data spaces are combined into one memory space that allows the primary Flash memory, secondary Flash memory, and SRAM to be accessed by either Program Select Enable (PSEN, CNTL2) or Read Strobe (RD, CNTL1). For example, to configure the primary Flash memory in Combined space, bits b2 and b4 of the VM register are set to 1 (see Figure 11). Figure 10. 8031 Memory Modules - Separate Space Figure 11. 8031 Memory Modules - Combined Space ## **PAGE REGISTER** The 8-bit Page Register increases the addressing capability of the MCU by a factor of up to 256. The contents of the register can also be read by the MCU. The outputs of the Page Register (PGR0-PGR7) are inputs to the DPLD decoder and can be included in the Sector Select (FS0-FS7, CSBOOT0-CSBOOT3), and SRAM Select (RS0) equations. If memory paging is not needed, or if not all 8 page register bits are needed for memory paging, then these bits may be used in the CPLD for general logic. See Application Note *AN1154*. Figure 12 shows the Page Register. The eight flipflops in the register are connected to the internal data bus D0-D7. The MCU can write to or read from the Page Register. The Page Register can be accessed at address location CSIOP + E0h. Figure 12. Page Register ## **MEMORY ID REGISTERS** The 8-bit Read-Only Memory Status Registers are included in the CSIOP space. The user can determine the memory configuration of the PSD device by reading the Memory ID0 and ID1 Registers. The contents of the registers are defined in Table 25 and Table 26., page 20. ### **PLDS** The PLDs bring programmable logic functionality to the PSD. After specifying the logic for the PLDs in PSDsoft, the logic is programmed into the device and available upon Power-up. The PSD contains two PLDs: the Decode PLD (DPLD), and the Complex PLD (CPLD). The PLDs are briefly discussed in the next few paragraphs, and in more detail in Decode PLD (DPLD), page 37, and in Complex PLD (CPLD), page 38. Figure 13., page 36 shows the configuration of the PLDs. The DPLD performs address decoding for Select signals for internal components, such as memory, registers, and I/O ports. The CPLD can be used for logic functions, such as loadable counters and shift registers, state machines, and encoding and decoding logic. These logic functions can be constructed using the 16 Output Macrocells (OMC), 24 Input Macrocells (IMC), and the AND Array. The CPLD can also be used to generate External Chip Select (ECS0-ECS2) signals. The AND Array is used to form product terms. These product terms are specified using PSDsoft. An Input Bus consisting of 82 signals is connected to the PLDs. The signals are shown in Table 30. #### The Turbo Bit in PSD The PLDs in the PSD can minimize power consumption by switching to standby when inputs remain unchanged for an extended time of about 70ns. Resetting the Turbo bit to 0 (Bit 3 of PMMR0) automatically places the PLDs into standby if no inputs are changing. Turning the Turbo mode off increases propagation delays while reducing power consumption. See POWER MANAGEMENT, page 67, on how to set the Turbo bit. Additionally, five bits are available in PMMR2 to block MCU control signals from entering the PLDs. This reduces power consumption and can be used only when these MCU control signals are not used in PLD logic equations. Each of the two PLDs has unique characteristics suited for its applications. They are described in the following sections. Table 30. DPLD and CPLD Inputs | Input Source | Input Name | Number<br>of<br>Signals | | |-------------------------------------------------|----------------|-------------------------|--| | MCU Address Bus <sup>1</sup> | A15-A0 | 16 | | | MCU Control Signals | CNTL2-CNTL0 | 3 | | | Reset | RST | 1 | | | Power-down | PDN | 1 | | | Port A Input<br>Macrocells | PA7-PA0 | 8 | | | Port B Input<br>Macrocells | PB7-PB0 | 8 | | | Port C Input<br>Macrocells | PC7-PC0 | 8 | | | Port D Inputs | PD3-PD0 | 4 | | | Port F Inputs | PF7-PF0 | 8 | | | Page Register | PGR7-PGR0 | 8 | | | Macrocell A Feedback | MCELLA.FB7-FB0 | 8 | | | Macrocell B Feedback | MCELLB.FB7-FB0 | 8 | | | Secondary Flash<br>memory Program<br>Status Bit | Ready/Busy | 1 | | Note: 1. The address inputs are A19-A4 in 80C51XA mode. 477 # Decode PLD (DPLD) The DPLD, shown in Figure 14, is used for decoding the address for internal and external components. The DPLD can be used to generate the following decode signals: - 8 Sector Select (FS0-FS7) signals for the primary Flash memory (three product terms each) - 4 Sector Select (CSBOOT0-CSBOOT3) signals for the secondary Flash memory (three product terms each) - 1 internal SRAM Select (RS0) signal (three product terms) - 1 internal CSIOP Select (PSD Configuration Register) signal - 1 JTAG Select signal (enables JTAG/ISP on Port E) - 2 internal Peripheral Select signals (Peripheral I/O mode). Figure 14. DPLD Logic Array Note: 1. The address inputs are A19-A4 in 80C51XA mode. 2. Additional address lines can be brought into PSD via Port A, B, C, D or F. ## **Complex PLD (CPLD)** The CPLD can be used to implement system logic functions, such as loadable counters and shift registers, system mailboxes, handshaking protocols, state machines, and random logic. The CPLD can also be used to generate three External Chip Select (ECS0-ECS2), routed to Port D. Although External Chip Select (ECS0-ECS2) can be produced by any Output Macrocell (OMC), these three External Chip Select (ECS0-ECS2) on Port D do not consume any Output Macrocells (OMC). As shown in Figure 13., page 36, the CPLD has the following blocks: - 24 Input Macrocells (IMC) - 16 Output Macrocells (OMC) - Macrocell Allocator - Product Term Allocator - AND Array capable of generating up to 137 product terms - Four I/O Ports. Each of the blocks are described in the sections that follow. The Input Macrocells (IMC) and Output Macrocells (OMC) are connected to the PSD internal data bus and can be directly accessed by the MCU. This enables the MCU software to load data into the Output Macrocells (OMC) or read data from both the Input and Output Macrocells (IMC and OMC). This feature allows efficient implementation of system logic and eliminates the need to connect the data bus to the AND Array as required in most standard PLD macrocell architectures. AI02874b § ₽ SELECT | o G INPUT MACROCELLS ΜÜ INPUT DIR O LATCHED ADDRESS OUT ø CPLD OUTPUT I/O PORTS عا XUM XUM PDR DATA ALE/AS |¥| |X MCU ADDRESS/DATA BUS DATA LOAD CONTROL XUM MCU LOAD MCU DATA IN PR DI LD D/T Q D/T/JK FF SELECT Ч PT INPUT LATCH GATE/CLOCK PT OUTPUT ENABLE (OE) CPLD MACROCELLS MACROCELL FEEDBACK PT PRESET I/O PORT INPUT UP TO 10 PRODUCT TERMS XUM POLARITY SELECT PRODUCT TERM ALLOCATOR PT CLEAR GLOBAL CLOCK SELECT PT CLOCK PLD INPUT BUS Figure 15. Macrocell and I/O Port PLD INPUT BUS ## **Output Macrocell (OMC)** Eight of the Output Macrocells (OMC) are connected to Port A pins and are named as McellA0-McellA7. The other eight macrocells are connected to Port B pins and are named as McellB0-McellB7. The Output Macrocell (OMC) architecture is shown in Figure 16., page 42. As shown in the figure, there are native product terms available from the AND Array, and borrowed product terms available (if unused) from other Output Macrocells (OMC). The polarity of the product term is controlled by the XOR gate. The Output Macrocell (OMC) can implement either sequential logic, using the flip-flop element, or combinatorial logic. The multiplexer selects between the sequential or combinatorial logic outputs. The multiplexer output can drive a port pin and has a feedback path to the AND Array inputs. The flip-flop in the Output Macrocell (OMC) block can be configured as a D, T, JK, or SR type in the PSDsoft program. The flip-flop's clock, preset, and clear inputs may be driven from a product term of the AND Array. Alternatively, CLKIN (PD1) can be used for the clock input to the flip-flop. The flip-flop is clocked to the rising edge of CLKIN (PD1). The preset and clear are active High inputs. Each clear input can use up to two product terms. **Table 31. Output Macrocell Port and Data Bit Assignments** | Output<br>Macrocell | Port<br>Assignment | Native Product Terms | Maximum Borrowed<br>Product Terms | Data Bit for Loading or<br>Reading | |---------------------|--------------------|----------------------|-----------------------------------|------------------------------------| | McellA0 | Port A0 | 3 | 6 | D0 | | McellA1 | Port A1 | 3 | 6 | D1 | | McellA2 | Port A2 | 3 | 6 | D2 | | McellA3 | Port A3 | 3 | 6 | D3 | | McellA4 | Port A4 | 3 | 6 | D4 | | McellA5 | Port A5 | 3 | 6 | D5 | | McellA6 | Port A6 | 3 | 6 | D6 | | McellA7 | Port A7 | 3 | 6 | D7 | | McellB0 | Port B0 | 4 | 5 | D0 | | McellB1 | Port B1 | 4 | 5 | D1 | | McellB2 | Port B2 | 4 | 5 | D2 | | McellB3 | Port B3 | 4 | 5 | D3 | | McellB4 | Port B4 | 4 | 6 | D4 | | McellB5 | Port B5 | 4 | 6 | D5 | | McellB6 | Port B6 | 4 | 6 | D6 | | McellB7 | Port B7 | 4 | 6 | D7 | #### **Product Term Allocator** The CPLD has a Product Term Allocator. The PS-Dsoft uses the Product Term Allocator to borrow and place product terms from one macrocell to another. The following list summarizes how product terms are allocated: - McellA0-McellA7 all have three native product terms and may borrow up to six more - McellB0-McellB3 all have four native product terms and may borrow up to five more - McellB4-McellB7 all have four native product terms and may borrow up to six more. Each macrocell may only borrow product terms from certain other macrocells. Product terms already in use by one macrocell are not available for another macrocell. If an equation requires more product terms than are available to it, then "external" product terms are required that consume other Output Macrocells (OMC). If external product terms are used, extra delay is added for the equation that required the extra product terms. This is called product term expansion. PSDsoft performs this expansion as needed. Loading and Reading the Output Macrocells (OMC). The Output Macrocells (OMC) block occupies a memory location in the MCU address space, as defined by the CSIOP block (see I/O PORTS, page 56). The flip-flops in each of the 16 Output Macrocells (OMC) can be loaded from the data bus by a MCU. Loading the Output Macrocells (OMC) with data from the MCU takes priority over internal functions. As such, the preset, clear, and clock inputs to the flip-flop can be overridden by the MCU. The ability to load the flip-flops and read them back is useful in such applications as loadable counters and shift registers, mailboxes, and handshaking protocols. Data can be loaded to the Output Macrocells $(\underline{OMC})$ on the trailing edge of the Write Strobe (WR,CNTL0) signal. #### The OMC Mask Register There is one Mask Register for each of the two groups of eight Output Macrocells (OMC). The Mask Registers can be used to block the loading of data to individual Output Macrocells (OMC). The default value for the Mask Registers is 00h, which allows loading of the Output Macrocells (OMC). When a given bit in a Mask Register is set to a 1, the MCU is blocked from writing to the associated Output Macrocells (OMC). For example, suppose McellA0-McellA3 are being used for a state machine. You would not want a MCU write to McellA to overwrite the state machine registers. Therefore, you would want to load the Mask Register for McellA (Mask Macrocell AB) with the value 0Fh. ## The Output Enable of the OMC The Output Macrocells (OMC) block can be connected to an I/O port pin as a PLD output. The output enable of each port pin driver is controlled by a single product term from the AND Array, OR'ed with the Direction Register output. The pin is enabled upon Power-up if no output enable equation is defined and if the pin is declared as a PLD output in PSDsoft. If the Output Macrocell (OMC) output is declared as an internal node and not as a port pin output in the PSDabel file, the port pin can be used for other I/O functions. The internal node feedback can be routed as an input to the AND Array. **5**7 Figure 16. CPLD Output Macrocell **47/** 42/98 ## Input Macrocells (IMC) The CPLD has 24 Input Macrocells (IMC), one for each pin on Ports A, B, and C. The architecture of the Input Macrocells (IMC) is shown in Figure 17., page 44. The Input Macrocells (IMC) are individually configurable, and can be used as a latch, register, or to pass incoming Port signals prior to driving them onto the PLD input bus. The outputs of the Input Macrocells (IMC) can be read by the MCU through the internal data bus. The enable for the latch and clock for the register are driven by a multiplexer whose inputs are a product term from the CPLD AND Array or the MCU Address Strobe (ALE/AS). Each product term output is used to latch or clock four Input Macrocells (IMC). Port inputs 3-0 can be controlled by one product term and 7-4 by another. Configurations for the Input Macrocells (IMC) are specified by PSDsoft. Outputs of the Input Macrocells (IMC) can be read by the MCU via the IMC buffer. See I/O PORTS, page 56. Input Macrocells (IMC) can use Address Strobe (ALE/AS, PD0) to latch address bits higher than A15. Any latched addresses are routed to the PLDs as inputs. Input Macrocells (IMC) are particularly useful with handshaking communication applications where two processors pass data back and forth through a common mailbox. Figure 18., page 45 shows a typical configuration where the Master MCU writes to the Port A Data Out Register. This, in turn, can be read by the Slave MCU via the activation of the "Slave-Read" output enable product term. The Slave can also write to the Port A Input Macrocells (IMC) and the Master can then read the Input Macrocells (IMC) directly. Note that the "Slave-Read" and "Slave-Wr" signals are product terms that are derived from the Slave MCU inputs Read Strobe (RD, CNTL1), Write Strobe (WR, CNTL0), and Slave\_CS. Figure 17. Input Macrocell Figure 18. Handshaking Communication Using Input Macrocells # **External Chip** The CPLD also provides eight Chip Select outputs that can be used to select external devices. The Chip Selects can be routed to either Port C or Port F, depending on the pin declaration in the PSD-soft. Each Chip Select (ECS0-ECS7) consists of one product term that can be configured active High or Low. The Output Enable of the pin is controlled by either the Output Enable product term or the Direction Register (see Figure 19). Figure 19. External Chip Select # **MCU BUS INTERFACE** The "no-glue logic" MCU Bus Interface block can be directly connected to most popular MCUs and their control signals. Key 8-bit MCUs, with their bus types and control signals, are shown in Table 32. The interface type is specified using the PSD-soft. Table 32. MCUs and their Control Signals | MCU | Data Bus Width | CNTL0 | CNTL1 | CNTL2 | PC7 | PD0 <sup>2</sup> | ADIO0 | PA3-PA0 | PA7-PA4 | |-----------|----------------|-------|-------|----------------------|----------------------|----------------------|-------|----------------------|----------------------| | 8031/8051 | 8 | WR | RD | PSEN | (Note <sup>1</sup> ) | ALE | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 80C51XA | 8 | WR | RD | PSEN | (Note <sup>1</sup> ) | ALE | A4 | A3-A0 | (Note <sup>1</sup> ) | | 80C251 | 8 | WR | PSEN | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | ALE | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 80C251 | 8 | WR | RD | PSEN | (Note <sup>1</sup> ) | ALE | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 80198 | 8 | WR | RD | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | ALE | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 68HC11 | 8 | R/W | Е | (Note <sup>1</sup> ) | (Note 1) | AS | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 68HC05C0 | 8 | WR | RD | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | AS | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 68HC912 | 8 | R/W | Е | (Note <sup>1</sup> ) | DBE | AS | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | Z80 | 8 | WR | RD | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | A0 | D3-D0 | D7-D4 | | Z8 | 8 | R/W | DS | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | ĀS | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | 68330 | 8 | R/W | DS | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | AS | A0 | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | | M37702M2 | 8 | R/W | Ē | (Note <sup>1</sup> ) | (Note <sup>1</sup> ) | ALE | A0 | D3-D0 | D7-D4 | Note: 1. Unused CNTL2 pin can be configured as PLD input. Other unused pins (PD3-PD0, PA3-PA0) can be configured for other I/O functions <sup>2.</sup> ALE/AS input is optional for MCUs with a non-multiplexed bus ## **PSD Interface to a Multiplexed 8-Bit Bus** Figure 20 shows an example of a system using a MCU with an 8-bit multiplexed bus and a PSD. The ADIO port on the PSD is connected directly to the MCU address/data bus. Address Strobe (ALE/AS, PD0) latches the address signals internally. Latched addresses can be brought out to Port E, For G. The PSD drives the ADIO data bus only when one of its internal resources is accessed and Read Strobe (RD, CNTL1) is active. Should the system address bus exceed sixteen bits, Ports A, B, C, or F may be used as additional address in- MCU **PSD** AD7-AD0 A7-A0 **PORT** (OPTIONAL) ADIO PORT A15-A8 A15-A8 **PORT** G (OPTIONAL) $\overline{\mathsf{WR}}$ WR (CNTRLO) RD RD (CNTRL1) PORT A23-A16 BHE **BHE (CNTRL2)** A, B (OPTIONAL) RST or C ALE ALE (PD0) PORT D RESET AI02878D Figure 20. An Example of a Typical 8-bit Multiplexed Bus Interface **57** ## **PSD Interface to a Non-Multiplexed 8-Bit Bus** Figure 21 shows an example of a system using a MCU with an 8-bit non-multiplexed bus and a PSD. The address bus is connected to the ADIO Port, and the data bus is connected to Port F. Port F is in tri-state mode when the PSD is not accessed by the MCU. Should the system address bus exceed sixteen bits, Ports A, B or C may be used for additional address inputs. #### **MCU Bus Interface Examples** Figures 22 through Figure 25., page 55 show examples of the basic connections between the PSD and some popular MCUs. The PSD Control input pins are labeled as to the MCU function for which they are configured. The MCU bus interface is specified using the PSDsoft. Figure 21. An Example of a Typical 8-bit Non-Multiplexed Bus Interface #### 80C31 Figure 22 shows the bus interface for the 80C31, which has an 8-bit multiplexed address/data bus. The lower address byte is multiplexed with the data bus. The MCU control signals Program Select Enable (PSEN, CNTL2), Read Strobe (RD, CNTL1), and Write Strobe (WR, CNTL0) may be used for accessing the internal memory and I/O Ports blocks. Address Strobe (ALE/AS, PD0) latches the address. Figure 22. Interfacing the PSD with an 80C31 #### 80C251 The Intel 80C251 MCU features a user-configurable bus interface with four possible bus configurations, as shown in Table 33. The first configuration is 80C31 compatible, and the bus interface to the PSD is identical to that shown in Figure 22., page 50. The second and third configurations have the same bus connection as shown in Table 34., page 52. There is only one Read Strobe (PSEN) connected to CNTL1 on the PSD. The A16 connection to PA0 allows for a larger address input to the PSD. The fourth configuration is shown in Figure 23., page 53. Read Strobe (RD) is connected to CNTL1 and Program Select Enable (PSEN) is connected to CNTL2. The 80C251 has two major operating modes: Page mode and Non-page mode. In Non-page mode, the data is multiplexed with the lower address byte, and Address Strobe (ALE/AS, PD0) is active in every bus cycle. In Page mode, data (D7-D0) is multiplexed with address (A15-A8). In a bus cycle where there is a Page hit, Address Strobe (ALE/AS, PD0) is not active and only addresses (A7-A0) are changing. The PSD supports both modes. In Page Mode, the PSD bus timing is identical to Non-Page Mode except the address hold time and setup time with respect to Address Strobe (ALE/AS, PD0) is not required. The PSD access time is measured from address (A7-A0) valid to data in valid. Table 33. 80C251 Configurations | Configuration | 80C251 Read/Write Pins | Connecting to PSD Pins | Page Mode | |---------------|------------------------|-------------------------|------------------------------------------| | 1 | WR | CNTL0 | Non-Page Mode, 80C31 | | | RD | CNTL1 | compatible A7-A0 multiplex with | | | PSEN | CNTL2 | D7-D0 | | 2 | WR | CNTL0 | Non-Page Mode | | | PSEN only | CNTL1 | A7-A0 multiplex with D7-D0 | | 3 | WR | CNTL0 | Page Mode | | | PSEN only | CNTL1 | A15-A8 multiplex with D7-D0 | | 4 | WR<br>RD<br>PSEN | CNTL0<br>CNTL1<br>CNTL2 | Page Mode<br>A15-A8 multiplex with D7-D0 | Table 34. Interfacing the PSD with the 80C251, with One Read Input Note: 1. The A16 and A17 connections are optional. 2. In non-Page-Mode, AD7-AD0 connects to ADIO7-ADIO0. Figure 23. Interfacing the PSD with the 80C251, with RD and PSEN Inputs #### 80C51XA The Philips 80C51XA MCU family supports an 8or 16-bit multiplexed bus that can have burst cycles. Address bits (A3-A0) are not multiplexed, while (A19-A4) are multiplexed with data bits (D15-D0) in 16-bit mode. In 8-bit mode, (A11-A4) are multiplexed with data bits (D7-D0). The 80C51XA can be configured to operate in eight-bit data mode (as shown in Figure 24). The 80C51XA improves bus throughput and performance by executing burst cycles for code fetches. In Burst Mode, address A19-A4 are latched internally by the PSD, while the 80C51XA changes the A3-A0 signals to fetch up to 16 bytes of code. The PSD access time is then measured from address A3-A0 valid to data in valid. The PSD bus timing requirement in Burst Mode is identical to the normal bus cycle, except the address setup and hold time with respect to Address Strobe (ALE/AS, PD0) does not apply. Figure 24. Interfacing the PSD with the 80C51X, 8-bit Data Bus #### 68HC11 Figure 25 shows a bus interface to a 68HC11 where the PSD is configured in 8-bit multiplexed mode with E and R/W settings. The DPLD can be used to generate the READ and WR signals for external devices. Figure 25. Interfacing the PSD with a 68HC11 # I/O PORTS There are seven programmable I/O ports: Ports A, B, C, D, E and F. Each of the ports is eight bits except for Port D, which is 4 bits. Each port pin is individually user-configurable, thus allowing multiple functions per port. The ports are configured using PSDsoft or by the MCU writing to on-chip registers in the CSIOP space. The topics discussed in this section are: - General Port architecture - Port operating modes - Port Configuration Registers (PCR) - Port Data Registers - Individual Port functionality. #### **General Port Architecture** The general architecture of the I/O Port block is shown in Figure 26., page 57. Individual Port architectures are shown in Figure 28., page 63 to Figure 30., page 66. In general, once the purpose for a port pin has been defined, that pin is no longer available for other purposes. Exceptions are noted As shown in Figure 26., page 57, the ports contain an output multiplexer whose select signals are driven by the configuration bits in the Control Registers (Ports E, F and G only) and PSDsoft Configuration. Inputs to the multiplexer include the following: - Output data from the Data Out register - Latched address outputs - CPLD macrocell output - External Chip Select (ECS0-ECS2) from the CPLD. The Port Data Buffer (PDB) is a tri-state buffer that allows only one source at a time to be read. The Port Data Buffer (PDB) is connected to the Internal Data Bus for feedback and can be read by the MCU. The Data Out and macrocell outputs, Direction and Control Registers, and port pin input are all connected to the Port Data Buffer (PDB). The Port pin's tri-state output driver enable is controlled by a two input OR gate whose inputs come from the CPLD AND Array enable product term and the Direction Register. If the enable product term of any of the Array outputs is not defined and that port pin is not defined as a CPLD output in the PSDabel file, then the Direction Register has sole control of the buffer that drives the port pin. The contents of these registers can be altered by the MCU. The Port Data Buffer (PDB) feedback path allows the MCU to check the contents of the registers. Ports A, B, and C have embedded Input Macrocells (IMC). The Input Macrocells (IMC) can be configured as latches, registers, or direct inputs to the PLDs. The latches and registers are clocked by Address Strobe (ALE/AS, PD0) or a product term from the PLD AND Array. The outputs from the Input Macrocells (IMC) drive the PLD input bus and can be read by the MCU. See Input Macrocell, page 44. ## **Port Operating Modes** The I/O Ports have several modes of operation. Some modes can be defined using PSDabel, some by the MCU writing to the Registers in CSIOP space, and some by both. The modes that can only be defined using PSDsoft must be programmed into the device and cannot be changed unless the device is reprogrammed. The modes that can be changed by the MCU can be done so dynamically at run-time. The PLD I/O, Data Port, Address Input, Peripheral I/O and MCU Reset modes are the only modes that must be defined before programming the device. All other modes can be changed by the MCU at run-time. Table 35., page 58 summarizes which modes are available on each port. Table 38., page 61 shows how and where the different modes are configured. Each of the port operating modes are described in the following sections. DATA OUT REG. DATA OUT Q $\overline{\mathsf{WR}}$ ADDRESS ADDRESS PORT PIN D Q OUTPUT MUX ALE G MACROCELL OUTPUTS EXT CS READ MUX INTERNAL DATA BUS OUTPUT SELECT D DATA IN В CONTROL REG. **ENABLE OUT** D WR DIR REG. D Q WR **ENABLE PRODUCT TERM (.OE)** INPUT MACROCELL CPLD-INPUT AI02885 Figure 26. General I/O Port Architecture #### MCU I/O Mode In the MCU I/O mode, the MCU uses the I/O Ports block to expand its own I/O ports. By setting up the CSIOP space, the ports on the PSD are mapped into the MCU address space. The addresses of the ports are listed in Table 5., page 16. A port pin can be put into MCU I/O mode by writing a 0 to the corresponding bit in the Control Register (Ports E, F and G). The MCU I/O direction may be changed by writing to the corresponding bit in the Direction Register, or by the output enable product term. See Direction Register, page 61. When the pin is configured as an output, the content of the Data Out Register drives the pin. When configured as an input, the MCU can read the port input through the Data In buffer. See Figure 26., page 57. Ports A, B and C do not have Control Registers, and are in MCU I/O mode by default. They can be used for PLD I/O if they are specified in PSDsoft. #### PLD I/O Mode The PLD I/O Mode uses a port as an input to the CPLD's Input Macrocells (IMC), and/or as an output from the CPLD's Output Macrocells (OMC). The output can be tri-stated with a control signal. This output enable control signal can be defined by a product term from the PLD, or by resetting the corresponding bit in the Direction Register to 0. The corresponding bit in the Direction Register must not be set to 1 if the pin is defined as a PLD input pin in PSDsoft. The PLD I/O mode is specified in PSDsoft by declaring the port pins, and then specifying an equation in PSDsoft. #### **Address Out Mode** For MCUs with a multiplexed address/data bus, Address Out Mode can be used to drive latched addresses on to the port pins. These port pins can, in turn, drive external devices. Either the output enable or the corresponding bits of both the Direction Register and Control Register must be set to a 1 for pins to use Address Out Mode. This must be done by the MCU at run-time. See Table 37., page 59 for the address output pin assignments on Ports E, F and G for various MCUs. Note: Do not drive address signals with Address Out Mode to an external memory device if it is intended for the MCU to Boot from the external device. The MCU must first Boot from PSD memory so the Direction and Control register bits can be set. **Table 35. Port Operating Modes** | Port Mode | Port A | Port B | Port C | Port D | Port E | Port F | Port G | |-----------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-----------------------|----------------------|------------------------|----------------------------| | MCU I/O | Yes | PLD I/O<br>McellA Outputs<br>McellB Outputs<br>Additional Ext. CS Outputs<br>PLD Inputs | Yes<br>No<br>No<br>Yes | No<br>Yes<br>No<br>Yes | No<br>No<br>Yes<br>Yes | No<br>No<br>No<br>Yes | No<br>No<br>No<br>No | No<br>No<br>Yes<br>Yes | No<br>No<br>No<br>No | | Address Out | No | No | No | No | Yes (A7-A0) | Yes (A7-A0) | Yes (A7-A0)<br>or (A15-A8) | | Address In | Yes | Yes | Yes | Yes | No | Yes | No | | Data Port | No | No | No | No | No | Yes | No | | Peripheral I/O | No | No | No | No | No | Yes | No | | JTAG ISP | No | No | No | No | Yes <sup>1</sup> | No | No | Note: 1. Can be multiplexed with other I/O functions. **Table 36. Port Operating Mode Settings** | Mode | Defined in PSDsoft | Control<br>Register<br>Setting | Direction<br>Register<br>Setting | VM Register<br>Setting | JTAG Enable | |---------------------------------|------------------------------------------------------|--------------------------------|--------------------------------------------------|------------------------|-------------| | MCU I/O | Declare pins only | 0 (Note <sup>4</sup> ) | 1 = output,<br>0 = input<br>(Note <sup>2</sup> ) | N/A | N/A | | PLD I/O | Declare pins and logic equations | N/A | (Note <sup>2</sup> ) | N/A | N/A | | Data Port (Port F) | Selected for MCU with non-mux bus | N/A | N/A | N/A | N/A | | Address Out<br>(Port E, F, G) | Declare pins only | 1 | 1 (Note <sup>2</sup> ) | N/A | N/A | | Address In<br>(Port A,B,C,D, F) | Declare pins or logic equations for Input Macrocells | N/A | N/A | N/A | N/A | | Peripheral I/O<br>(Port F) | Logic equations (PSEL0 & 1) | N/A | N/A | PIO bit = 1 | N/A | | JTAG ISP (Note <sup>3</sup> ) | Declare pins only | N/A | N/A | N/A | JTAG_Enable | Note: 1. N/A = Not Applicable Table 37. I/O Port Latched Address Output Assignments | MCU | Port E<br>(PE3-PE0) | Port E<br>(PE7-PE4) | Port F<br>(PF3-PF0) | Port F<br>(PF7-PF4) | Port G<br>(PG3-PG0) | Port G<br>(PG7-PG4) | |--------------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------------| | 8051XA | N/A <sup>1</sup> | Address<br>(A7-A4) | N/A <sup>1</sup> | Address<br>(A7-A4) | Address<br>(A11-A8) | Address<br>(A15-A12) | | 80C251<br>(Page Mode) | N/A | N/A | N/A | N/A | Address<br>(A11-A8) | Address<br>(A7-A4) | | All Other<br>8-Bit Multiplexed | Address<br>(A3-A0) | Address<br>(A7-A4) | Address<br>(A3-A0) | Address<br>(A7-A4) | Address<br>(A3-A0) | Address<br>(A7-A4) | | 8-Bit<br>Non-Multiplexed Bus | N/A | N/A | N/A | N/A | Address<br>(A3-A0) | Address<br>(A7-A4) | Note: 1. N/A = Not Applicable. <sup>2.</sup> The direction of the Port A,B,C, and F pins are controlled by the Direction Register OR'ed with the individual output enable product term (.oe) from the CPLD AND Array. 3. Any of these three methods enables the JTAG pins on Port E. 4. Control Register setting is not applicable to Ports A, B and C. #### **Address In Mode** For MCUs that have more than 16 address signals, the higher addresses can be connected to Port A, B, C, D or F and are routed as inputs to the PLDs. The address input can be latched in the Input Macrocell (IMC) by Address Strobe (ALE/AS, PD0). Any input that is included in the DPLD equations for the SRAM, or primary or secondary Flash memory is considered to be an address input. #### **Data Port Mode** Port F can be used as a data bus port for an MCU with a non-multiplexed address/data bus. The Data Port is connected to the data bus of the MCU. The general I/O functions are disabled in Port F if the port is configured as a Data Port. Data Port Mode is automatically configured in PSDsoft when a non-multiplexed bus MCU is selected. ## Peripheral I/O Mode Peripheral I/O mode can be used to interface with external 8-bit peripherals. In this mode, all of Port F serves as a tri-state, bi-directional data buffer for the MCU. Peripheral I/O Mode is enabled by setting Bit 7 of the VM Register to a 1. Figure 27 shows how Port A acts as a bi-directional buffer for the MCU data bus if Peripheral I/O Mode is enabled. An equation for PSEL0 and/or PSEL1 must be written in PSDsoft. The buffer is tri-stated when PSEL0 or PSEL1 is not active. Figure 27. Peripheral I/O Mode ## JTAG In-System Programming (ISP) Port E is JTAG compliant, and can be used for In-System Programming (ISP). You can multiplex JTAG operations with other functions on Port E because In-System Programming (ISP) is not performed in normal Operating mode. For more information on the JTAG Port, see PROGRAMMING IN-CIRCUIT USING THE JTAG/ISP INTERFACE, page 73. # **Port Configuration Registers (PCR)** Each Port has a set of Port Configuration Registers (PCR) used for configuration. The contents of the registers can be accessed by the MCU through normal read/write bus cycles at the addresses given in Table 5., page 16. The addresses in Table 5 are the offsets in hexadecimal from the base of the CSIOP register. The pins of a port are individually configurable and each bit in the register controls its respective pin. For example, Bit 0 in a register refers to Bit 0 of its port. The three Port Configuration Registers (PCR), shown in Table 38, are used for setting the Port configurations. The default Power-up state for each register in Table 38 is 00h. # **Control Register** Any bit reset to 0 in the Control Register sets the corresponding port pin to MCU I/O Mode, and a 1 sets it to Address Out Mode. The default mode is MCU I/O. Only Ports E, F and G have an associated Control Register. #### **Direction Register** The Direction Register, in conjunction with the output enable (except for Port D), controls the direction of data flow in the I/O Ports. Any bit set to 1 in the Direction Register causes the corresponding pin to be an output, and any bit set to 0 causes it to be an input. The default mode for all port pins is input. Figure 28., page 63 and Figure 29., page 64 show the Port Architecture diagrams for Ports A/B/C and E/F/G, respectively. The direction of data flow for Ports A, B, C and F are controlled not only by the direction register, but also by the output enable product term from the PLD AND Array. If the output enable product term is not active, the Direction Register has sole control of a given pin's direction. An example of a configuration for a Port with the three least significant bits set to output and the remainder set to input is shown in Tabel 41. Since Port D only contains four pins (shown in Figure 29., page 64), the Direction Register for Port D has only the four least significant bits active. ## **Drive Select Register** The Drive Select Register configures the pin driver as Open Drain or CMOS for some port pins, and controls the slew rate for the other port pins. An external pull-up resistor should be used for pins configured as Open Drain. A pin can be configured as Open Drain if its corresponding bit in the Drive Select Register is set to a 1. The default pin drive is CMOS. Note that the slew rate is a measurement of the rise and fall times of an output. A higher slew rate means a faster output response and may create more electrical noise. A pin operates at a high slew rate when the corresponding bit in the Drive Register is set to 1. The default rate is slow slew. Table 42., page 62 shows the Drive Register for Ports A, B, C, D, E and F. It summarizes which pins can be configured as Open Drain outputs and which pins the slew rate can be set for. Table 38. Port Configuration Registers (PCR) | Register Name | Port | MCU Access | |---------------------------|------------------|------------| | Control | E, F, G | Write/Read | | Direction | A,B,C,D, E, F, G | Write/Read | | Drive Select <sup>1</sup> | A,B,C,D, E, F, G | Write/Read | Note: 1. See Table 42., page 62 for Drive Register bit definition. Table 39. Port Pin Direction Control, Output Enable P.T. Not Defined | Direction Register Bit | Port Pin Mode | |------------------------|---------------| | 0 | Input | | 1 | Output | Table 40. Port Pin Direction Control, Output Enable P.T. Defined | Direction<br>Register Bit | Output Enable<br>P.T. | Port Pin Mode | |---------------------------|-----------------------|---------------| | 0 | 0 | Input | | 0 | 1 | Output | | 1 | 0 | Output | | 1 | 1 | Output | **Table 41. Port Direction Assignment Example** | | | | | • | _ | | • | |-------|-------|-------|-------|-------|-------|-------|-------| | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | Table 42. Drive Register Pin Assignment | Drive Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------|-----------------|-----------------|-----------------|-----------------|---------------|---------------|---------------|---------------| | Port A | Open | | Drain | Port B | Open | | Drain | Port C | Slew | | Rate | Port D | NA <sup>1</sup> | NA <sup>1</sup> | NA <sup>1</sup> | NA <sup>1</sup> | Open<br>Drain | Open<br>Drain | Open<br>Drain | Open<br>Drain | | Port E | Open | | Drain | Port F | Slew Rate | Port G | Open | | Drain Note: 1. NA = Not Applicable. ## **Port Data Registers** The Port Data Registers, shown in Table 43, are used by the MCU to write data to or read data from the ports. Table 43 shows the register name, the ports having each register type, and MCU access for each register type. The registers are described below. ## Data In Port pins are connected directly to the Data In buffer. In MCU I/O input mode, the pin input is read through the Data In buffer. # **Data Out Register** Stores output data written by the MCU in the MCU I/O output mode. The contents of the Register are driven out to the pins if the Direction Register or the output enable product term is set to 1. The contents of the register can also be read back by the MCU. ## **Output Macrocells (OMC)** The CPLD Output Macrocells (OMC) occupy a location in the MCU's address space. The MCU can read the output of the Output Macrocells (OMC). If the OMC Mask Register bits are not set, writing to the macrocell loads data to the macrocell flip-flops. See PLDs, page 35 for more information. #### **OMC Mask Register** Each OMC Mask Register bit corresponds to an Output Macrocell (OMC) flip-flop. When the OMC Mask Register bit is set to a 1, loading data into the Output Macrocell (OMC) flip-flop is blocked. The default value is 0 or unblocked. **Table 43. Port Data Registers** | Register Name | Port | MCU Access | |------------------|---------------------|----------------------------------------------------------------------| | Data In | A, B, C, D, E, F, G | Read – input on pin | | Data Out | A, B, C, D, E, F, G | Write/Read | | Output Macrocell | A, B | Read – outputs of macrocells<br>Write – loading macrocell flip-flops | | Mask Macrocell | A, B | Write/Read – prevents loading into a given macrocell | | Input Macrocell | A, B, C | Read – outputs of the Input Macrocells | | Enable Out | A, B, C, F | Read – the output enable control of the port driver | ## Input Macrocells (IMC) The Input Macrocells (IMC) can be used to latch or store external inputs. The outputs of the Input Macrocells (IMC) are routed to the PLD input bus, and can be read by the MCU. See PLDs, page 35. #### **Enable Out** The Enable Out register can be read by the MCU. It contains the output enable values for a given port. A '1' indicates the driver is in output mode. A '0' indicates the driver is in tri-state and the pin is in input mode. # Ports A,B and C - Functionality and Structure Ports A and B have similar functionality and structure, as shown in Figure 28. The two ports can be configured to perform one or more of the following functions: - MCU I/O Mode - CPLD Output Macrocells McellA7-McellA0 can be connected to Port A, McellB7-McellB0 can be connected to Port B, External Chip Select ECS7-ECS0 can be connected to Port C. - CPLD Input Via the Input Macrocells (IMC). - Address In Additional high address inputs using the Input Macrocells (IMC). - Open Drain/Slew Rate pins PC7-PC0 can be configured to fast slew rate, pins PA7-PA0 and PB7-PB0 can be configured to Open Drain Mode. Figure 28. Port A, B and C Structure # Port D - Functionality and Structure Port D has four I/O pins. It can be configured to program one or more of the following functions (see Figure 29): - MCU I/O Mode - CPLD Input direct input to CPLD, no Input Macrocell (IMC). Port D pins can be configured in PSDsoft as input pins for other dedicated functions: - PD0 ALE, as Address Strobe input. - PD1 CLKIN, as Clock input to the Macrocell flip-flops and APD counter. - PD2 CSI, as active Low Chip Select input. A High input will disable the Flash/SRAM memories and the CSIOP. - PD3 as DBE input from 68HC912. Figure 29. Port D Structure ## Port E - Functionality and Structure Port E can be configured to perform one or more of the following functions: - MCU I/O Mode - In-System Programming JTAG port can be enabled for programming/erase of the PSD device. Refer to PROGRAMMING IN-CIR-CUIT USING THE JTAG/ISP INTERFACE, page 73 for more information. - Open Drain Port E pins can be configured in Open Drain Mode. - Battery Backup features PE6 can be configured as a Battery Input (V<sub>STBY</sub>) pin. PE7 can be configured as a Battery On Indicator output pin, indicating when V<sub>CC</sub> is less than V<sub>BAT</sub>. - Latched Address Output Provided latched address (A7-A0) output. ## Port F - Functionality and Structure Port F can be configured to perform one or more of the following functions: - MCU I/O Mode - CPLD Output External Chip Select ECS7-ECS0 can be connected to Port F (or Port C). - CPLD Input as direct input of the CPLD array. - Address In addition high address inputs. Direct input to the CPLD array, no Input Macrocell (IMC) latching is available. - Latched Address Out Provide latched address out per Table 47., page 72. - Slew Rate pins can be set up for fast slew rate. - Data Port connected to D7-D0 when Port F is configured as Data Port for a non-multiplexed bus. - Peripheral I/O Mode. ## Port G - Functionality and Structure Port G can be configured to perform one or more of the following functions: - MCU I/O Mode - Latched Address Out Provide latched address out per Table 47., page 72. - Open Drain pins can be configured in Open Drain Mode. Figure 30. Port E, F, G Structure # **POWER MANAGEMENT** The PSD835G2 offers configurable power saving options. These options may be used individually or in combinations, as follows: - All memory blocks in a PSD (primary and secondary Flash memory, and SRAM) are built with Power Management technology. In addition to using special silicon design methodology, power management technology puts the memories into standby mode when address/data inputs are not changing (zero DC current). As soon as a transition occurs on an input, the affected memory "wakes up", changes and latches its outputs, then goes back to standby. The designer does not have to do anything special to achieve memory standby mode when no inputs are changing—it happens automatically. - The PLD sections can also achieve Stand-by mode when its inputs are not changing, as described in the sections on the Power Management Mode Registers (PMMR). - As with the Power Management mode, the Automatic Power Down (APD) unit allows the PSD to reduce to standby current automatically. The APD Unit can also block MCU address/data signals from reaching the memories and PLDs. This feature is available on all the devices of the PSD family. The APD Unit is described in more detail in Automatic Powerdown (APD) Unit and Power-down Mode, page 68. Built-in logic monitors the Address Strobe of the MCU for activity. If there is no activity for a certain time period (MCU is asleep), the APD Unit initiates Power-down mode (if enabled). Once in Power-down mode, all address/data signals are blocked from reaching PSD memory and PLDs, and the memories are deselected internally. This allows the memory and PLDs to remain in standby mode even if the address/data signals are changing state - externally (noise, other devices on the MCU bus, etc.). Keep in mind that any unblocked PLD input signals that are changing states keep the PLD out of Stand-by mode, but not the memories. - PSD Chip Select Input (CSI, PD2) can be used to disable the internal memories, placing them in standby mode even if inputs are changing. This feature does not block any internal signals or disable the PLDs. This is a good alternative to using the APD Unit. There is a slight penalty in memory access time when PSD Chip Select Input (CSI, PD2) makes its initial transition from deselected to selected. - The PMMRs can be written by the MCU at runtime to manage power. All PSD devices support "blocking bits" in these registers that are set to block designated signals from reaching both PLDs. Current consumption of the PLDs is directly related to the composite frequency of the changes on their inputs (see Figure 34., page 75). Significant power savings can be achieved by blocking signals that are not used in PLD logic equations at run-time. PSD-soft creates a fuse map that automatically blocks the low address Byte (A7-A0) or the Control signals (CNTL0-CNTL2, ALE and WRH/DBE) if none of these signals are used in PLD logic equations. PSD devices have a Turbo bit in PMMR0. This bit can be set to turn the Turbo mode off (the default is with Turbo mode turned on). While Turbo mode is off, the PLDs can achieve standby current when no PLD inputs are changing (zero DC current). Even when inputs do change, significant power can be saved at lower frequencies (AC current), compared to when Turbo mode is on. When the Turbo mode is on, there is a significant DC current component and the AC component is higher. ## Automatic Power-down (APD) Unit and Power-down Mode The APD Unit, shown in Figure 31, puts the PSD into Power-down mode by monitoring the activity of Address Strobe (ALE/AS, PD0). If the APD Unit is enabled, as soon as activity on Address Strobe (ALE/AS, PD0) stops, a four bit counter starts counting. If Address Strobe (ALE/AS, PD0) remains inactive for fifteen clock periods of CLKIN (PD1), Power-down (PDN) goes High, and the PSD enters Power-down mode, as discussed next. **Power-down Mode.** By default, if you enable the APD Unit, Power-down mode is automatically enabled. The device enters Power-down mode if Address Strobe (ALE/AS, PD0) remains inactive for fifteen periods of CLKIN (PD1). The following should be kept in mind when the PSD is in Power-down mode: - If Address Strobe (ALE/AS, PD0) starts pulsing again, the PSD returns to normal Operating mode. The PSD also returns to normal Operating mode if either PSD Chip Select Input (CSI, PD2) is Low or the Reset (RESET) input is High. - The MCU address/data bus is blocked from all memories and PLDs. - Various signals can be blocked (prior to Power-down mode) from entering the PLDs by setting the appropriate bits in the PMMR - registers. The blocked signals include MCU control signals and the common CLKIN (PD1). Note that blocking CLKIN (PD1) from the PLDs does not block CLKIN (PD1) from the APD Unit. - All PSD memories enter Standby mode and are drawing standby current. However, the PLD and I/O ports blocks do not go into Standby Mode because you don't want to have to wait for the logic and I/O to "wake-up" before their outputs can change. See Table 44 for Power-down mode effects on PSD ports. - Typical standby current is of the order of microamperes. These standby current values assume that there are no transitions on any PLD input. Table 44. Power-down Mode's Effect on Ports | Port Function | Pin Level | | |----------------|-----------|--| | MCU I/O | No Change | | | PLD Out | No Change | | | Address Out | Undefined | | | Data Port | Tri-State | | | Peripheral I/O | Tri-State | | Table 45. PSD Timing and Standby Current during Power-down Mode | Mode | PLD Propagation | Memory | Access Recovery Time to | 3V V <sub>CC</sub> | |------------|---------------------------------------------|-------------|-------------------------|---------------------------| | | Delay | Access Time | Normal Access | Typical Standby Current | | Power-down | Normal t <sub>PD</sub> (Note <sup>1</sup> ) | No Access | t <sub>LVDV</sub> | 25μΑ (Note <sup>2</sup> ) | Note: 1. Power-down does not affect the operation of the PLD. The PLD operation in this mode is based only on the Turbo bit. 2. Typical current consumption assuming no PLD inputs are changing state and the PLD Turbo bit is 0. ## **Other Power Saving Options** The PSD offers other reduced power saving options that are independent of the Power-down mode. Except for the SRAM Standby and Chip Select Input (CSI, PD2) features, they are enabled by setting bits in the PMMR0 and PMMR2 registers (see Table 22 and Table 23., page 19 for a bit definition of the two registers). #### **PLD Power Management** The power and speed of the PLDs are controlled by the Turbo bit (bit 3) in PMMR0. By setting the bit to 1, the Turbo mode is off and the PLDs consume the specified standby current when the inputs are not switching for an extended time of 70ns. The propagation delay time is increased after the Turbo bit is set to 1 (turned off) when the inputs change at a composite frequency of less than 15MHz. When the Turbo bit is reset to 0 (turned on), the PLDs run at full power and speed. The Turbo bit affects the PLD's DC power, AC power, and propagation delay. Refer to MAXIMUM RATING, page 78 for PLD timings. Blocking MCU control signals with the bits of PMMR2 can further reduce PLD AC power consumption. SRAM Standby Mode (Battery Backup). The PSD supports a battery backup mode in which the contents of the SRAM are retained in the event of a power loss. The SRAM has a Voltage Standby pin (VSTBY, PC2) that can be connected to an external battery. When $V_{CC}$ becomes lower than $V_{STBY}$ then the PSD automatically connects to Voltage Stand-by (VSTBY, PC2) as a power source to the SRAM. The SRAM Standby Current ( $I_{STBY}$ ) is typically 0.5 $\mu$ A. The SRAM data retention voltage is 2 V minimum. The Battery-on Indicator (VBATON) can be routed to PE7. This signal indicates when the $V_{CC}$ has dropped below $V_{STBY}$ and the SRAM is running on battery power. #### PSD Chip Select Input (CSI, PD2) PD2 of Port D can be configured in PSDsoft as the PSD Chip Select Input (CSI). When Low, the signal selects and enables the internal (primary) Flash memory, secondary Flash memory, SRAM, and I/O blocks for Read or Write operations involving the PSD. A High on PSD Chip Select Input (CSI, PD2) disables the primary Flash memory, secondary Flash memory, and SRAM, and reduces the PSD power consumption. However, the PLD and I/O signals remain operational when PSD Chip Select Input (CSI, PD2) is High. There may be a timing penalty when using PSD Chip Select Input (CSI, PD2) depending on the speed grade of the PSD that you are using. See the timing parameter t<sub>SLQV</sub> in Table 64., page 90. #### Input Clock The PSD provides the option to turn off CLKIN (PD1) to the PLD to save AC power consumption. CLKIN (PD1) is an input to the PLD AND Array and the Output Macrocells (OMC). During Power-down mode, or, if CLKIN (PD1) is not being used as part of the PLD logic equation, the clock should be disabled to save AC power. CLKIN (PD1) is disconnected from the PLD AND Array or the Macrocells block by setting bits 4 or 5 to a 1 in PMMR0. Figure 32. Enable Power-down Flow Chart # **Input Control Signals** The PSD provides the option to turn off the address input (A7-A0) and input control signals (CNTL0, CNTL1, CNTL2, Address Strobe (ALE/AS, PD0) and DBE) to the PLD to save AC power consumption. These signals are inputs to the PLD AND Array. During Power-down mode, or, if any of them are not being used as part of the PLD logic equation, these signals should be disabled to save AC power. They are disconnected from the PLD AND Array by setting bits 0, 2, 3, 4, 5, and 6 to a '1' in PMMR2. **Table 46. APD Counter Operation** | APD Enable Bit | ALE PD Polarity | ALE Level | APD Counter | | |----------------|-----------------|-----------|------------------------------------------|--| | 0 | X | X | Not Counting | | | 1 | X | Pulsing | Not Counting | | | 1 | 1 | 1 | Counting (Generates PDN after 15 Clocks) | | | 1 | 0 | 0 | Counting (Generates PDN after 15 Clocks) | | ## RESET TIMING AND DEVICE STATUS AT RESET # **Power-Up Reset** <u>Upon</u> Power-up, the PSD requires a Reset (RE-SET) pulse of duration $t_{NLNH-PO}$ (1ms minimum) after $V_{CC}$ is steady. During this period, the device loads internal configurations, clears some of the registers and sets the Flash memory into <u>Operating mode</u>. After the rising edge of Reset (RESET), the PSD remains in the Reset mode for an additional period, $t_{OPR}$ (120ns maximum), before the first memory access is allowed. The Flash memory is reset to the Read mode upon Power-up. Sector Select (FS0-FS7 and CSBOOT0-CSBOOT3) must all be Low, Write Strobe (WR, CNTL0) High, during Power-Up Reset for maximum security of the data contents and to remove the possibility of a byte being written on the first edge of Write Strobe (WR, CNTL0). Any Flash memory Write cycle initiation is prevented automatically when $V_{CC}$ is below $V_{LKO}$ . #### **Warm Reset** Once the device is up and running, the device can be reset with a pulse of a much shorter duration, t<sub>NLNH</sub> (150ns minimum). The same t<sub>OPR</sub> period is needed before the device is operational after warm reset. Figure 33 shows the timing of the Power-up and warm reset. ## I/O Pin, Register and PLD Status at Reset Table 47., page 72 shows the I/O pin, register and PLD status during Power-Up Reset, warm reset and Power-down mode. PLD outputs are always valid during warm reset, and they are valid in Power-Up Reset once the internal PSD Configuration bits are loaded. This loading of PSD is completed typically long before $V_{CC}$ ramps up to operating level. Once the PLD is active, the state of the outputs are determined by the equations specified in PSDsoft. # Reset of Flash Memory Erase and Program Cycles A Reset (RESET) also resets the internal Flash memory state machine. During a <u>Flash</u> memory Program or Erase cycle, Reset (RESET) terminates the cycle and returns the Flash memory to the Read mode within a period of t<sub>NLNH-A</sub> (25µs minimum). # PSD835G2V Table 47. Status During Power-Up Reset, Warm Reset and Power-down Mode | Port Configuration | Power-Up Reset | Warm Reset | Power-down Mode | |--------------------|--------------------------------------------------------|------------|-------------------------------------------------------------| | MCU I/O | Input mode | Input mode | Unchanged | | PLD Output | Valid after internal PSD configuration bits are loaded | Valid | Depends on inputs to PLD (addresses are blocked in PD mode) | | Address Out | Tri-stated | Tri-stated | Not defined | | Data Port | Tri-stated | Tri-stated | Tri-stated | | Peripheral I/O | Tri-stated | Tri-stated | Tri-stated | | Register | Power-Un Reset | Warm Reset | Power-down Mode | |-----------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------| | PMMR0 and PMMR2 | Cleared to 0 | Unchanged | Unchanged | | Macrocells flip-flop status | Cleared to 0 by internal<br>Power-Up Reset | Depends on .re and .pr equations | Depends on .re and .pr equations | | VM Register <sup>1</sup> | Initialized, based on the selection in PSDsoft Configuration menu | Initialized, based on the selection in PSDsoft Configuration menu | Unchanged | | All other registers | Cleared to 0 | Cleared to 0 | Unchanged | Note: 1. The SR\_cod and PeriphMode bits in the VM Register are always cleared to 0 on Power-Up Reset or Warm Reset. #### PROGRAMMING IN-CIRCUIT USING THE JTAG/ISP INTERFACE The JTAG/ISP Interface block can be enabled on Port E (see Table 48., page 74). All memory blocks (primary and secondary Flash memory), PLD logic, and PSD Configuration Register bits may be programmed through the JTAG/ISP Interface block. A blank device can be mounted on a printed circuit board and programmed using JTAG/ISP. The standard JTAG signals (IEEE 1149.1) are TMS, TCK, <u>TDI</u>, and TDO. Two additional signals, TSTAT and TERR, are optional JTAG extensions used to speed up Program and Erase cycles. By default, on a blank PSD (as shipped from the factory or after erasure), four pins on Port E are enabled for the basic JTAG signals TMS, TCK, TDI, and TDO. See Application Note AN1153 for more details on JTAG In-System Programming (ISP). #### Standard JTAG Signals The standard JTAG signals (TMS, TCK, TDI, and TDO) can be enabled by any of three different conditions that are logically OR'ed. When enabled, TDI, TDO, TCK, and TMS are inputs, waiting for a JTAG serial command from an external JTAG controller device (such as FlashLINK or Automated Test Equipment). When the enabling command is received, TDO becomes an output and the JTAG channel is fully functional inside the PSD. The same command that enables the JTAG channel may optionally enable the two additional JTAG signals, TSTAT and TERR. The following symbolic logic equation specifies the conditions enabling the four basic JTAG signals (TMS, TCK, TDI, and TDO) on their respective Port E pins. For purposes of discussion, the logic label JTAG\_ON is used. When JTAG\_ON is true, the four pins are enabled for JTAG. When JTAG\_ON is false, the four pins can be used for general PSD I/O. JTAG\_ON = PSDsoft\_enabled + /\* An NVM configuration bit inside the PSD is set by the designer in the PSDsoft Configuration utility. This dedicates the pins for JTAG at all times (compliant with IEEE 1149.1 \*/ Microcontroller\_enabled + /\* The microcontroller can set a bit at run-time by writing to the PSD register, JTAG Enable. This register is located at address CSIOP + offset C7h. Setting the JTAG\_ENABLE bit in this register will enable the pins for JTAG use. This bit is cleared by a PSD reset or the microcontroller. See Table 20., page 19 for bit definition. \*/ PSD\_product\_term\_enabled; /\* A dedicated product term (PT) inside the PSD can be used to enable the JTAG pins. This PT has the reserved name JTAGSEL. Once defined as a node in PSDabel, the designer can write an equation for JTAGSEL. This method is used when the Port E JTAG pins are multiplexed with other I/O signals. It is recommended to logically tie the node JTAGSEL to the JEN\ signal on the Flashlink cable when multiplexing JTAG signals. See Application Note 1153 for details. \*/ The PSD supports JTAG/ISP commands, but not Boundary Scan. The PSDsoft software tool and FlashLINK JTAG programming cable implement the JTAG/ISP commands. #### JTAG Extensions TSTAT and TERR are two JTAG extension signals enabled by an JTAG command received over the four standard JTAG signals (TMS, TCK, TDI, and TDO). They are used to speed Program and Erase cycles by indicating status on PSD signals instead of having to scan the status out serially using the standard JTAG channel. See Application Note *AN1153*. TERR indicates if an error has occurred when erasing a sector or programming a Byte in Flash memory. This signal goes Low (active) when an Error condition occurs, and stays Low until a special JTAG command is executed or a chip Reset (RESET) pulse is received after an "ISC\_DISABLE" command. TSTAT behaves the same as Ready/Busy described in Ready/Busy (PE4), page 23. TSTAT is High when the PSD device is in Read mode (primary and secondary Flash memory contents can be read). TSTAT is Low when Flash memory Program or Erase cycles are in progress, and also when data is being written to the secondary Flash memory. TSTAT and TERR can be configured as opendrain type signals during a JTAG command. #### **Security and Flash memory Protection** When the security bit is set, the device cannot be read on a Device Programmer or through the JTAG Port. When using the JTAG Port, only a Full Chip Erase command is allowed. All other Program, Erase and Verify commands are blocked. Full Chip Erase returns the part to a non-secured blank state. The Security Bit can be set in PSDsoft. All primary and secondary Flash memory sectors can individually be sector protected against erasures. The sector protect bits can be set in PSD-soft **Table 48. JTAG Port Signals** | Port E Pin | JTAG Signals | Description | |------------|--------------|-----------------| | PE0 | TMS | Mode Select | | PE1 | TCK | Clock | | PE2 | TDI | Serial Data In | | PE3 | TDO | Serial Data Out | | PE4 | TSTAT | Status | | PE5 | TERR | Error Flag | ### **AC/DC PARAMETERS** The tables provided below describe the AD and DC parameters of the PSD: - DC Electrical Specification - AC Timing Specification - PLD Timing - Combinatorial Timing - Synchronous Clock Mode - Asynchronous Clock Mode - Input Macrocell Timing - MCU Timing - Read Timing - Write Timing - Peripheral Mode Timing - Power-down and Reset Timing The following are issues concerning the parameters presented: - In the DC specification the supply current is given for different modes of operation. Before calculating the total power consumption, determine the percentage of time that the PSD is in each mode. Also, the supply power is considerably different if the Turbo bit is 0. - The AC power component gives the PLD, Flash memory, and SRAM mA/MHz specification. Figure 34 show the PLD mA/ MHz as a function of the number of Product Terms (PT) used. - In the PLD timing parameters, add the required delay when Turbo bit is 0. Figure 34. PLD I<sub>CC</sub> /Frequency Consumption Table 49. Example of PSD Typical Power Calculation at $V_{CC} = 3.0V$ (with Turbo Mode On) | | | Conditions | |-----------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Highest Com | posite PLD input frequency | , | | | (Freq PLD) | = 8MHz | | MCU ALE fre | quency (Freq ALE) | = 4MHz | | | % Flash memory<br>Access | = 80% | | | % SRAM access | = 15% | | | % I/O access | = 5% (no additional power above base) | | Operational N | Modes | | | | % Normal | = 10% | | | % Power-down Mode | = 90% | | Number of pr | oduct terms used | | | | (from fitter report) | = 54 PT | | | % of total product terms | = 54/217 = 25% | | Turbo Mode = ON | | | | | | Calculation (using typical values) | | I <sub>CC</sub> total | | = Ipwrdown x %pwrdown + %normal x (I <sub>CC</sub> (ac) + I <sub>CC</sub> (dc)) | | | | = Ipwrdown x %pwrdown + % normal x (%flash x 1.2mA/MHz x Freq ALE | | | | + %SRAM x 0.8mA/MHz x Freq ALE | | | | | | | | + % PLD x 1.1mA/MHz x Freq PLD | | | | + % PLD x 1.1mA/MHz x Freq PLD<br>+ #PT x 200μA/PT) | | | | · · | | | | + #PT x 200μA/PT) | | | | + #PT x 200μA/PT)<br>= 50μA x 0.90 + 0.1 x (0.8 x 1.2mA/MHz x 4MHz | | | | + #PT x 200μA/PT) = 50μA x 0.90 + 0.1 x (0.8 x 1.2mA/MHz x 4MHz + 0.15 x 0.8mA/MHz x 4MHz | | | | + #PT x 200μA/PT) = 50μA x 0.90 + 0.1 x (0.8 x 1.2mA/MHz x 4MHz + 0.15 x 0.8mA/MHz x 4MHz + 1.1mA/MHz x 8MHz | | | | + #PT x 200μA/PT) = 50μA x 0.90 + 0.1 x (0.8 x 1.2mA/MHz x 4MHz + 0.15 x 0.8mA/MHz x 4MHz + 1.1mA/MHz x 8MHz + 54 x 0.2mA/PT) | | | | $+ \#PT \times 200\mu A/PT)$ $= 50\mu A \times 0.90 + 0.1 \times (0.8 \times 1.2 \text{mA/MHz} \times 4 \text{MHz}$ $+ 0.15 \times 0.8 \text{mA/MHz} \times 4 \text{MHz}$ $+ 1.1 \text{mA/MHz} \times 8 \text{MHz}$ $+ 54 \times 0.2 \text{mA/PT})$ $= 45\mu A + 0.1 \times (3.84 + 0.48 + 8.8 + 10.8)$ | | | | $+ \#PT \times 200\mu A/PT)$ $= 50\mu A \times 0.90 + 0.1 \times (0.8 \times 1.2 \text{mA/MHz} \times 4 \text{MHz}$ $+ 0.15 \times 0.8 \text{mA/MHz} \times 4 \text{MHz}$ $+ 1.1 \text{mA/MHz} \times 8 \text{MHz}$ $+ 54 \times 0.2 \text{mA/PT})$ $= 45\mu A + 0.1 \times (3.84 + 0.48 + 8.8 + 10.8)$ $= 45\mu A + 0.1 \times 23.92$ | Table 50. Example of PSD Typical Power Calculation at $V_{CC} = 3.0 \text{ V}$ (with Turbo Mode Off) | | Conditions | | | | | | |------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--| | Highest Composite PLD input frequency | | | | | | | | (Freq PLD) | = 8MHz | | | | | | | MCU ALE frequency (Freq ALE) | = 4MHz | | | | | | | % Flash memory<br>Access | = 80% | | | | | | | % SRAM access | = 15% | | | | | | | % I/O access | = 5% (no additional power above base) | | | | | | | Operational Modes | | | | | | | | % Normal | = 10% | | | | | | | % Power-down Mode | = 90% | | | | | | | Number of product terms used | | | | | | | | (from fitter report) | = 54 PT | | | | | | | % of total product terms | = 54/217 = 25% | | | | | | | Turbo Mode | = Off | | | | | | | | Calculation (using typical values) | | | | | | | I <sub>CC</sub> total | = Ipwrdown x %pwrdown + %normal x (I <sub>CC</sub> (ac) + I <sub>CC</sub> (dc)) | | | | | | | | = Ipwrdown x %pwrdown + % normal x (%flash x 1.2mA/MHz x Freq ALE | | | | | | | | + %SRAM x 0.8mA/MHz x Freq ALE | | | | | | | | + % PLD x (from graph using Freq PLD)) | | | | | | | | $= 50\mu A \times 0.90 + 0.1 \times (0.8 \times 1.2 \text{mA/MHz} \times 4 \text{MHz})$ | | | | | | | | + 0.15 x 0.8mA/MHz x 4MHz | | | | | | | | + 15mA) | | | | | | | | $=45\mu A + 0.1 \times (3.84 + 0.48 + 15)$ | | | | | | | | $=45\mu A + 0.1 \times 18.84$ | | | | | | | | $=45\mu A + 1.94mA$ | | | | | | | | = 1.98mA | | | | | | | This is the operating power with no Flas $I_{OUT} = 0$ mA. | h memory Program or Erase cycles in progress. Calculation is based on | | | | | | ### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents **Table 51. Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | |-------------------|------------------------------------------------------------------|-------|------|------| | T <sub>STG</sub> | Storage Temperature | -65 | 125 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering (20 seconds max.) <sup>1</sup> | | 235 | °C | | V <sub>IO</sub> | Input and Output Voltage (Q = V <sub>OH</sub> or Hi-Z) | -0.6 | 4.0 | V | | V <sub>C</sub> C | Supply Voltage | -0.6 | 4.0 | V | | V <sub>PP</sub> | Device Programmer Supply Voltage | -0.6 | 14.0 | V | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) <sup>2</sup> | -2000 | 2000 | V | Note: 1. IPC/JEDEC J-STD-020A <sup>2.</sup> JEDEC Std JESD22-A114A (C1=100pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) ### **AC AND DC PARAMETERS** This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measure- ment Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters **Table 52. Operating Conditions** | Symbol | Parameter | Min. | Max. | Unit | |--------|--------------------------------------------|------|------|------| | Vcc | Supply Voltage | 3.0 | 3.6 | V | | т. | Ambient Operating Temperature (industrial) | -40 | 85 | °C | | IA | Ambient Operating Temperature (commercial) | 0 | 70 | °C | Table 53. AC Signal Letters for PLD Timing | Α | Address Input | | | | | |----------------------------------------------------------------|-------------------------------------|--|--|--|--| | С | CEout Output | | | | | | D | Input Data | | | | | | Е | E Input | | | | | | G | Internal WDOG_ON signal | | | | | | I | Interrupt Input | | | | | | L | ALE Input | | | | | | N | RESET Input or Output | | | | | | Р | Port Signal Output | | | | | | Q | Output Data | | | | | | R | WR, UDS, LDS, DS, IORD, PSEN Inputs | | | | | | S | Chip Select Input | | | | | | Т | R/W Input | | | | | | W | Internal PDN Signal | | | | | | В | V <sub>STBY</sub> Output | | | | | | М | Output Macrocell | | | | | | Note: Example: tayu y = Time from Address Valid to ALE Invalid | | | | | | Table 54. AC Signal Behavior Symbols for PLD Timing | 9 | | |----|-------------------------------| | t | Time | | L | Logic Level Low or ALE | | Н | Logic Level High | | V | Valid | | Х | No Longer a Valid Logic Level | | Z | Float | | PW | Pulse Width | Note: Example: t<sub>AVLX</sub> = Time from Address Valid to ALE Invalid. Note: Example: t<sub>AVLX</sub> = Time from Address Valid to ALE Invalid. #### **Table 55. AC Measurement Conditions** | Symbol | Parameter | Min. | Max. | Unit | |--------|------------------|------|------|------| | CL | Load Capacitance | 3 | 0 | pF | Note: 1. Output Hi-Z is defined as the point where data out is no longer driven. #### Table 56. Capacitance | Symbol | Parameter Test Condition Typ. <sup>2</sup> | | Typ. <sup>2</sup> | Max. | Unit | |------------------|--------------------------------------------|-----------------------|-------------------|------|------| | C <sub>IN</sub> | Input Capacitance (for input pins) | V <sub>IN</sub> = 0V | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance (for input/output pins) | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | $C_VPP$ | Capacitance (for CNTL2/V <sub>PP</sub> ) | $V_{PP} = 0V$ | 18 | 25 | pF | Note: 1. Sampled only, not 100% tested. 2. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. Figure 35. AC Measurement I/O Waveform Figure 36. AC Measurement Load Circuit Figure 37. Switching Waveforms – Key | WAVEFORMS | INPUTS | OUTPUTS | |-----------|-----------------------------|-----------------------------------| | | STEADY INPUT | STEADY OUTPUT | | | MAY CHANGE FROM<br>HI TO LO | WILL BE CHANGING<br>FROM HI TO LO | | | MAY CHANGE FROM<br>LO TO HI | WILL BE CHANGING<br>LO TO HI | | | DON'T CARE | CHANGING, STATE<br>UNKNOWN | | | OUTPUTS ONLY | CENTER LINE IS<br>TRI-STATE | | | | Al03102 | **Table 57. DC Characteristics** | Symbol | Para | meter | Test Condition<br>(in addition to those in<br>Table 52., page 79) | Min. | Тур. | Max. | Unit | |----------------------------------------------|---------------------------------------------------|------------------|-------------------------------------------------------------------|-------------------------|------|--------------------------|--------------| | V <sub>IH</sub> | Input High Voltage | | 3.0V < V <sub>CC</sub> < 3.6V | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | VIL | Input Low Volta | age | 3.0V < V <sub>CC</sub> < 3.6V | -0.5 | | 0.8 | V | | V <sub>IH1</sub> | Reset High Lev | el Input Voltage | (Note 1) | 0.8V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | V <sub>IL1</sub> | Reset Low Lev | el Input Voltage | (Note <sup>1</sup> ) | -0.5 | | 0.2V <sub>CC</sub> - 0.1 | V | | V <sub>H</sub> YS | Reset Pin Hyst | eresis | | 0.3 | | | V | | $V_{LKO}$ | V <sub>CC</sub> (min) for Flash Erase and Program | | | 1.5 | | 2.3 | V | | V <sub>OL</sub> | Output Low Voltage | | $I_{OL} = 20\mu A, V_{CC} = 3.0V$ | | 0.01 | 0.1 | V | | VOL | Output Low vo | mage | $I_{OL} = 4$ , $V_{CC} = 3.0V$ | | 0.15 | 0.45 | V | | V <sub>OH</sub> | Output High Voltage Except | | $I_{OH} = -20\mu A, V_{CC} = 3.0V$ | 2.9 | 2.99 | | V | | V OH | V <sub>STBY</sub> On | | $I_{OH} = -1, V_{CC} = 3.0V$ | 2.7 | 2.8 | | V | | V <sub>OH1</sub> | Output High Voltage V <sub>STBY</sub> On | | I <sub>OH1</sub> = -1μA | V <sub>STBY</sub> - 0.8 | | | V | | V <sub>STBY</sub> | SRAM Standby Voltage | | | 2.0 | | V <sub>CC</sub> | V | | I <sub>STBY</sub> | SRAM Standby Current (VSTBY pin) | | V <sub>CC</sub> = 0 V | | 0.5 | 1 | μΑ | | I <sub>IDLE</sub> | Idle Current (VSTBY input) | | V <sub>CC</sub> > V <sub>STBY</sub> | -0.1 | | 0.1 | μA | | $V_{DF}$ | SRAM Data Re | tention Voltage | Only on V <sub>STBY</sub> | 2 | | | V | | I <sub>SB</sub> | Stand-by Suppl<br>for Power-down | | CSI >V <sub>CC</sub> -0.3 V (Notes <sup>2,3</sup> ) | | 50 | 100 | μΑ | | I <sub>LI</sub> | Input Leakage | Current | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>CC</sub> | -1 | ±0.1 | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | | 0.45 < V <sub>IN</sub> < V <sub>CC</sub> | -10 | ±5 | 10 | μA | | | | PLD Only | ZPLD_TURBO = Off,<br>f = 0MHz (Note <sup>3</sup> ) | | 0 | | mA | | I <sub>CC</sub> (DC) | Operating | T ED Only | ZPLD_TURBO = On,<br>f = 0MHz | | 400 | 700 | μΑ/PT | | (Note <sup>5</sup> ) | Supply<br>Current | Flash memory | During Flash memory Write/<br>Erase Only | | 10 | 25 | mA | | | | | Read Only, f = 0MHz | | 0 | 0 | mA | | | | SRAM | f = 0MHz | | 0 | 0 | mA | | | PLD AC Base | | | (note <sup>4</sup> ) | | | Figure<br>34 | | I <sub>CC</sub> (AC)<br>(Note <sup>5</sup> ) | Flash memory | AC Adder | | | 1.5 | 2.0 | mA/<br>MHz | | | SRAM AC Add | er | | | 0.8 | 1.5 | mA/<br>MHz | Note: 1. Reset (Reset) has hysteresis. V<sub>IL1</sub> is valid at or below 0.2V<sub>CC</sub> –0.1. V<sub>IH1</sub> is valid at or above 0.8V<sub>CC</sub>. 2. CSI deselected or internal Power-down mode is active. 3. PLD is in non-Turbo mode, and none of the inputs are switching. 4. Please see Figure 34., page 75 for the PLD current calculation. 5. I<sub>OUT</sub> = 0 Figure 38. Input to Output Disable / Enable Figure 39. Combinatorial Timing - PLD **Table 58. CPLD Combinatorial Timing** | Symbol | Parameter | Conditions | -6 | 90 | -12 | | PT | Turbo | Slew | Unit | |-------------------|------------------------------------------------------|---------------|-----|-----|-----|-----|------|-------|-------------------|-------| | - Cymbon | i didilietei | Conditions | Min | Max | Min | Max | Aloc | Off | rate <sup>1</sup> | Oiiii | | t <sub>PD</sub> | CPLD Input Pin/Feedback to CPLD Combinatorial Output | | | 38 | | 43 | + 4 | + 20 | -6 | ns | | t <sub>EA</sub> | CPLD Input to CPLD Output Enable | | | 43 | | 45 | | + 20 | - 6 | ns | | t <sub>ER</sub> | CPLD Input to CPLD Output Disable | | | 43 | | 45 | | + 20 | -6 | ns | | t <sub>ARP</sub> | CPLD Register Clear or<br>Preset Delay | | | 38 | | 43 | | + 20 | -6 | ns | | t <sub>ARPW</sub> | CPLD Register Clear or<br>Preset Pulse Width | | 28 | | 30 | | | + 20 | | ns | | t <sub>ARD</sub> | CPLD Array Delay | Any macrocell | | 23 | | 27 | + 4 | | | ns | Note: 1. Fast Slew Rate output available on Ports C and F. Table 59. CPLD Macrocell Synchronous Clock Mode Timing | Symbol | Parameter | Conditions | -! | 90 | - | 12 | PT | Turbo | Slew | Unit | |------------------|------------------------------------------------------------|-----------------------------------------|-----|------|-----|------|------|-------|-------------------|-------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Aloc | Off | rate <sup>1</sup> | Oilit | | | Maximum Frequency<br>External Feedback | 1/(t <sub>S</sub> +t <sub>CO</sub> ) | | 24.3 | | 20.4 | | | | MHz | | f <sub>MAX</sub> | Maximum Frequency<br>Internal Feedback (f <sub>CNT</sub> ) | 1/(t <sub>S</sub> +t <sub>CO</sub> -10) | | 32.2 | | 25.6 | | | | MHz | | | Maximum Frequency<br>Pipelined Data | 1/(t <sub>CH</sub> +t <sub>CL</sub> ) | | 45.0 | | 35.7 | | | | MHz | | ts | Input Setup Time | | 18 | | 23 | | + 4 | + 20 | | ns | | t <sub>H</sub> | Input Hold Time | | 0 | | 0 | | | | | ns | | tch | Clock High Time | Clock Input | 11 | | 14 | | | | | ns | | t <sub>CL</sub> | Clock Low Time | Clock Input | 11 | | 14 | | | | | ns | | t <sub>CO</sub> | Clock to Output Delay | Clock Input | | 23 | | 26 | | | - 6 | ns | | t <sub>ARD</sub> | CPLD Array Delay | Any macrocell | | 23 | | 27 | + 4 | | | ns | | t <sub>MIN</sub> | Minimum Clock Period <sup>2</sup> | t <sub>CH</sub> +t <sub>CL</sub> | 22 | | 28 | | | | | ns | Note: 1. Fast Slew Rate output available on Ports C and F. 2. CLKIN (PD1) t<sub>CLCL</sub> = t<sub>CH</sub> + t<sub>CL</sub>. Table 60. CPLD Macrocell Asynchronous Clock Mode Timing | Symbol | Parameter | Conditions | - | 90 | _ | 12 | PT | Turbo | Slew | Unit | |-------------------|---------------------------------------------------|-------------------------------------------|-----|-------|-----|------|------|-------|------|-------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Aloc | Off | Rate | Oiiit | | | Maximum Frequency<br>External Feedback | 1/(t <sub>SA</sub> +t <sub>COA</sub> ) | | 23.8 | | 20.8 | | | | MHz | | f <sub>MAXA</sub> | Maximum Frequency<br>Internal Feedback<br>(fcnta) | 1/(t <sub>SA</sub> +t <sub>COA</sub> -10) | | 31.25 | | 26.3 | | | | MHz | | | Maximum Frequency<br>Pipelined Data | 1/(t <sub>CHA</sub> +t <sub>CLA</sub> ) | | 38.4 | | 30.3 | | | | MHz | | t <sub>SA</sub> | Input Setup Time | | 8 | | 10 | | + 4 | + 20 | | ns | | t <sub>HA</sub> | Input Hold Time | | 10 | | 12 | | | | | ns | | tcha | Clock Input High Time | | 15 | | 18 | | | + 20 | | ns | | t <sub>CLA</sub> | Clock Input Low Time | | 12 | | 15 | | | + 20 | | ns | | t <sub>COA</sub> | Clock to Output Delay | | | 34 | | 38 | | + 20 | - 6 | ns | | t <sub>ARDA</sub> | CPLD Array Delay | Any macrocell | | 23 | | 27 | + 4 | | | ns | | t <sub>MINA</sub> | Minimum Clock Period | 1/f <sub>CNTA</sub> | 32 | | 38 | | | | | ns | Figure 40. Synchronous Clock Mode Timing – PLD Figure 41. Asynchronous Reset / Preset Figure 42. Asynchronous Clock Mode Timing (product term clock) Figure 43. Input Macrocell Timing (Product Term Clock) **Table 61. Input Macrocell Timing** | Symbol | Parameter | Conditions | -9 | 00 | -12 | | PT | Turbo | Unit | |------------------|----------------------------------|----------------------|-----|-----|-----|-----|------|-------|-------| | Symbol | raiailletei | Conditions | Min | Max | Min | Max | Aloc | Off | Oilit | | t <sub>IS</sub> | Input Setup Time | (Note 1) | 0 | | 0 | | | | ns | | t <sub>IH</sub> | Input Hold Time | (Note 1) | 20 | | 23 | | | + 20 | ns | | t <sub>INH</sub> | NIB Input High Time | (Note 1) | 13 | | 13 | | | | ns | | t <sub>INL</sub> | NIB Input Low Time | (Note <sup>1</sup> ) | 12 | | 13 | | | | ns | | t <sub>INO</sub> | NIB Input to Combinatorial Delay | (Note <sup>1</sup> ) | | 46 | | 62 | + 4 | + 20 | ns | Note: 1. Inputs from Port A, B, and C relative to register/ latch clock from the PLD. ALE/AS latch timings refer to $t_{AVLX}$ and $t_{LXAX}$ . Figure 44. Read Timing Note: 1. $t_{\mbox{\scriptsize AVLX}}$ and $t_{\mbox{\scriptsize LXAX}}$ are not required for 80C51XA in Burst Mode. Table 62. Read Timing | Cumbal | Parameter | Conditions | -9 | 90 | -1 | 12 | Turbo | Unit | |-------------------|----------------------------------------------------|----------------------|-----|-----|-----|-----|-------|------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Off | Onit | | t <sub>LVLX</sub> | ALE or AS Pulse Width | | 22 | | 24 | | | ns | | t <sub>AVLX</sub> | Address Setup Time | (Note <sup>3</sup> ) | 7 | | 9 | | | ns | | t <sub>LXAX</sub> | Address Hold Time | (Note <sup>3</sup> ) | 8 | | 10 | | | ns | | t <sub>AVQV</sub> | Address Valid to Data Valid | (Note <sup>3</sup> ) | | 90 | | 120 | + 20 | ns | | t <sub>SLQV</sub> | CS Valid to Data Valid | | | 90 | | 120 | | ns | | | RD to Data Valid 8-Bit Bus | (Note <sup>5</sup> ) | | 35 | | 35 | | ns | | t <sub>RLQV</sub> | RD or PSEN to Data Valid<br>8-Bit Bus, 8031, 80251 | (Note <sup>2</sup> ) | | 45 | | 48 | | ns | | t <sub>RHQX</sub> | RD Data Hold Time | (Note <sup>1</sup> ) | 0 | | 0 | | | ns | | t <sub>RLRH</sub> | RD Pulse Width | (Note <sup>1</sup> ) | 36 | | 40 | | | ns | | t <sub>RHQZ</sub> | RD to Data High-Z | (Note <sup>1</sup> ) | | 38 | | 40 | | ns | | t <sub>EHEL</sub> | E Pulse Width | | 38 | | 42 | | | ns | | t <sub>THEH</sub> | R/W Setup Time to Enable | | 10 | | 16 | | | ns | | tELTL | R/W Hold Time After Enable | | 0 | | 0 | | | ns | | t <sub>AVPV</sub> | Address Input Valid to<br>Address Output Delay | (Note <sup>4</sup> ) | | 30 | | 35 | | ns | - Note: 1. RD timing has the same timing as DS and PSEN signals. 2. RD and PSEN have the same timing for 80C51. 3. Any input used to select an internal PSD function. 4. In multiplexed mode, latched addresses generated from ADIO delay to address output on any Port. 5. RD timing has the same timing as DS signal. Figure 45. Write Timing **Table 63. Write Timing** | Symbol | Parameter | Conditions | -9 | 90 | -1 | 12 | Unit | |--------------------|-----------------------------------------------------------------------------|-------------------------|-----|-----|-----|-----|------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Onit | | t <sub>LVLX</sub> | ALE or AS Pulse Width | | 22 | | 24 | | ns | | t <sub>AVLX</sub> | Address Setup Time | (Note <sup>1</sup> ) | 7 | | 9 | | ns | | t <sub>LXAX</sub> | Address Hold Time | (Note <sup>1</sup> ) | 8 | | 10 | | ns | | t <sub>AVWL</sub> | Address Valid to Leading Edge of WR | (Notes <sup>1,3</sup> ) | 15 | | 18 | | ns | | t <sub>SLWL</sub> | CS Valid to Leading Edge of WR | (Note <sup>3</sup> ) | 15 | | 18 | | ns | | t <sub>DVWH</sub> | WR Data Setup Time | (Note <sup>3</sup> ) | 40 | | 45 | | ns | | t <sub>WHDX</sub> | WR Data Hold Time | (Note <sup>3,7</sup> ) | 5 | | 8 | | ns | | t <sub>WLWH</sub> | WR Pulse Width | (Note <sup>3</sup> ) | 40 | | 45 | | ns | | t <sub>WHAX1</sub> | Trailing Edge of WR to Address Invalid | (Note <sup>3</sup> ) | 8 | | 10 | | ns | | t <sub>WHAX2</sub> | Trailing Edge of WR to DPLD Address Invalid | (Note <sup>3,6</sup> ) | 0 | | 0 | | ns | | t <sub>WHPV</sub> | Trailing Edge of WR to Port Output Valid Using I/O Port Data Register | (Note <sup>3</sup> ) | | 33 | | 33 | ns | | t <sub>DVMV</sub> | Data Valid to Port Output Valid<br>Using Macrocell Register<br>Preset/Clear | (Notes <sup>3,5</sup> ) | | 65 | | 70 | ns | | t <sub>AVPV</sub> | Address Input Valid to Address<br>Output Delay | (Note <sup>2</sup> ) | | 65 | | 68 | ns | | t <sub>WLMV</sub> | WR Valid to Port Output Valid Using Macrocell Register Preset/Clear | (Notes <sup>3,4</sup> ) | | 30 | | 35 | ns | - Note: 1. Any input used to select an internal PSD function. 2. In multiplexed mode, latched address generated from ADIO delay to address output on any port. 3. WR has the same timing as E and DS signals. 4. Assuming data is stable before active write signal. - 5. Assuming write is active before data becomes valid. - 6. t<sub>WHAX2</sub> is the address hold time for DPLD inputs that are used to generate Sector Select signals for internal PSD memory. 7. t<sub>WHDX</sub> is 11ns when writing to Output Macrocell Registers AB and BC. Figure 46. Peripheral I/O Read Timing Table 64. Port F Peripheral Data Mode Read Timing | Symbol | Parameter | Conditions | -( | 90 | -1 | 2 | Turbo | Unit | |-----------------------|--------------------------------|----------------------|-----|-----|-----|-----|-------|-------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Off | Oilit | | t <sub>AVQV</sub> PF | Address Valid to Data<br>Valid | (Note <sup>3</sup> ) | | 50 | | 50 | + 20 | ns | | t <sub>SLQV-PF</sub> | CSI Valid to Data Valid | | | 35 | | 40 | + 20 | ns | | t <sub>RLQV</sub> -PF | RD to Data Valid | (Notes 1,4) | | 35 | | 40 | | ns | | KLQV-FF | RD to Data Valid 8031 Mode | | | 45 | | 45 | | ns | | t <sub>DVQV-PF</sub> | Data In to Data Out Valid | | | 34 | | 38 | | ns | | t <sub>QXRH</sub> -PF | RD Data Hold Time | | 0 | | 0 | | | ns | | t <sub>RLRH</sub> -PF | RD Pulse Width | (Note <sup>1</sup> ) | 35 | | 36 | | | ns | | t <sub>RHQZ-PF</sub> | RD to Data High-Z | (Note <sup>1</sup> ) | | 38 | | 40 | | ns | Figure 47. Peripheral I/O Write Timing Table 65. Port F Peripheral Data Mode Write Timing | Symbol | Parameter | Conditions | -6 | 90 | -1 | 2 | Unit | |----------------------|---------------------------------------|----------------------|-----|-----|-----|-----|------| | Symbol | Farameter | Conditions | Min | Max | Min | Max | Unit | | t <sub>WLQV-PF</sub> | WR to Data Propagation Delay | (Note <sup>2</sup> ) | | 40 | | 43 | ns | | t <sub>DVQV-PF</sub> | Data to Port A Data Propagation Delay | (Note <sup>5</sup> ) | | 35 | | 38 | ns | | t <sub>WHQZ-PF</sub> | WR Invalid to Port A Tri-state | (Note <sup>2</sup> ) | | 33 | | 33 | ns | - Note: 1. RD has the same timing as DS and PSEN. 2. WR has the same timing as the E and DS signals. - 3. Any input used to select Port F Data Peripheral mode. - 4. Data is already stable on Port F. - 5. Data stable on ADIO pins to data on Port F. Table 66. Program, Write and Erase Times | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------------------|---------|------|------|--------| | | Flash Program | | 8.5 | | s | | | Flash Bulk Erase <sup>1</sup> (pre-programmed to 00) | | 3 | 30 | s | | | Flash Bulk Erase (not pre-programmed) | | 10 | | S | | t <sub>WHQV3</sub> | Sector Erase (pre-programmed) | | 1 | 30 | s | | t <sub>WHQV2</sub> | Sector Erase (not pre-programmed to 00) | | 2.2 | | s | | t <sub>WHQV1</sub> | Byte Program | | 14 | 1200 | μs | | | Program / Erase Cycles (per Sector) | 100,000 | | | cycles | | t <sub>WHWLO</sub> | Sector Erase Time-Out | | 100 | | μs | | t <sub>Q7VQV</sub> | DQ7 Valid to Output (DQ7-DQ0) Valid (Data Polling) <sup>2</sup> | | | 30 | ns | Note: 1. Programmed to all zero before erase. 2. The polling status, DQ7, is valid tQ7VQV time units before the data byte, DQ0-DQ7, is valid for reading. **Table 67. Power-down Timing** | Symbol | Parameter | Conditions | -9 | 90 | -1 | 12 | Unit | |-------------------|------------------------------------------------------------|-------------------|-----|------------------------------|-----|-----|-------| | Syllibol | Farameter | Conditions | Min | Max | Min | Max | Ollit | | t <sub>LVDV</sub> | ALE Access Time from Power-down | | | 128 | | 135 | ns | | t <sub>CLWH</sub> | Maximum Delay from APD Enable to Internal PDN Valid Signal | Using CLKIN (PD1) | | 128 15 * t <sub>CLCL</sub> 1 | | | μs | Note: 1. $t_{CLCL}$ is the period of CLKIN (PD1). Figure 48. Reset (RESET) Timing Table 68. Reset (Reset) Timing | | <u> </u> | ı | 1 | 1 | | |----------------------|------------------------------------|------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | t <sub>NLNH</sub> | RESET Active Low Time <sup>1</sup> | | 300 | | ns | | t <sub>NLNH-PO</sub> | Power Up Reset Active Low Time | | 1 | | ms | | t <sub>NLNH-A</sub> | Warm Reset <sup>2</sup> | | 25 | | μs | | t <sub>OPR</sub> | RESET High to Operational Device | | | 300 | ns | Note: 1. Reset (RESET) does not reset Flash memory Program or Erase cycles. ## Table 69. V<sub>STBYON</sub> Timing | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------------|----------------------|-----|-----|-----|------| | t <sub>BVBH</sub> | V <sub>STBY</sub> Detection to V <sub>STBYON</sub> Output High | (Note <sup>1</sup> ) | | 20 | | μs | | t <sub>BXBL</sub> | V <sub>STBY</sub> Off Detection to V <sub>STBYON</sub> Output Low | (Note <sup>1</sup> ) | | 20 | | μs | Note: 1. V<sub>STBYON</sub> timing is measured at V<sub>CC</sub> ramp rate of 2 ms. <sup>2.</sup> Warm reset aborts Flash memory Program or Erase cycles. Figure 49. ISC Timing Table 70. ISC Timing | Comple al | Barranatan | Complition o | -9 | 90 | -1 | 2 | 11!4 | |---------------------|---------------------------------------------|----------------------|-----|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Min | Max | Unit | | t <sub>ISCCF</sub> | Clock (TCK, PC1) Frequency (except for PLD) | (Note <sup>1</sup> ) | | 15 | | 12 | MHz | | tiscch | Clock (TCK, PC1) High Time (except for PLD) | (Note <sup>1</sup> ) | 30 | | 40 | | ns | | t <sub>ISCCL</sub> | Clock (TCK, PC1) Low Time (except for PLD) | (Note <sup>1</sup> ) | 30 | | 40 | | ns | | tISCCFP | Clock (TCK, PC1) Frequency (PLD only) | (Note <sup>2</sup> ) | | 2 | | 2 | MHz | | tISCCHP | Clock (TCK, PC1) High Time (PLD only) | (Note <sup>2</sup> ) | 240 | | 240 | | ns | | tISCCLP | Clock (TCK, PC1) Low Time (PLD only) | (Note <sup>2</sup> ) | 240 | | 240 | | ns | | t <sub>ISCPSU</sub> | ISC Port Set Up Time | | 11 | | 12 | | ns | | t <sub>ISCPH</sub> | ISC Port Hold Up Time | | 5 | | 5 | | ns | | t <sub>ISCPCO</sub> | ISC Port Clock to Output | | | 26 | | 32 | ns | | tiscpzv | ISC Port High-Impedance to Valid Output | | | 26 | | 32 | ns | | tISCPVZ | ISC Port Valid Output to<br>High-Impedance | | | 26 | | 32 | ns | Note: 1. For non-PLD Programming, Erase or in ISC by-pass mode. 2. For Program or Erase PLD only. ## PACKAGE MECHANICAL Figure 50. TQFP80 - 80 lead Plastic Quad Flatpack, Package Outline Note: Drawing is not to scale. Table 71. TQFP80 - 80 lead Plastic Quad Flatpack, Package Mechanical Data | Symb. | | mm | | inches | | | | |-------|-------|------|------|--------|-------|-------|--| | | Тур. | Min. | Max. | Тур. | Min. | Max. | | | А | | | 1.20 | | | 0.047 | | | A1 | | 0.05 | 0.15 | | 0.002 | 0.006 | | | A2 | | 0.95 | 1.05 | | 0.037 | 0.041 | | | α | 3.5° | 0.0° | 7.0° | 3.5° | 0.0° | 7.0° | | | b | 0.22 | 0.17 | 0.27 | 0.009 | 0.007 | 0.011 | | | С | | 0.09 | 0.20 | | 0.004 | 0.008 | | | D | 14.00 | | | 0.551 | | | | | D1 | 12.00 | | | 0.472 | | | | | D2 | 9.50 | | | 0.374 | | | | | E | 14.00 | | | 0.551 | | | | | E1 | 12.00 | | | 0.472 | | | | | E2 | 9.50 | | | 0.374 | | | | | е | 0.50 | | | 0.020 | | | | | L | 0.60 | 0.45 | 0.75 | 0.024 | 0.018 | 0.030 | | | L1 | 1.00 | | | 0.039 | | | | | СР | 0.08 | | | 0.003 | | | | | N | 80 | | | 80 | | | | | Nd | 20 | | | 20 | | | | | Ne | 20 | | | 20 | | | | ### **PART NUMBERING** T = Tape & Reel Packing For other options, or for more information on any aspect of this device, please contact the ST Sales Office nearest you. ## **APPENDIX A. PIN ASSIGNMENTS** Table 73. PSD835G2V TQFP80 | Pin No. | Pin<br>Assignments | Pin No. | Pin<br>Assignments | Pin No. | Pin<br>Assignments | Pin No. | Pin<br>Assignments | |---------|--------------------|---------|--------------------|---------|--------------------|---------|--------------------| | 1 | PD2 | 21 | PG0 | 41 | PC0 | 61 | PB0 | | 2 | PD3 | 22 | PG1 | 42 | PC1 | 62 | PB1 | | 3 | AD0 | 23 | PG2 | 43 | PC2 | 63 | PB2 | | 4 | AD1 | 24 | PG3 | 44 | PC3 | 64 | PB3 | | 5 | AD2 | 25 | PG4 | 45 | PC4 | 65 | PB4 | | 6 | AD3 | 26 | PG5 | 46 | PC5 | 66 | PB5 | | 7 | AD4 | 27 | PG6 | 47 | PC6 | 67 | PB6 | | 8 | GND | 28 | PG7 | 48 | PC7 | 68 | PB7 | | 9 | Vcc | 29 | $V_{CC}$ | 49 | GND | 69 | Vcc | | 10 | AD5 | 30 | GND | 50 | GND | 70 | GND | | 11 | AD6 | 31 | PF0 | 51 | PA0 | 71 | PE0 | | 12 | AD7 | 32 | PF1 | 52 | PA1 | 72 | PE1 | | 13 | AD8 | 33 | PF2 | 53 | PA2 | 73 | PE2 | | 14 | AD9 | 34 | PF3 | 54 | PA3 | 74 | PE3 | | 15 | AD10 | 35 | PF4 | 55 | PA4 | 75 | PE4 | | 16 | AD11 | 36 | PF5 | 56 | PA5 | 76 | PE5 | | 17 | AD12 | 37 | PF6 | 57 | PA6 | 77 | PE6 | | 18 | AD13 | 38 | PF7 | 58 | PA7 | 78 | PE7 | | 19 | AD14 | 39 | RESET | 59 | CNTL0 | 79 | PD0 | | 20 | AD15 | 40 | CNTL2 | 60 | CNTL1 | 80 | PD1 | ## **REVISION HISTORY** # **Table 74. Document Revision History** | Date | Version | Description of Revision | | |-----------|---------|---------------------------------------------------------------------|--| | 31-May-04 | 1.0 | Document reformatted; split from original with both voltage options | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. $\ensuremath{\texttt{©}}$ 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore Spain - Sweden - Switzerland - United Kingdom - United States www.st.com