# **High Speed Dual MOSFET Driver** #### **Features** - ▶ 6.0ns rise and fall time with 1000pF load - ▶ 2.0A peak output source/sink current - ▶ 1.8 to 5.0V input CMOS compatible - 4.5 to 13V total supply voltage - Smart logic threshold - Low jitter design - Two matched channels - Outputs can swing below ground - Low inductance package - Thermally-enhanced package ## **Applications** - Medical ultrasound imaging - ▶ Piezoelectric transducer drivers - Nondestructive evaluation - ► PIN diode driver - CCD clock driver/buffer - High speed level translator #### **General Description** The Supertex MD1213 is a high speed, dual MOSFET driver. It is designed to drive high voltage P and N-channel MOSFET transistors for medical ultrasound and other applications requiring a high output current for a capacitive load. The high-speed input stage of the MD1213 can operate from 1.8 to 5.0V logic interface with an optimum operating input signal range of 1.8 to 3.3V. An adaptive threshold circuit is used to set the level translator switch threshold to the average of the input logic 0 and logic 1 levels. The input logic levels may be ground referenced, even though the driver is putting out bipolar signals. The level translator uses a proprietary circuit, which provides DC coupling together with high-speed operation. The output stage of the MD1213 has separate power connections enabling the output signal L and H levels to be chosen independently from the supply voltages used for the majority of the circuit. As an example, the input logic levels may be 0 and 1.8V, the control logic may be powered by +5.0 to -5.0V, and the output L and H levels may be varied anywhere over the range of -5.0 to +5.0V. The output stage is capable of peak currents of up to $\pm 2.0$ A, depending on the supply voltages used and load capacitance present. The OE pin serves a dual purpose. First, its logic H level is used to compute the threshold voltage level for the channel input level translators. Secondly, when OE is low, the outputs are disabled, with the A output high and the B output low. This assists in properly pre-charging the AC coupling capacitors that may be used in series in the gate drive circuit of an external PMOS and NMOS transistor pair. ## **Typical Application Circuit** **Ordering Information** | Device | 12-Lead QFN<br>4.00x4.00mm body<br>1.00mm height (max)<br>0.80mm pitch | |--------|------------------------------------------------------------------------| | MD1213 | MD1213K6-G | ## **Absolute Maximum Ratings** | 7 KBOOTATO III AXIII I KATI | 9- | |---------------------------------------------|------------------------------------| | Parameter | Value | | $V_{DD}$ - $V_{SS}$ , logic supply voltage | -0.5V to +13.5V | | V <sub>H</sub> , output high supply voltage | $V_L$ -0.5V to $V_{DD}$ +0.5V | | V <sub>L</sub> , output low supply voltage | $V_{ss}$ -0.5V to $V_H$ +0.5V | | V <sub>ss</sub> , low side supply voltage | -7.0V to +0.5V | | Logic input levels | V <sub>ss</sub> -0.5V to GND +7.0V | | Maximum junction temperature | +125°C | | Storage temperature | -65°C to 150°C | | Operating temperature | -20°C to 85°C | | Thermal resistance to air, $\theta_{_{JA}}$ | 47°C/W | | Thermal resistance to case, $\theta_{JC}$ | 7.0°C/W | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. ### **Pin Configuration** ### **Package Marking** Y = Last Digit of Year Sealed W = Code for Week Sealed L = Lot Number \_\_\_ = "Green" Packaging Package may or may not include the following marks: Si or 12-Lead QFN (K6) #### Note: 1. 1oz. 4-layer 3x4" PCB with thermal pad and thermal via array. #### **DC Electrical Characteristics** (Over operating conditions unless otherwise specified, $V_H = V_{DD1} = V_{DD2} = 12V$ , $V_L = V_{SS1} = V_{SS2} = 0V$ , $V_{OE} = 3.3V$ , $T_A = 25$ °C) | Sym | Parameter | Min | Тур | Max | Units | Conditions | |-----------------------------------|------------------------------------|----------------------|------|----------------------|-------|--------------------------------------| | V <sub>DD</sub> - V <sub>SS</sub> | Logic supply voltage | 4.5 | - | 13 | V | 2.5V ≤ V <sub>DD</sub> ≤13V | | V <sub>ss</sub> | Logic side supply voltage | -5.5 | - | 0 | V | | | V <sub>H</sub> | Output high supply voltage | V <sub>ss</sub> +2.0 | - | V <sub>DD</sub> | V | | | $V_{L}$ | Output low supply voltage | V <sub>ss</sub> | ı | V <sub>DD</sub> -2.0 | V | | | I <sub>DD1Q</sub> | V <sub>DD1</sub> quiescent current | - | 0.55 | - | mA | | | I <sub>DD2Q</sub> | V <sub>DD2</sub> quiescent current | - | ı | 10 | μΑ | No input transitions | | I <sub>HQ</sub> | V <sub>H</sub> quiescent current | - | ı | 10 | μΑ | | | I <sub>DD1</sub> | V <sub>DD1</sub> average current | - | 0.88 | - | mA | | | I <sub>DD2</sub> | V <sub>DD2</sub> average current | - | 6.6 | - | mA | One channel on at 5.0Mhz,<br>No load | | I <sub>H</sub> | V <sub>H</sub> average current | - | 23 | - | mA | 110.1000 | | V <sub>IH</sub> | Input logic voltage high | V <sub>OE</sub> -0.3 | - | 5.0 | V | | | V <sub>IL</sub> | Input logic voltage low | 0 | - | 0.3 | V | For logic inpute INA and INP | | I <sub>IH</sub> | Input logic current high | - | - | 1.0 | μΑ | For logic inputs INA and INB | | I <sub>IL</sub> | Input logic current low | - | - | 1.0 | μΑ | | **DC Electrical Characteristics (cont.)** (Over operating conditions unless otherwise specified, $V_H = V_{DD1} = V_{DD2} = 12V$ , $V_L = V_{SS1} = V_{SS2} = 0V$ , $V_{OE} = 3.3V$ , $T_A = 25^{\circ}$ C) | Sym | Parameter | Min | Тур | Max | Units | Conditions | | | |-----------------|---------------------------------|-----|-----|-----|-------|--------------------|--|--| | V <sub>IH</sub> | OE input logic voltage high | 1.8 | - | 5.0 | V | | | | | V <sub>IL</sub> | OE input logic voltage low | 0 | - | 0.3 | V | For logic input OE | | | | R <sub>IN</sub> | OE input logic impedance to GND | 12 | 20 | 30 | ΚΩ | | | | | C <sub>IN</sub> | Logic input capacitance | - | 5.0 | 10 | pF | All inputs | | | ### **Outputs** $(V_H = V_{DD1} = V_{DD2} = 12V, V_L = V_{SS1} = V_{SS2} = 0V, V_{OE} = 3.3V, T_A = 25^{\circ}\text{C})$ | $R_{\text{SINK}}$ | Output sink resistance | - | ı | 12.5 | Ω | I <sub>SINK</sub> = 50mA | |---------------------|----------------------------|---|-----|------|---|----------------------------| | $R_{\text{SOURCE}}$ | Output source resistance | - | - | 12.5 | Ω | I <sub>SOURCE</sub> = 50mA | | I <sub>SINK</sub> | Peak output sink current | - | 2.0 | ı | Α | | | SOURCE | Peak output source current | - | 2.0 | - | Α | | # AC Electrical Characteristics $(V_H = V_{DD1} = V_{DD2} = 12V, V_L = V_{SS1} = V_{SS2} = 0V, V_{OE} = 3.3V, T_A = 25$ °C) | Sym | Parameter | Min | Тур | Max | Units | Conditions | |-----------------------------------------|---------------------------------------------------|-----|------|-----|-------|---------------------------------------------------| | t <sub>irf</sub> | Inputs or OE rise & fall time | - | - | 10 | ns | Logic input edge speed requirement | | t <sub>PLH</sub> | Propagation delay when output is from low to high | - | 7.0 | - | ns | | | t <sub>PHL</sub> | Propagation delay when output is from high to low | - | 7.0 | - | ns | C <sub>LOAD</sub> = 1000pF,<br>see timing diagram | | t <sub>POE</sub> | Propagation delay OE to outputs | - | 9.0 | - | ns | Input signal rise/fall time of 2ns | | t <sub>r</sub> | Output rise time | - | 6.0 | - | ns | | | t <sub>f</sub> | Output fall time | - | 6.0 | - | ns | | | l t <sub>r</sub> - t <sub>f</sub> l | Rise and fall time matching | - | 1.0 | - | ns | | | I t <sub>PLH</sub> - t <sub>PHL</sub> I | Propagation low to high and high to low matching | - | 1.0 | - | ns | For each channel | | $\Delta t_{\sf dm}$ | Propagation delay match | - | ±2.0 | - | ns | Device to device delay match | # **Logic Truth Table** | | Logic Inputs | Output | | | | | | |----|--------------|--------|----------------|----------------|--|--|--| | OE | INA | INB | OUTA | OUTB | | | | | Н | L | L | V <sub>H</sub> | V <sub>H</sub> | | | | | Н | L | Н | V <sub>H</sub> | V <sub>L</sub> | | | | | Н | Н | L | V <sub>L</sub> | V <sub>H</sub> | | | | | Н | Н | Н | V <sub>L</sub> | V <sub>L</sub> | | | | | L | X | X | V <sub>H</sub> | V <sub>L</sub> | | | | # **Propagation Delay** # **Logic Input Threshold** # **Detailed Block Diagram** # **Single Supply Application Circuit** # **Timing Diagram** # **Simplified Block Diagram** #### **Application Information** For proper operation of the MD1213, low inductance bypass capacitors should be used on the various supply pins. The GND input pin should be connected to the digital ground. The INA, INB, and OE pins should be connected to their logic source with a swing of GND to logic level high, which is 1.8 to 5.0V. Good trace practices should be followed corresponding to the desired operating speed. The internal circuitry of the MD1213 is capable of operating up to 100MHz, with the primary speed limitation being the loading effects of the load capacitance. Because of this speed and the high transient currents that result with capacitive loads, the bypass capacitors should be as close to the chip pins as possible. Unless the load specifically requires bipolar drive, the VSS1, VSS2, and VL pins should have low inductance feed-through connections directly to a ground plane. If these voltages are not zero, then they need bypass capacitors in a manner similar to the positive power supplies. The power connections VDD1 and VDD2 should have a ceramic bypass capacitor to the ground plane with short leads and decoupling components to prevent resonance in the power leads. A common capacitor and voltage source may be used for these two pins, which should always have the same DC voltage applied. For applications sensitive to jitter and noise, separate decoupling networks may be used for VDD1 and VDD2. The supplied voltages of VH and VL determine the output logic levels. These two pins can draw fast transient currents of up to 2.0A, so they should be provided with an appropriate bypass capacitor located next to the chip pins. A ceramic capacitor of up to 1.0µF may be appropriate, with a series ferrite bead to prevent resonance in the power supply lead coming to the capacitor. Pay particular attention to minimizing trace lengths and using sufficient trace width to reduce inductance. Surface mount components are highly recommended. Since the output impedance of this driver is very low, in some cases it may be desirable to add a small series resistor in series with the output signal to obtain better waveform integrity at the load terminals. This will of course reduce the output voltage slew rate at the terminals of a capacitive load. Pay particular attention to the parasitic coupling from the driver output to the input signal terminals. This feedback may cause oscillations or spurious waveform shapes on the edges of signal transitions. Since the input operates with signals down to 1.8V, even small coupled voltages may cause problems. Use of a solid ground plane and good power and signal layout practices will prevent this problem. Be careful that the circulating ground return current from a capacitive load cannot react with common inductance to cause noise voltages in the input logic circuitry. #### **Pin Description** | Pin# | Name | Description | |------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | INA | Logic input. Controls OUTA when OE is high. Input logic high will cause the output to swing to VL. Input logic low will cause the output to swing to VH. | | 2 | VL | Supply voltage for N-channel output stage. | | 3 | INB | Logic input. Controls OUTB when OE is high. Input logic high will cause the output to swing to VL. Input logic low will cause the output to swing to VH. | | 4 | GND | Logic input ground reference. | | 5 | VSS1 | Low side analog circuit and level shifter supply voltage. Should be at the same potential as VSS2. | | 6 | VSS2 | Low side gate drive supply voltage. | | 7 | OUTB | Output driver. Swings from VH to VL. Intended to drive the gate of an external N-channel MOSFET via a series capacitor. When OE is low, the output is disabled. OUTB will swing to VL turning off the external N-channel MOSFET. | | 8 | VH | Supply voltage for P-channel output stage. | | 9 | OUTA | Output driver. Swings from VH to VL. Intended to drive the gate of an external P-channel MOSFET via a series capacitor. When OE is low, the output is disabled. OUTA will swing to VH turning off the external P-channel MOSFET. | | 10 | VDD2 | High side gate drive supply voltage. | | 11 | VDD1 | High side analog circuit and level shifter supply voltage. Should be at the same potential as VDD2. | | 12 | OE | Output-enable logic input. When OE is high, $(V_{OE} + V_{GND})/2$ sets the threshold transition between logic level high and low for INA and INB. When OE is low, OUTA is at VH and OUTB is at VL regardless of INA and INB | #### Notes: - 1. Thermal Pad and Pin #5 (VSS1) must be connected externally. - 2. Index Pad and Thermal Pad are connected internally # 12-Lead QFN Package Outline (K6) ## 4.00x4.00mm body, 1.00mm height (max), 0.80mm pitch #### Notes: - 1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. - 2. Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present. - 3. The inner tip of the lead may be either rounded or square. | Symb | ol | Α | A1 | А3 | b | D | D2 | E | E2 | е | L | L1 | θ | |----------------|-----|------|------|-------------|------|-------|------|-------|------|-------------|------|------|------------| | | MIN | 0.80 | 0.00 | | 0.25 | 3.85* | 0.75 | 3.85* | 0.75 | | 0.35 | 0.00 | <b>0</b> ° | | Dimension (mm) | NOM | 0.90 | 0.02 | 0.20<br>REF | 0.30 | 4.00 | 1.70 | 4.00 | 1.70 | 0.80<br>BSC | 0.55 | - | - | | () | MAX | 1.00 | 0.05 | | 0.35 | 4.15* | 2.25 | 4.15* | 2.25 | | 0.75 | 0.15 | 14° | JEDEC Registration MO-220, Variation VGGB, Issue K, June 2006. Drawings not to scale. Supertex Doc. #: DSPD-12QFNK64X4P080, Version C041309. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http://www.supertex.com. ©2009 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited. <sup>\*</sup> This dimension is not specified in the JEDEC drawing.