# HC-555 **Continuously Variable** Slope Delta-modulator (CVSD) ### Features - All Digital - Requires Few External Parts - Low Power Drain: 1.5mW Typical From Single 3.0V-7V Supply - Time Constants Determined by Clock Frequency; No Calibration or Drift Problems; Automatic Offset Adjustment - Half Duplex Operation Under Digital Control - Filter Reset Under Digital Control - Automatic Overload Recovery - Automatic "Quiet" Pattern Generation - AGC Control Signal Available ### **Applications** - Voice Transmission Over Data Channels (Modems) - Voice/Data Multiplexing (Pair Gain) - Voice Encryption/Scrambling - Voicemail - Audio Manipulations: Delay Lines, Time Compression, Echo Generation/Suppression, Special Effects, Etc. - Pagers/Satellites - Data Aquisition Systems - Voice I/O For Digital Systems and Speech Synthesis Requiring Small Size, Low Weight, and Ease of Reprogrammability ### Description The HC-55564 is a half duplex modulator/demodulator CMOS integrated circuit used to convert voice signals into serial NRZ digital data and to reconvert that data into voice. The conversion is by delta-modulation, using the Continuously Variable Slope (CVSD) method of modulation/de-modulation. While the signals are compatible with other CVSD circuits, the internal design is unique. The analog loop filters have been replaced by very low power digital filters which require no external timing components. This approach allows inclusion of many desirable features which would be difficult to implement using other approaches. The fundamental advantages of delta-modulation, along with its simplicity and serial data format, provide an efficient (low data rate/low memory requirements) method for voice digitization. The device may be easily configured with the HC-5512C/12D PCM/CVSD filter. The HC-55564 is usable from 9K bits/sec to above 64Kbps. The unit is available in a 14 pin ceramic DIP or LCC package in commercial, industrial, and military temperature ranges including the Harris High Rel Dash 7 and Dash 8 programs. Application Notes 607 and 576 are available, as are Demonstation Boards. ### Functional Diagram # 4302271 HARRIS SEMICOND SECTOR HC-55564 ### Pin Assignments | PIN 1<br>14-PI<br>DIP | N 20-PIN | SYMBOL | DESCRIPTION | | | | | |-----------------------|-----------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | 2 | V <sub>DD</sub> | Positive supply voltage. Voltage range is +3.0V to +7.0V. | | | | | | 2 | 3 | Analog Gnd | Analog Ground connection to D/A ladders and comparator. | | | | | | 3 | 4 | AOUT | Audio Out recovered from 10 bit DAC. May be used as side tone at the transmitter. Presents approximately 150 kilohm source with DC offset of $V_{DD}/2$ . Within $\pm 2dB$ of Audio Input. Should be externally AC coupled. | | | | | | 4 | 6 | ĀĠĊ | Automatic Gain Control output. A logic low level will appear at this output when the recovered signal excursion reaches one-half of full scale value. In each half cycle full scale is V <sub>DD</sub> /2. The mark-space ratio is proportional to the average signal level. | | | | | | 5 | 8 | AIN | Audio Input to comparator. Should be externally AC coupled. Presents approximately 280 kilohms in series with $V_{\rm DD}/2$ . | | | | | | 6,7 | 1,5,7,9,<br>10,11,<br>15,17 | NC | No internal connection is made to these pins. | | | | | | 8 | 12 | Digital Gnd | Logic ground. 0V reference for all logic inputs and outputs | | | | | | 9 | 13 | Clock | Sampling rate clock. In the decode mode, must be synchronized with the digital input data such that the data is valid at the positive clock transition. In the encode mode, the digital data is clocked out on the negative going clock transition. The clock rate equals the data rate. | | | | | | 10 | 14 | Encode/<br>Decode | A single CVSD can provide half-duplex operation. The encode or decode function is selected by the logic level applied to this input. A low level selects the encode mode, a high level the decode mode. | | | | | | 11 | 16 | APT | Alternate Plain Text input. Activating this input causes a digital quieting pattern to be transmitted, however; internally the CVSD is still functional and a signal is still available at the AOUT port. Active low. | | | | | | 12 | 18 | Digital In | Input for the received digital NRZ data. | | | | | | 13 | 19 | , FZ | Force Zero input. Activating this input resets the internal logic and forces the digital output and the recovered audio output into the "quieting" condition. An alternating 1-0 pattern appears at the digital output at ½ the clock rate. When this is decoded by a receive CVSD, a 10mVp-p inaudible signal appears at audio output. Active low. | | | | | | 14 | 20 | Digital Out | Output for transmitted digital NRZ data. | | | | | NOTE: No active input should be left in a "floating condition." -8 TELECOM-MUNICATIONS 77C 09228 D T-75-19 ### Specifications HC-55564 | A 1 | | | Dallana | |------|------|---------|---------| | ADSO | ıute | Maximum | naungs | ### **Operating Temperature** | Voltage at Any PinGND -0.3V to VDD +0.3 | 3V | |-----------------------------------------------|----| | Maximum V <sub>DD</sub> Voltage +7.0 | | | Minimum V <sub>DD</sub> Voltage +3.0 | VC | | Operating V <sub>DD</sub> Range +3.0V to +7.0 | V | Storage Temperature ..... -65°C to +150°C Operating Temperature .....-55°C to +125°C ### **Electrical Characteristics** Unless otherwise noted, $T_A$ = 25°C, $V_{DD}$ = +5.0V, Sampling Rate = 16Kbps, AG = DG = 0V, $A_{IN}$ = 1.2Vrms. | SYMBOL | PARAMETER | MIN | TYPICAL | MAX | UNITS | CONDITIONS | |------------------|-----------------------------------------|------|---------|------|------------|-------------------------------------------------------| | CLK | Sampling Rate | 9 | 16 | 64 | Kbps | Note 1 | | מס <sup>ו</sup> | Supply Current - | | 0.3 | 1.5 | mA | | | VIH | Logic '1' Input | 3.5 | | | V | Note 2 | | V <sub>IL</sub> | Logic '0' Input | | | 1.5 | V | Note 2 | | v <sub>oH</sub> | Logic '1' Output | 4.0 | | | v | Note 3 | | V <sub>OL</sub> | Logic '0' Output | | | 0.4 | <b>V</b> . | Note 3 | | | Clock Duty Cycle | 30 | | 70 | % | ·<br>.* | | AIN | Audio Input Voltage | | 0.5 | 1.2 | Vrms | AC coupled. Note 4 | | AOUT | Audio Output Voltage | | 0.5 | 1.2 | Vrms | AC coupled. Note 5 | | z <sub>IN</sub> | Audio Input Impedance | | 280 | | kΩ | Note 6 | | Z <sub>OUT</sub> | Audio Output Impedance | : | 150 | | kΩ | Note 6 | | A <sub>E-D</sub> | Transfer Gain | -2.0 | | +2.0 | dB | No Load. Audio in to<br>Audio Out. | | AE | Encode Gain | ļ. | .34 | | dB | | | AD | Decode Gain | | 1.23 | | dB | | | tSF | Syllabic Filter<br>Time Constant | | 4.0 | | mS | Note 7 | | t <sub>SE</sub> | Signal Estimate Filter<br>Time Constant | 1.0 | | | mS | Note 7 | | | Resolution | | 0.1 | ļ | % | Note 8 | | | Minimum Step Size | | 0.2 | , . | % | Note 9 | | V <sub>QP</sub> | Quieting Pattern<br>Amplitude | | 10 | | mVp-p | FZ = 0V or APT = 0V, or A <sub>IN</sub> = 0V. Note 10 | | V <sub>AL</sub> | AGC Lo Threshold | | 1.24 | ļ | Vp-p | Note 11 | | V <sub>AH</sub> | AGC Hi Threshold | | 3.85 | | Vp-p | Note 11 | | V <sub>СТН</sub> | Clamping Threshold | | 0.75 | | F.S. | Note 12 | DE. - There is one NRZ (Non-Return Zero) data bit per clock period. Data is clocked out on the negative clock edge. Data is clocked into the CVSD on the positive going edge (see Figure 2). Clock may be run at less than 9Kbps and greater than 64Kbps. 8. - Logic inputs are CMOS compatible at supply voltage and are diode protected. Digital data input is NRZ at clock rate. - Logic outputs are CMOS compatible at supply voltage and will withstand short-circuits to V<sub>DD</sub> or ground. Digital data output is NRZ and changes with negative clock transitions. Each output will drive two LS TTL loads. - Recommended voice input range for best voice performance. Should be externally AC coupled. - 5. May be used for side-tone in encode mode. Should be externally AC coupled. Varies with adulo input level by $\pm dB$ . - Presents series impedance with audio signal. Zero signal reference is approximatey V<sub>DD</sub>/2. - Note that filter time constants are inversely proportional to clock rate. Both filters approximate single pole responses. - Minimum quantization voltage level expressed as a percentage of supply voltage. - The minimum step size between levels is twice the resolution. - The "quieting" pattern or idle-channel audio output steps at one-half the bit rate, changing state on negative clock transitions. - A logic "0" will appear at the AGC output pin when the recovered signal reaches one-half of full-scale value (positive or negative), i.e. at V<sub>DD</sub>/2 ±25% of V<sub>DD</sub>. - 12. The recovered signal will be clamped, and the computation will be inhibited, when the recovered signal reaches three-quarters of fullscale value, and will unclamp when it falls below this value (positive or negative). Timing Waveforms tos: DATA SET UP TIME, 100ns TYPICAL FIGURE 2. CVSD TIMING DIAGRAM 8 TELECOM-MUNICATIONS -HC-55564 D T-75-19 ## Interface Circuit for HC-55564 CVSD FIGURE 3. ### **CVSD Hookup for Evaluation** The circuit in Figure 3 is sufficient to evaluate the voice quality of the CVSD, since when encoding the feedback signal at the audio output pin is the reconstructed audio input signal. CVSD design considerations are as follows; - 1) Care should be taken in layout to maintain isolation between analog and digital signal paths for proper noise consideration. - 2) Power supply decoupling is necessary as close to the device as possible. A 0.1uf should be sufficient. - 3) Ground, then power, must be present before any input signals are applied to the CVSD. Failure to observe this may cause a latchup condition which may be destructive. Latchup may be removed by cycling the power off/on. A power-up reset circuit may be used that strobes Force Zero (Pin 13) during power-up as follows: - 4) Analog (signal) ground (Pin 2) should be externally tied to Pin 8 and power ground. It is recommended that the AIN and AOUT ground returns connect only to Pin 2. - 5) Digital inputs and outputs are compatible with standard CMOS logic using the same supply voltage. All unused logic inputs must be tied to the appropriate logic level for desired operation. TTL outputs will require 1K Ohm pull-up resistors. Pins 4 and 14 will each drive CMOS logic or one low power TTL input. - 6) Since the Audio Out pins are internally DC biased to V<sub>DD</sub>/2, AC coupling is required. In general, a value of 0.1µf is sufficient for AC coupling of the CVSD audio pins to a filter circuit. - 7) The AGC output may be externally integrated to drive an AGC pre-amp, or it could drive an LED indicator through a buffer to indicate proper speaking volume. HC-55564 Figures 4, 5, and 6 illustrate the typical frequency response of the HC-55564 for varying input levels and for varying sampling rates. To prevent slope overload (slew limiting), the 0dB boundry should not be exceeded. The frequency response is directly proportional to the sampling clock rate. The flat bandwidth at 0dB doubles for every 16kHz increase in sampling rate. The output levels were measured in the encode mode, without filtering, from AIN to AOUT, at $V_{DD}$ = +5V. 0dB = 1.2Vrms. FIGURE 4. TRANSFER FUNCTION FOR CVSD AT 16Kbps FIGURE 5. TRANSFER FUNCTION FOR CVSD AT 32Kbps SIGNAL LEVEL @ AOUT FIGURE 6. TRANSFER FUNCTION FOR CVSD AT 64Kbps HC-55564 The following typical performance distortion graphs were realized with the test configuration of Figure 7. The measurement vehicle for Total Harmonic Distortion (THD) was an HP-339A distortion measurement set, and for 2nd and 3rd harmonic distortion, an HP-3582A spectrum analyzer. All measurement conditions were at VDD = +5V, and 2nd and 3rd harmonic distortion measurements were C-message filtered. 0dB = 1.2Vrms. ## FIGURE 8. CVSD SIGNAL LEVEL VERSUS TOTAL HARMONIC DISTORTION FIGURE 9A, B, C. CVSD INPUT LEVEL VERSUS 2ND AND 3RD HARMONIC DISTORTION