

# Agilent HCMS-39x6 and HCMS-39x7 3.3 V High Performance CMOS 5x7 AlphaNumeric Displays Data Sheet



HCMS-3906, HCMS-3966, HCMS-3916, HCMS-3976, HCMS-3907, HCMS-3967, HCMS-3917, HCMS-3977

### Description

The 3.3 V HCMS-39xx family is similar to the 5.0 V HCMS-29xx family, except it operates at a lower operating voltage. Package dimensions and pin outs are exactly the same for both families. The product has been thoroughly characterized and stringent reliability tested to ensure that the product is of high quality.

Similar to the 5.0 V platform, this family product is a high performance, easy to use dot matrix display driven by on-board CMOS

IC. Each display can be directly interfaced with a microprocessor, thus eliminating the need for cumbersome interface components. The serial IC interface allows higher character count information displays with a minimum of data lines. The easy to read 5x7 pixel format allows the display of upper case, lower case, Katakana, and custom user-defined characters. These displays are stackable in the x- and y-directions, making them ideal for high character count displays.

#### **Features**

- · Easy to use
- Interfaces directly with microprocessors
- 0.15" character height in 4 and 8 character package
- 0.20" character height in 4 and 8 character package
- Rugged X- and Y-stackable package
- Serial input
- · Convenient brightness controls
- Wave solderable
- · Low power CMOS technology
- TTL compatible
- 3.3 V operating voltage

#### **Applications**

- · Telecommunications equipment
- Portable data entry devices
- · Computer peripherals
- Medical equipment
- Test equipment
- · Business machines
- Avionics
- · Industrial controls

ESD WARNING: STANDARD CMOS HANDLING PRECAUTIONS SHOULD BE OBSERVED TO AVOID STATIC DISCHARGE



# **Package Dimensions**



## NOTES:

- 1. DIMENSIONS ARE IN mm (INCHES). 2. UNLESS OTHERWISE SPECIFIED, TOLERANCE ON DIMENSIONS IS  $\pm$  0.38 mm (0.015 INCH). 3. LEAD MATERIAL: SOLDER PLATED COPPER ALLOY.

Figure 1. HCMS-390X package dimensions.



- 1. DIMENSIONS ARE IN mm (INCHES). 2. UNLESS OTHERWISE SPECIFIED, TOLERANCE ON DIMENSIONS IS  $\pm$  0.38 mm (0.015 INCH).
- 3. LEAD MATERIAL: SOLDER PLATED COPPER ALLOY.

Figure 2. HCMS-391X Package dimensions.



# PIN FUNCTION ASSIGNMENT TABLE

| PIN# | FUNCTION |
|------|----------|
| 1    | DATA OUT |
| 2    | osc      |
| 3    | V LED    |
| 4    | DATA IN  |
| 5    | RS       |
| 6    | CLK      |
| 7    | CE       |
| 8    | BLANK    |
| 9    | GND      |
| 10   | SEL      |
| 11   | V LOGIC  |
| 12   | RESET    |



- NOTES: 1. DIMENSIONS ARE IN mm (INCHES). 2. UNLESS OTHERWISE SPECIFIED, THE TOLERANCE ON DIMENSIONS IS  $\pm$  0.38 mm (0.015 INCH). 3. LEAD MATERIAL: SOLDER PLATED COPPER ALLOY.

Figure 3. HCMS-396X Package dimensions.



#### NOTES:

- 1. DIMENSIONS ARE IN mm (INCHES). 2. UNLESS OTHERWISE SPECIFIED, TOLERANCE ON DIMENSIONS IS  $\pm$  0.38 mm (0.015 INCH). 3. LEAD MATERIAL: SOLDER PLATED COPPER ALLOY.

Figure 4. HCMS-397X Package dimensions.

# **Device Selection Guide**

| Description           | Red       | Green     |
|-----------------------|-----------|-----------|
| 1 x 4 0.15" Character | HCMS-3906 | HCMS-3907 |
| 1 x 8 0.15" Character | HCMS-3916 | HCMS-3917 |
| 1 x 4 0.20" Character | HCMS-3966 | HCMS-3967 |
| 1 x 8 0.20" Character | HCMS-3976 | HCMS-3977 |

# **Absolute Maximum Ratings**

| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                   | 0.3 V to 5.5 V<br>0.3 V to V <sub>LOGIC</sub> +0.3 V<br>40°C to +85°C |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Relative Humidity (noncondensing)                                       | . 85%                                                                 |
| Storage Temperature, T <sub>S</sub>                                     | 55°C to 100°C                                                         |
| Soldering Temperature [1.59 mm (0.063 in.) below body]                  |                                                                       |
| Solder Dipping                                                          | . 260°C for 5 secs                                                    |
| Wave Soldering                                                          | . 250°C for 3 secs                                                    |
| ESD Protection @ 1.5 k $\Omega$ , 100 pF (each pin)                     | . Class 1, 0-1999 V                                                   |
| TOTAL Package Power Dissipation at T <sub>A</sub> = 25°C <sup>[1]</sup> |                                                                       |
| 4 character                                                             | . 0.766 W                                                             |
| 8 character                                                             | . 1.532 W                                                             |
| 16 character                                                            | . 3.064 W                                                             |

# Note:

# Recommended Operating Conditions over Temperature Range (-40°C to +85°C)

| Parameter                                                 | Symbol             | Min. | Max. | Units |
|-----------------------------------------------------------|--------------------|------|------|-------|
| Logic Supply Voltage <sup>[1]</sup>                       | V <sub>LOGIC</sub> | 3.1  | 5.5  | V     |
| LED Supply Voltage <sup>[1]</sup>                         | V <sub>LED</sub>   | 3.1  | 5.5  | V     |
| GND <sub>LED</sub> to GND <sub>LOGIC</sub> <sup>[1]</sup> | -                  | -0.3 | +0.3 | V     |

#### Note

<sup>1.</sup> For operation in high ambient temperatures, see Appendix A, Thermal Considerations.

For further description, see Appendix B, Electrical Considerations, "V<sub>LOGIC</sub> and V<sub>LED</sub> Considerations".

# Electrical Characteristics over Operating Temperature Range (-40°C to +85°C)

|                                                                                         |                          | $T_A = 25^{\circ}C$<br>$V_{LOGIC} = 3.3 V$ |             | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < 85^{\circ}\text{C}$<br>$3.0 \text{ V} < \text{V}_{\text{LOGIC}} < 5.5 \text{ V}$ |             |       |                                                                        |  |
|-----------------------------------------------------------------------------------------|--------------------------|--------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------------------------------------------------------------------|--|
| Parameter                                                                               | Symbol                   | Тур.                                       | Max.        | Min.                                                                                                                          | Max.        | Units | Test Conditions                                                        |  |
| Input Leakage Current<br>HCMS-390X/396X (4 char)<br>HCMS-391X/397X (8 char)             | I <sub>I</sub>           |                                            | +7.5<br>+15 | -2.5<br>-5.0                                                                                                                  | +50<br>+100 | μΑ    | $V_{IN} = 0 V \text{ to } V_{LOGIC}$                                   |  |
| I <sub>LOGIC</sub> OPERATING<br>HCMS-390X/396X (4 char)<br>HCMS-391X/397X (8 char)      | I <sub>LOGIC</sub> (OPT) | 0.4<br>0.8                                 | 2.5<br>5    |                                                                                                                               | 5<br>10     | mA    | $V_{IN} = V_{LOGIC}$                                                   |  |
| I <sub>LOGIC</sub> SLEEP <sup>[1]</sup> HCMS-390X/396X (4 char) HCMS-391X/397X (8 char) | I <sub>LOGIC</sub> (SLP) | 5<br>10                                    | 15<br>30    |                                                                                                                               | 25<br>50    | μА    | V <sub>IN</sub> = V <sub>LOGIC</sub>                                   |  |
| I <sub>LED</sub> BLANK<br>HCMS-390X/396X (4 char)<br>HCMS-391X/397X (8 char)            | I <sub>LED</sub> (BL)    | 2.0<br>4.0                                 | 4.0<br>8.0  |                                                                                                                               | 4.0<br>8.0  | mA    | BL = 0 V                                                               |  |
| I <sub>LED</sub> SLEEP <sup>[1]</sup> HCMS-390X/396X (4 char) HCMS-391X/397X (8 char)   | I <sub>LED</sub> (SLP)   | 7.5<br>15                                  | 20<br>40    |                                                                                                                               | 50<br>100   | μΑ    |                                                                        |  |
| Peak Pixel Current <sup>[2]</sup>                                                       | I <sub>PIXEL</sub>       | 14.0                                       | 15.9        |                                                                                                                               | 17.1        | mA    | V <sub>LED</sub> = 5.5 V. All<br>pixels ON, average<br>value per pixel |  |
| HIGH level input voltage                                                                | V <sub>IH</sub>          |                                            |             | 2.4                                                                                                                           |             | V     | 3.0 V < V <sub>LOGIC</sub> < 5.5 V                                     |  |
| LOW level input voltage                                                                 | V <sub>IL</sub>          |                                            |             |                                                                                                                               | 0.4         | V     | 3.0 V < V <sub>LOGIC</sub> < 5.5 V                                     |  |
| HIGH level output voltage                                                               | V <sub>OH</sub>          |                                            |             | 2.4                                                                                                                           |             | V     | 3.0 V < V <sub>LOGIC</sub> < 5.5 V                                     |  |
| LOW level output voltage                                                                | V <sub>OL</sub>          |                                            |             |                                                                                                                               | 0.4         | V     | 3.0 V < V <sub>LOGIC</sub> < 5.5 V                                     |  |
| Thermal Resistance                                                                      | Rθ <sub>J-P</sub>        | 70                                         |             |                                                                                                                               |             |       | oC/W                                                                   |  |

### Notes:

- 1. In SLEEP mode, the internal oscillator and reference current for LED drivers are off.
- 2. Average peak pixel current is measured at the maximum drive current set by Control Register 0. Individual pixels may exceed this value.

# Optical Characteristics at 25°C $\pm$ 1°C<sup>[1]</sup> V<sub>LED</sub> = 3.3 V, 100% Peak Current, 100% Pulse Width

|               | Luminous Int<br>Character Av | ensity per LED <sup>[2]</sup><br>erage (μcd) | Peak Wavelength λ <sub>Peak</sub> (nm) | Dominant Wavelength $\lambda_d^{[3]}$ (nm) |  |  |
|---------------|------------------------------|----------------------------------------------|----------------------------------------|--------------------------------------------|--|--|
| Display Color | Min.                         | Тур.                                         | Тур.                                   | Тур.                                       |  |  |
| Red           | 520                          | 2300                                         | 635                                    | 624                                        |  |  |
| Green         | 520                          | 1000                                         | 574                                    | 572                                        |  |  |

#### Notes

- 1. Refers to the initial case temperature of the device immediately prior to measurement.
- 2. Measured with all LEDs illuminated in a digit.
- 3. Dominant wavelength,  $\lambda_d$ , is derived from the CIE chromaticity diagram and represents the single wavelength which defines the perceived LED color.

**Electrical Description** 

 Pin Function
 Description

 RESET (RST)
 Sets Control Register bits to logic low. The Dot Register contents are

unaffected by the Reset pin. (logic low = reset; logic high = normal

operation).

DATA IN (D<sub>IN</sub>) Serial Data input for Dot or Control Register data. Data is entered on the

rising edge of the Clock input.

DATA OUT (D<sub>OUT</sub>) Serial Data output for Dot or Control Register data. This pin is used for

cascading multiple displays.

CLOCK (CLK) Clock input for writing Dot or Control Register data. When Chip Enable is

logic low, data is entered on the rising Clock edge.

REGISTER SELECT (RS) Selects Dot Register (RS = logic low) or Control Register (RS = logic high)

as the destination for serial data entry. The logic level of RS is latched on

the falling edge of the Chip Enable input.

 $\overline{\text{CHIP ENABLE}}$  ( $\overline{\text{CE}}$ ) This input must be a logic low to write data to the display. When  $\overline{\text{CE}}$  returns

to logic high and CLK is logic low, data is latched to either the LED output

drivers or a Control Register.

OSCILLATOR SELECT Selects either an internal or external display oscillator source. (SEL) (logic

low = External Display Oscillator; logic high = Internal Display Oscillator).

OSCILLATOR (OSC) Output for the Internal Display Oscillator (SEL = logic high) or input for an

External Display Oscillator (SEL = logic low).

BLANK (BL) Blanks the display when logic high. May be modulated for brightness

control.

GND<sub>LED</sub> Ground for LED drivers.

GND<sub>LOGIC</sub> Ground for logic.

V<sub>LED</sub> Positive supply for LED drivers.

V<sub>LOGIC</sub> Positive supply for logic.

# AC Timing Characteristics over Temperature Range (-40 to +85°C)

| Timing<br>Diagram<br>Ref. Number | Description                                                                                            | Symbol             | 4.5 V<<br>Min. | V <sub>LOGIC</sub> < 5.5 V<br>Max. | V <sub>LOGIO</sub><br>Min. | c = 3 V<br>Max. | Units      |
|----------------------------------|--------------------------------------------------------------------------------------------------------|--------------------|----------------|------------------------------------|----------------------------|-----------------|------------|
| 1                                | Register Select Setup Time to Chip Enable                                                              | t <sub>rss</sub>   | 10             |                                    | 10                         |                 | ns         |
| 2                                | Register Select Hold Time to Chip Enable                                                               | t <sub>rsh</sub>   | 10             |                                    | 10                         |                 | ns         |
| 3                                | Rising Clock Edge to Falling Chip Enable Edge                                                          | t <sub>clkce</sub> | 20             |                                    | 20                         |                 | ns         |
| 4                                | Chip Enable Setup Time to Rising Clock Edge                                                            | t <sub>ces</sub>   | 35             |                                    | 55                         |                 | ns         |
| 5                                | Chip Enable Hold Time to Rising Clock Edge                                                             | t <sub>ceh</sub>   | 20             |                                    | 20                         |                 | ns         |
| 6                                | Data Setup Time to Rising Clock Edge                                                                   | t <sub>ds</sub>    | 10             |                                    | 10                         |                 | ns         |
| 7                                | Data Hold Time after Rising Clock Edge                                                                 | t <sub>dh</sub>    | 10             |                                    | 10                         |                 | ns         |
| 8                                | Rising Clock Edge to D <sub>OUT</sub> [1]                                                              | t <sub>dout</sub>  | 10             | 40                                 | 10                         | 65              | ns         |
| 9                                | Propagation Delay D <sub>IN</sub> to D <sub>OUT</sub><br>Simultaneous Mode for one IC <sup>[1,2]</sup> | t <sub>doutp</sub> |                | 18                                 |                            | 30              | ns         |
| 10                               | CE Falling Edge to D <sub>OUT</sub> Valid                                                              | t <sub>cedo</sub>  |                | 25                                 |                            | 45              | ns         |
| 11                               | Clock High Time                                                                                        | t <sub>clkh</sub>  | 80             |                                    | 100                        |                 | ns         |
| 12                               | Clock Low Time                                                                                         | t <sub>clkl</sub>  | 80             |                                    | 100                        |                 | ns         |
|                                  | Reset Low Time                                                                                         | t <sub>rstl</sub>  | 50             |                                    | 50                         |                 | ns         |
|                                  | Clock Frequency                                                                                        | F <sub>cyc</sub>   |                | 5                                  |                            | 4               | MHz        |
|                                  | Internal Display Oscillator Frequency                                                                  | F <sub>inosc</sub> | 80             | 210                                | 80                         | 210             | KHz        |
|                                  | Internal Refresh Frequency                                                                             | F <sub>rf</sub>    | 150            | 410                                | 150                        | 410             | Hz         |
|                                  | External Display Oscillator Frequency<br>Prescaler = 1<br>Prescaler = 8                                | F <sub>exosc</sub> | 51.2<br>410    | 1000<br>8000                       | 51.2<br>410                | 1000<br>8000    | KHz<br>KHz |

# Notes:

Timing specifications increase 0.3 ns per pf of capacitive loading above 15 pF.
 This parameter is valid for Simultaneous Mode data entry of the Control Register.

### **Display Overview**

The HCMS-39XX series is a family of LED displays driven by on-board CMOS ICs. The LEDs are configured as 5x7 font characters and are driven in groups of 4 characters per IC. Each IC consists of a 160-bit shift register (the Dot Register), two 7-bit Control Words, and refresh circuitry. The Dot Register contents are mapped on a one-to-one basis to the display. Thus, an individual Dot Register bit uniquely controls a single LED.

Eight-character displays have two ICs that are cascaded. The Data Out line of the first IC is internally connected to the Data In line of the second IC forming a 320-bit Dot Register. The display's other control and power lines are connected directly to both ICs.

#### Reset

Reset initializes the Control Registers (sets all Control Register bits to logic low) and places the display in the sleep mode. The Reset pin should be connected to the system power on reset circuit. The Dot Registers are not cleared upon power-on or by Reset. After power-on, the Dot Register contents are random; however, Reset will put the display in sleep mode, thereby blanking the LEDs. The Control Register and the Control Words are cleared to all zeros by  $\overline{\text{Reset}}$ .

To operate the display after being Reset, load the Dot Register with logic lows. Then load Control Word 0 with the desired brightness level and set the sleep mode bit to logic high.

# **Dot Register**

The Dot Register holds the pattern to be displayed by the LEDs. Data is loaded into the Dot Register according to the procedure shown in Table 1 and Figure 5.

First RS is brought low, then  $\overline{\text{CE}}$  is brought low. Next, each successive rising CLK edge will shift in the data at the  $D_{\text{IN}}$  pin. Loading a logic high will turn the corresponding LED on; a logic low turns the LED off. When all 160 bits have been loaded (or 320 bits in an 8-digit display),  $\overline{\text{CE}}$  is brought to logic high.

When CLK is next brought to logic low, new data is latched into the display dot drivers. Loading data into the Dot Register takes place while the previous data is displayed and eliminates the need to blank the display while loading data.

Table 1. Register Truth Table

| Function                                                                                | CLK        | CE       | RS |
|-----------------------------------------------------------------------------------------|------------|----------|----|
| Select Dot Register                                                                     | Not Rising | <b>\</b> | L  |
| Load Dot Register  D <sub>IN</sub> = HIGH LED = "ON"  D <sub>IN</sub> = LOW LED = "OFF" | <b>↑</b>   | L        | Х  |
| Copy Data from Dot Register to Dot Latch                                                | L          | Н        | Х  |
| Select Control Register                                                                 | Not Rising | <b>\</b> | Н  |
| Load Control Register <sup>[1,3]</sup>                                                  | <b>↑</b>   | L        | X  |
| Latch Data to Control Word <sup>[2]</sup>                                               | L          | Н        | Х  |

#### Notes:

- 1. BIT D<sub>0</sub> of Control Word 1 must have been previously set to Low for serial mode or High for simultaneous mode.
- $2. \, Selection \, of \, Control \, Word \, 1 \, or \, Control \, Word \, 0 \, is \, set \, by \, D_7 \, of \, the \, Control \, Shift \, Register. \, The \, unselected \, control \, word \, retains \, its \, previous \, value.$
- 3. Control Word data is loaded Most Significant Bit (D<sub>7</sub>) first.



NOTE:

1. DATA IS COPIED TO THE CONTROL REGISTER OR THE DOT LATCH AND LED OUTPUTS WHEN  $\overline{CE}$  IS HIGH AND CLK IS LOW.

Figure 5. HCMS-39XX write cycle timing diagram.

#### **Pixel Map**

In a 4-character display, the 160-bits are arranged as 20 columns by 8 rows. This array can be conceptualized as four 5 x 8 dot matrix character locations, but only 7 of the 8 rows have LEDs (see Figures 6 & 7). The bottom row (row 0) is not used. Thus, latch location 0 is never displayed. Column 0 controls the left-most column. Data from Dot Latch locations 0-7 determine whether or not pixels in Column

O are turned-on or turned-off. Therefore, the lower left pixel is turned-on when a logic high is stored in Dot Latch location 1. Characters are loaded in serially, with the left-most character being loaded first and the right-most character being loaded last. By loading one character at a time and latching the data before loading the next character, the figures will appear to scroll from right to left.



Figure 6. Block diagram for HCMS-39xx.



Figure 7. Pixel map.

# **Control Register**

The Control Register allows software modification of the IC's operation and consists of two independent 7-bit control words. Bit  $D_7$  in the shift register selects one of the two 7-bit control words. Control Word 0 performs pulse width modulation

brightness control, peak pixel current brightness control, and sleep mode. Control Word 1 sets serial/simultaneous data out mode, and external oscillator prescaler. Each function is independent of the others.

### **Control Register Data Loading**

Data is loaded into the Control Register, MSB first, according to the procedure shown in Table 1 and Figure 5. First, RS is brought to logic high and then  $\overline{CE}$  is brought to logic low. Next, each successive rising CLK edge will shift in the data on the D<sub>IN</sub> pin. Finally, when 8 bits have been loaded, the  $\overline{\text{CE}}$  line is brought to logic high. When CLK goes to logic low, new data is copied into the selected control word. Loading data into the Control Register takes place while the previous control word configures the display.

#### Control Word 0

Loading the Control Register with  $D_7 = Logic$  low selects Control Word 0 (see Table 2). Bits  $D_0$ - $D_3$  adjust the display brightness by pulse width modulating the LED on time, while Bits  $D_4$ - $D_5$  adjusts the display brightness by changing the peak pixel current. Bit  $D_6$  selects normal operation or sleep mode.

Sleep mode (Control Word 0, bit  $D_6 = Low$ ) turns off the Internal Display Oscillator and the LED pixel drivers. This mode is used when the IC needs to be powered up, but does not need to be

active. Current draw in sleep mode is nearly zero. Data in the Dot Register and Control Words are retained during sleep mode.

#### **Control Word 1**

Loading the Control Register with  $D_7$  = logic high selects Control Word 1. This Control Word performs two functions: serial/simultaneous data out mode and external oscillator prescale select (see Table 2).

Table 2. Control Shift Register.

# CONTROL WORD 0

|                                                           | GONTROL WORLD |                  |                            |                           |          |                |                                                                                        |                                                                                      |                                                                                                             |                                                                                                     |
|-----------------------------------------------------------|---------------|------------------|----------------------------|---------------------------|----------|----------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| L                                                         | $D_6$         | $D_5$            | $D_4$                      | D <sub>3</sub>            | $D_2$    | D <sub>1</sub> | D <sub>0</sub>                                                                         |                                                                                      |                                                                                                             |                                                                                                     |
| ↑ Bit D <sub>7</sub> Set Low                              |               |                  |                            | PV                        | VM Briał | ntness Co      |                                                                                        | On-Time<br>Oscillator<br>Cycles                                                      | Duty<br>Factor<br>(%)                                                                                       | Relative<br>Brightness<br>(%)                                                                       |
| to Select<br>Control<br>Word 0                            |               |                  |                            |                           |          |                | L<br>H<br>L<br>H<br>L<br>H<br>L<br>H<br>L<br>H<br>L<br>H<br>L<br>H<br>L<br>H<br>L<br>H | 0<br>1<br>2<br>3<br>4<br>5<br>7<br>9<br>11<br>14<br>18<br>22<br>28<br>36<br>48<br>60 | 0<br>0.2<br>0.4<br>0.6<br>0.8<br>1.0<br>1.4<br>1.8<br>2.1<br>2.7<br>3.5<br>4.3<br>5.5<br>7.0<br>9.4<br>11.7 | 0<br>1.7<br>3.3<br>5.0<br>6.7<br>8.3<br>11.7<br>15<br>18<br>23<br>30<br>37<br>47<br>60<br>80<br>100 |
|                                                           |               | Brig             | Current<br>htness<br>ntrol | Typical<br>Pixel C<br>(m/ | urrent   | So             | elative Full<br>ale Current<br>ve Brightnes                                            | s, %)                                                                                |                                                                                                             |                                                                                                     |
|                                                           |               | H<br>L<br>L<br>H | L<br>H<br>L<br>H           | 4.0<br>6.4<br>9.0<br>12.  | 4<br>3   |                | 31<br>50<br>73 (Defa<br>100                                                            | ult at Power L                                                                       | Jp)                                                                                                         |                                                                                                     |
| SLEEP MODE L – DISABLES INTERNAL OSCILLATOR-DISPLAY BLANK |               |                  |                            |                           |          |                |                                                                                        |                                                                                      |                                                                                                             |                                                                                                     |

H – NORMAL OPERATION



# Serial/Simultaneous Data Output D<sub>0</sub>

Bit  $D_0$  of control word 1 is used to switch the mode of  $D_{OUT}$  between serial and simultaneous data entry during Control Register writes. The default mode (logic low) is the serial  $D_{OUT}$  mode. In serial mode,  $D_{OUT}$  is connected to the last bit ( $D_7$ ) of the Control Shift Register.

Storing logic high to bit D<sub>0</sub> changes D<sub>OUT</sub> to simultaneous mode, which affects the Control Register only. In simultaneous mode, D<sub>OUT</sub> is logically connected to D<sub>IN</sub>. This arrangement allows multiple ICs to have their Control Registers written to simultaneously. For example, for n ICs in the serial mode, n \* 8 clock pulses are needed to load the same data in all Control Registers. In the simultaneous mode, n ICs only need 8 clock pulses to load the same data in all Control Registers. The propagation delay from the first IC to the last is n \* t<sub>DOUTP</sub>.

### External Oscillator Prescaler Bit D<sub>1</sub>

Bit  $D_1$  of Control Word 1 is used to scale the frequency of an external Display Oscillator. When this bit is logic low, the external Display Oscillator directly sets the internal display clock rate. When this bit is logic high, the external oscillator is divided by 8. This scaled frequency then sets the internal display clock rate. It takes 512 cycles of the display clock (or  $8 \times 512 = 4096$  cycles of an external clock with the divide by 8 prescaler) to completely refresh the display once. Using the prescaler bit allows the designer to use a higher external oscillator frequency without extra circuitry.

This bit has no affect on the internal Display Oscillator Frequency.

### Bits D<sub>2</sub>-D<sub>6</sub>

These bits must always be programmed to logic low.

#### Cascaded ICs

Figure 8 shows how two ICs are connected within an HCMS-39XX display. The first IC controls the four left-most characters and the second IC controls the four right-most characters. The Dot Registers are connected in series to form a 320-bit dot shift register. The location of pixel 0 has not changed. However, Dot Shift Register bit 0 of IC2 becomes bit 160 of the 320-bit dot shift register.

The Control Registers of the two ICs are independent of each other. This means that to adjust the display brightness the same control word must be entered into both ICs, unless the Control Registers are set to simultaneous mode.

Longer character string systems can be built by cascading multiple displays together. This is accomplished by creating a fiveline bus. This bus consists of  $\overline{CE}$ , RS, BL, Reset, and CLK. The display pins are connected to the corresponding bus line. Thus, all  $\overline{\text{CE}}$  pins are connected to the  $\overline{\text{CE}}$ bus line. Similarly, bus lines for RS, BL, Reset, and CLK are created. Then D<sub>IN</sub> is connected to the right-most display. DOUT from this display is connected to the next display. The left-most display receives its  $D_{\mbox{\scriptsize IN}}$  from the DOUT of the display to its right. D<sub>OUT</sub> from the left-most display is not used.

Each display may be set to use its internal oscillator, or the displays may be synchronized by setting up one display as the master and the others as slaves. The slaves are set to receive their oscillator input from the master's oscillator output.



Figure 8. Cascaded ICs.

# Appendix A. Thermal Considerations

The display IC has a maximum junction temperature of 150°C. The IC junction temperature can be calculated with Equation 1 in Table 3.

A typical value for  $R\theta_{JA}$  is  $100^{\circ}C/W$ . This value is typical for a display mounted in a socket and covered with a plastic filter. The socket is soldered to a .062 inch thick PCB with .020-inch wide,

one ounce copper traces.  $P_D$  can be calculated as Equation 2 in Table 3.

Figure 9 shows how to derate the power of one IC versus ambient temperature. Operation at high ambient temperatures may require the power per IC to be reduced. The power consumption can be reduced by changing the N,  $I_{PIXEL}$ , Osc cyc or  $V_{LED}$ . Changing  $V_{LOGIC}$  has very little impact on the power consumption.



Figure 9. Maximum power dissipation per IC versus ambient temperature.

# Appendix B. Electrical Considerations

#### **Current Calculations**

The peak and average display current requirements have a significant impact on power supply selection. The maximum peak current is calculated with Equation 3 in Table 3.

The average current required by the display can be calculated with Equation 4 in Table 3.

The power supply has to be able to supply  $I_{PEAK}$  transients and supply  $I_{LED}$  (AVG) continuously. The range on  $V_{LED}$  allows noise on this supply without significantly changing the display brightness.

# V<sub>LOGIC</sub> and V<sub>LED</sub> Considerations

The display uses two independent electrical systems. One system is used to power the display's logic and the other to power the display's LEDs. These two systems keep the logic supply clean.

Separate electrical systems allow the voltage applied to  $V_{LED}$  and  $V_{LOGIC}$  to be varied independently. Thus,  $V_{LED}$  can vary from 0 to 5.5 V without affecting either the Dot or the Control Registers.  $V_{LED}$  can be varied between 3.1 to 5.5 V without much noticeable variation in light output to the human eyes. There is also no pixel mismatch observed.

The intensity of the light output takes a plunge if operated less than 3.1 V. There is also no pixel mismatch observed at voltage as low as 2.6 V. However, operating below 3.1 V is not recommended. Dimming the display by pulse width modulating V<sub>LED</sub> is also not recommended.

V<sub>LOGIC</sub> can vary from 3.0 to 5.5 V without affecting either the displayed message or the display intensity. However, operating below 3 V may change the timing and logic levels and may cause Dot and Control Registers to be altered. Thus, operation of the display below 3.0 V is not recommended.

The logic ground is internally connected to the LED ground by a substrate diode. This diode becomes forward biased and conducts when the logic ground is 0.4 V greater than the LED ground. The LED ground and the logic ground should be connected to a common ground, which can withstand the current introduced by the switching LED drivers. When separate ground

# Table 3. Equations.

# Equation 1:

 $T_J MAX = T_A + P_D * R\theta_{JA}$ 

Where: T<sub>J</sub> MAX = maximum IC junction temperature

T<sub>A</sub> = ambient temperature surrounding the display

 $R\theta_{JA}$  = thermal resistance from the IC junction to ambient

P<sub>D</sub> = total power dissipation

## **Equation 2:**

P<sub>D</sub> = (N \* I<sub>PIXEL</sub> \* Duty Factor \* V<sub>LED</sub>) + I<sub>LOGIC</sub> \* V<sub>LOGIC</sub>

Where:  $P_D$  = total power dissipation

N = number of pixels on (maximum 4 char \* 5 \* 7 = 140)

I<sub>PIXEL</sub> = peak pixel current.

Duty Factor = 1/8 \* Osccyc/64

Osc cyc = number of ON oscillator cycles per row

I<sub>LOGIC</sub> = IC logic current V<sub>LOGIC</sub> = logic supply voltage

### **Equation 3:**

IPEAK = M \* 20 \* IPIXEL

Where: I<sub>PEAK</sub> = maximum instantaneous peak current for the display

M = number of ICs in the system

20 = maximum number of LEDs on per IC

I<sub>PIXEL</sub> = peak current for one LED

#### Equation 4:

 $I_{LED}$  (AVG) = N \*  $I_{PIXEL}$  \* 1/8 \* (oscillator cycles)/64

(See Variable Definitions above)

connections are used, the LED ground can vary from -0.3 V to +0.3 V with respect to the logic ground. Voltages below -0.3 V can cause all the dots to be ON. Voltage above +0.3 V can cause dimming and dot mismatch.

Using a decoupling capacitor between the power supply and ground will help prevent any supply noise in the frequency range greater than that of the functioning display from interfering with the display's internal circuitry. The value of the capacitor depends on the series resistance from the ground back to the power supply and the range of frequencies that need to be suppressed. It is also advantageous to use the largest ground plane possible.

## **Electrostatic Discharge**

The inputs to the ICs are protected against static discharge and input current latch up. However, for best results, standard CMOS handling precautions should be used. Before use, the HCMS-39XX should be stored in antistatic tubes or in conductive material. During assembly, a grounded conductive work area should be used and assembly personnel should wear conductive wrist straps. Lab coats made of synthetic material should be avoided since they are prone to static buildup. Input current latch up is caused when the CMOS inputs are subjected to either a voltage below ground (V<sub>IN</sub> < ground) or to a voltage higher than  $V_{LOGIC}$  ( $V_{IN} > V_{LOGIC}$ ) and when a high current is forced into the input. To prevent input current latch up and ESD damage, unused inputs should be connected to either ground or V<sub>LOGIC</sub>. Voltages should not be applied to the inputs until V<sub>LOGIC</sub> has been applied to the display.

# Appendix C. Oscillator

The oscillator provides the internal refresh circuitry with a signal that is used to synchronize the columns and rows. This ensures that the right data is in the dot drivers for that row. This signal can be supplied from either an external source or the internal source.

A display refresh rate of 100 Hz or faster ensures flicker-free operation. Thus, for an external oscillator the frequency should be greater than or equal to 512 x 100 Hz = 51.2 kHz. Operation above 1 MHz without the prescaler or 8 MHz with the prescaler may cause noticeable pixel-to-pixel mismatch.

# Appendix D. Refresh Circuitry

This display driver consists of 20 one-of-eight column decoders and 20 constant current sources, 1 one-of-eight row decoder and eight row sinks, a pulse width modulation control block, a peak current control block, and the circuit to refresh the LEDs. The refresh counters and oscillator are used to synchronize the columns and rows.

The 160 bits are organized as 20 columns by 8 rows. The IC illuminates the display by sequentially turning ON each of the 8 row-drivers. To refresh the display once takes 512 oscillator cycles. Because there are eight row drivers, each row driver is selected for 64 (512/8) oscillator cycles. Four cycles are used to briefly blank the display before the following row is switched on. Thus, each row is ON for 60 oscillator cycles out of a possible 64. This corresponds to the maximum LED on time.

The temperature of the display will also affect the LED brightness as shown in Figure 10.

# Appendix E. Display Brightness

Two ways have been shown to control the brightness of this LED display: setting the peak current and setting the duty factor. Both values are set in Control Word 0. To compute the resulting display brightness when both PWM and peak current control are used, simply multiply the two relative brightness factors. For example, if Control Register 0 holds the word

1001101, the peak current is 73% of full scale (BIT  $D_5$ =L, BIT  $D_4$  = L) and the PWM is set to 60% duty factor (BIT  $D_3$  = H, BIT  $D_2$  = H, BIT  $D_1$  = L, BIT  $D_0$  = H). The resulting brightness is 44% (.73 x .60 = .44) of full scale.

The temperature of the display will also affect the LED brightness as shown in Figure 10.

# Appendix F. Reference Material

Application Note 1027: Soldering LED Components

Application Note 1015: Contrast Enhancement Techniques for LED Displays



Figure 10. Relative luminous Intensity versus ambient temperature.

# www.agilent.com/semiconductors

For product information and a complete list of distributors, please go to our web site.

For technical assistance call:

Americas/Canada: +1 (800) 235-0312 or

(916) 788-6763

Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6756 2394

India, Australia, New Zealand: (+65) 6755 1939 Japan: (+81 3) 3335-8152 (Domestic/International), or 0120-61-1280 (Domestic Only)

Korea: (+65) 6755 1989

Singapore, Malaysia, Vietnam, Thailand, Philippines, Indonesia: (+65) 6755 2044

Taiwan: (+65) 6755 1843

Data subject to change.

Copyright © 2004-2005 Agilent Technologies, Inc.

Obsoletes 5988-7528EN

June 1, 2005

5989-3185EN

