## High-Speed CMOS 16K x 16 Asynchronous Dual-Port RAM QS70261A QS7026A #### **FEATURES** - · High-speed asynchronous dual-port architecture - Access times from either port, 17<sup>(1)</sup>/20/25/35/55 ns - · Industry standard pin-out - · Independent port access and control - · Separate byte controls for bus muxing - · Master/slave pin, for width expansion - · Depth expandable - · Low-noise outputs, for quiet operation - Integrated arbitration: - Semaphores - Interrupts (QS70261A Only) - Busy Flags - Industrial temperature range available (-40°C to 85°C) - 100-pin TQFP (QS70261A Only) and 84-pin PLCC (QS72026A Only) #### DESCRIPTION The QS70261A/26A is an asynchronous 16K x 16 Dual-Port RAM. This device can be used as a standalone 256K-bit Dual-Port RAM, or multiple devices can be interconnected for 32-bit or more word systems without adding discrete logic. Both ports can be written to and read from simultaneously. Coincidental address matches are arbitrated internally using the busy flag. Other arbitration schemes are catered for. such as semaphores and interrupts. CE powers down the memory array, permitting the device to enter very low power standby mode. This device can be used in DSP applications, data communications, networking, graphics and multiprocessing. The use of multiple power and ground pins and output waveform control and input noise filters dramatically reduces noise susceptibility and ground bounce. #### FIGURE 1. FUNCTIONAL BLOCK DIAGRAM - 1. Only available on QS70261A. - 2. M/S HIGH, BUSY is output, M/S LOW, BUSY is intput. - 3. BUSY and INT outputs are non-tri-stated push-pull. # FIGURE 2. 100-PIN TQFP PINOUT (QS70261A ONLY) (Top view) #### **FUNCTIONAL DESCRIPTION** The QS70261A/26A provides two ports with separate controls, address buses and data buses that permit independent read and write accesses to any memory location. The QS70261A/26A has an automatic power-down feature controlled by $\overline{\text{CE}}$ . When this is inactive, the RAM array and sense amplifiers are turned off and the part enters standby mode. #### **POWER-DOWN OPERATION** These devices have an automatic power-down feature controlled by $\overline{CE}$ , the dual-port RAM enable, and $\overline{SEM}$ , the semaphore enable. The $\overline{CE}$ and $\overline{SEM}$ pins control on-chip power-down circuitry that permits the respective port to go into standby mode when not selected. This is the condition shown in the TABLE 2. NON-CONTENTIOUS READ AND WRITE where $\overline{CE}$ and $\overline{SEM}$ are both HIGH or both LOW. TABLE 1. PIN DESCRIPTIONS, QS70261A AND QS7026A | Left Port | Right Port | Input Or Output | Pin Description | Active State | |-----------|------------------|-----------------|--------------------------|--------------| | 1/Onl | I/Onr | Input & Output | Bi-directional Data Port | Х | | Anl | Anr | Input | Address Bus | х | | R∕₩̃L | R/W <sub>R</sub> | Input | Read/Write Select Pin | Note 1 | | ŌĒ∟ | ŌĒR | Input | Output Enable | L | | ÜBL | ÜBr | Input | Upper Byte Select | L | | LBL | LBR | Input | Lower Byte Select | L | | BUSYL | BUSYR | Input & Output | Busy Flag | L | | SEML | SEMR | Input | Semaphore Enable | L | | ĪNTL | ÎNTR | Output | Interrupt Flag | L | | CEL | CER | Input | Chip Enable | L | | M/ | Ŝ | Input | Master/Slave | Note 2 | - 1. Write when LOW, read when HIGH. - 2. Slave when LOW, master when HIGH. - 3. Interrupt Flags available on QS70261A only. **TABLE 2. NON-CONTENTIOUS READ/WRITE** | R/W | ŪB | LB | CE | ŌĒ | SEM | I/O15-8 | I/O7-0 | Mode | |-----|----|----|----|----|-----|---------|--------|----------------------------| | Х | Х | Χ | Н | Х | Н | HIGH-Z | HIGH-Z | Power-Down HIGH-Z | | Х | Х | Х | L | Х | L | HIGH-Z | HIGH-Z | Power-Down HIGH-Z | | Х | Н | Н | Х | Х | Н | HIGH-Z | HIGH-Z | Both Bytes Deselected | | Х | Х | Х | Х | Н | Х | HIGH-Z | HIGH-Z | Outputs Disabled | | L | Н | L | L | Х | Н | HIGH-Z | WR I/O | Data Write Lower Byte Only | | L | L | Н | L | Х | Н | WR I/O | HIGH-Z | Data Write Upper Byte Only | | L | L | L | L | Х | Н | WR I/O | WR I/O | Data Write Both Bytes | | н | H | L | L | L | Н | HIGH-Z | RD I/O | Data Read Lower Byte Only | | Н | L | Н | L | L | Н | RD I/O | HIGH-Z | Data Read Upper Byte Only | | Н | L | L | L | L | Н | RD I/O | RD I/O | Data Read Both Bytes | #### INTERRUPTS (INT) When the left port wants to interrupt the right port, the left port writes to location 3FFF(HEX) setting the INTR flag. The flag is cleared by reading 3FFF from the right port. A 16-bit message at these locations is user defined. When the right port wants to interrupt the left port, the right port writes to location 3FFE(HEX) which sets the INT. flag. The flag is cleared by reading 3FFE from the left port. ## FIGURE 4. USE OF INTERRUPTS IN A MULTIPROCESSING APPLICATION #### BUSY LOGIC (BUSY) BUSY logic prevents writes to the same address. Writes are arbitrated so that one port will gain access to write, and the other port will be prevented from writing by BUSY being asserted. This condition only happens on writes and prevents data corruption due to simultaneous address accesses. This feature can be disabled when the part is put into slave mode. **TABLE 3. BUSY ARBITRATION** | | Inp | uts | Outj | outs | | |-----|-----|----------------------|------|-----------------------|------------------| | CEL | | A13L-A0L<br>A13R-A0R | | BUSY <sub>R</sub> (1) | Function | | X | X | No Match | Н | Н | Normal | | Н | Х | Match | н | Н | Normal | | Х | Н | Match | Н | Н | Normal | | L | L | Match | | | Write Inhibit(2) | #### Notes: - BUSYL and BUSYR are outputs when the device is in master mode. BUSYL and BUSYR are inputs when the device is in slave mode. - Write inhibit occurs on same port as BUSY output LOW. TABLE 4. INTERRUPT FLAG TRUTH TABLE(1) | | Left Port | | | | | ı | | • | | | |------|-----------|-------------|----------|------------------|------|-----|-------------|----------|------------------|-----------------| | R/WL | CE. | <u>OE</u> L | A13L-A0L | INTL | R/Wn | CER | <b>OE</b> R | A13r-A0r | ĪNTR | Function | | L | L | Х | 3FFF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set INTR Flag | | X | X | X | X | Х | Х | L | L | 3FFF | H <sup>(3)</sup> | Reset INTR Flag | | X | Х | Х | Х | L(3) | L | L | Х | 3FFE | Х | Set INTL Flag | | X_ | _ L_ | | 3FFE | H <sup>(2)</sup> | Х | X | X | Х | X | Reset INTL Flag | - 1. BUSYL and BUSYR = H. - 2. If BUSYL = L, then no change. - 3. If $\overline{BUSY}R = L$ , then no change. ## WIDTH AND DEPTH EXPANSION WITH QS70261A/26A DUAL-PORT RAMS If the write inhibit function of busy logic is not enabled, the busy logic can be disabled by placing the part into slave mode with the $M/\overline{S}$ pin. Once in slave mode, the $\overline{BUSY}$ pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the $\overline{BUSY}$ pins HIGH. If desired, unintended write operations can be prevented by tying the $\overline{BUSY}$ pin for that port LOW. The BUSY outputs on the QS70261A/26A RAM in master mode are push-pull type outputs and do not require pull-up resistors to operate. If these RAMs are being expanded in depth, then BUSY indication for the resulting array requires the use of an external AND gate. #### **ENHANCED SEMAPHORES** The QS70261A/26A is an extremely fast dual-port x16 CMOS static RAM with an additional eight address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the dual-port RAM to claim a privilege over the other processor for functions defined by the system designer's software. For example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the dual-port RAM or any other shared resource, for example to protect blocks of data (see Figure 5). The dual-port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS static RAMs and can be read from or written to at the same time with the only possible conflict arising from the simultaneous writing or a simultaneous read/write of a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the dual-port RAM. #### SEMAPHORE APPLICATION Systems which can best use the QS70261A/26A contain multiple processors or controllers and are typically very high speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the QS70261A/26A's hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The QS70261A/26A does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high speed systems. In addition, the use of the $\overline{UB}$ and $\overline{LB}$ controls allows individual byte control of the I/O bus when in sema-phore mode and hence adds the ability to be tristated. **TABLE 5. SEMAPHORES** | SEM | ŪB | ĹΒ | MSBYTES | LSBYTES | |-----|----|----|--------------------------|--------------| | L | L | L | DDDD DDDD <sup>(1)</sup> | DDDD DDDD(1) | | L | L | Н | DDDD DDDD(1) | ZZZZ ZZZZ | | L | Н | L | Z7ZZ ZZZZ | DDDD DDDD(1) | | L | Н | Н | ZZZZ ZZZZ | ZZZZ ZZZZ | Note: 1. "D" means active outputs For example, use of this method of memory segmentation in Figure 5 allows Ethernet packets to be stored in a 1K memory area and CPU instructions to be stored in two blocks of 1K and 512, etc. The granularity is extremely flexible and can be from one word to the full memory map. #### FIGURE 5. TYPICAL MEMORY PARTI-TIONING USING ENHANCED SEMA-PHORES #### SEMAPHORE ACCESS The eight semaphore flags reside within the QS70261A/26A in a separate memory space from the dual-port RAM. This address space is accessed by placing a low input on the SEM pin (which acts as a chip select for the semaphore flags) and using the other control pins (address, UB, LB, OE, and R/W) as they would be used in accessing a standard static RAM. Each of the flags has a unique address which can be accessed by either side through address pins A2-A0. When the semaphores are being accessed, none of the other address pins has any effect. When writing to a semaphore, only data pin D0 is used. If a low level is written into an unused semaphore location, that flag will be set to a "0" on that side and a "1" on the other side. That semaphore can now only be modified by the side showing the "0." When a "1" is written into the same location from the same side, the flag will be set to a "1" for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a "0" into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. A "0" written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a "1" reads as a "1" in all data bits, the semaphore flag will force its side of the semaphore flag and the other side HIGH. This condition will continue until a "0" is written to the same semaphore request latch. Should the other side's semaphore request latch have been written "0" in the meantime, the semaphore flag will flip over to other side as soon as a "1" is written into the first-side request latch. These flags will now stay LOW until the semaphore request latch is written to a "1." If a semaphore is requested and a processor which requested it no longer needs the resource, the entire system can hang up until a "1" is written into the semaphore request latch. The critical case of semaphore timing is when both request a single token by attempting to write a "0" at the same time. The semaphore logic is specially designed to resolve this problem if simultaneous requests are made. **TABLE 6. SEMAPHORE ADDRESSING** | AXA3 | A2 | A1 | AO | Semaphore<br>Flag | |------|----|----|----|-------------------| | Х | 0 | 0 | 0 | 1 | | X | 0 | 0 | 1 | 2 | | X | 0 | 1_ | 0 | 3 | | Х | 0 | 1 | 1 | 4 | | Х | 1 | 0 | 0 | 5 | | Х | 1 | 0 | 1 | 6 | | X | 1_ | 1_ | 0 | 7 | | Х | 1 | 1 | 1 | 8 | #### SEMAPHORE OPERATION When a semaphore flag is read, its value is spread into all data so that a flag that is a "1" reads as a "1" in all data bits, and a flag containing a "0" reads as all "0"s. A sequence write/read must be used by the semaphore in order to guarantee that no system-level contention will occur. A processor requests access to shared resources by attempting to write a "0" into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a "0," yet the semaphore flag will appear as "1," a fact which the processor will verify by the subsequent read. #### SEMAPHORE ARCHITECTURE The semaphore logic is a set of eight latches (see Figure 6) which are independent of the dual-port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "token passing allocation." In this method, the state of a semaphore latch is used as a token indicating that shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active LOW. A token is requested by writing a "0" into a semaphore latch and is released when the same side writes a "1" to that latch. #### FIGURE 6. SEMAPHORE LATCHES ### QS70261A, QS7026A PRELIMINARY **TABLE 7. SEMAPHORE READ/WRITE** | R/V | ŪB | ĹΒ | CE | ŌĒ | SEM | I/O15-8 | 1/07-0 | Output Mode | | |------------|----|----|----|----|-----|---------|--------|-----------------------------------------|--| | Н | ٦ | ٦ | Ξ | L | L | Dout | Dout | Read Data in Semaphore Flag | | | Н | Н | Н | Х | L | L | HIGH-Z | HIGH-Z | Read Data in Semaphore Flag | | | $\uparrow$ | Х | Х | Н | Х | L | Din | Din | Write Data (D0) into Semaphore Location | | | $\uparrow$ | Н | Н | Н | X | L | Din | Din | Write Data (D0) into Semaphore Location | | | X | X | L | L | Х | L | HIGH-Z | HIGH-Z | Power-Down HIGH-Z | | | × | Ĺ | Х | L | Х | L | HIGH-Z | HIGH-Z | Power-Down HIGH-Z | | | Н | L | Н | Н | L | L | Dout | HIGH-Z | Dout Semaphore Upper Byte | | | Н | Н | L | H | L | L | HIGH-Z | Dout | Douт Semaphore Lower Byte | | TABLE 8. SEMAPHORE WRITE SEQUENCE (one of the eight semaphores) | Function | Action | Left | Right | | |-----------|--------|---------|---------|--------------------------------------------------------| | Port | Writes | 1/015-0 | I/O15-0 | Status | | No Action | | 1 | 1 | Semaphore Free | | Left | 0 | 0 | 1 | Left Port Obtains Semaphore Token | | Right | 0 | 0 | 1 | No Change. Right Port Has No Write Access to Semaphore | | Left | 1 | 1 | 0 | Right Port Obtains Semaphore Token | | Left | 0 | 1 | 0 | No Change. Left Port Has No Write Access to Semaphore | | Right | 1 | 0 | 1 | Left Port Obtains Semaphore Token | | Left | 1 | 1 | 1 | Semaphore Free | | Right | 0 | 1 | 0 | Right Port Obtains Semaphore Token | | Right | 1 | 1 | 1 | Semaphore Free | | Left | 0 | 0 | 1 | Left Port Obtains Semaphore Token | | Left | 1 | 1 | 1 | Semaphore Free | #### **TABLE 9. RECOMMENDED OPERATING CONDITIONS** Commercial Ta = 0°C to 70°C, Industrial Ta = -40°C to 85°C | Symbol | Description | Min | Max | |--------|----------------|------|------| | Vcc | Supply Voltage | 4.5V | 5.5V | | GND | Ground | ٥٧ | 0 | ### **TABLE 10. ABSOLUTE MAXIMUM RATINGS** | 0.5V to +7.0V | |--------------------| | 0.5V to Vcc + 0.5V | | 0.5V to Vcc + 0.5V | | 3.0V | | –50 mA | | –50 mA | | +50 mA | | 70 mA | | 70 mA | | 65°C to +150°C | | | Note: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to this device resulting in functional or reliability type failures. #### TABLE 11. DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Commercial TA = 0°C to 70°C, Industrial TA = -40°C to 85°C | Symbol | Parameter | Test Conditions | Min | Max | Units | |-------------|---------------------|---------------------------------------|-----|-----|-------| | ViH | Input HIGH Voltage | | 2.2 | - | V | | ViL | Input LOW Voltage | | | 0.8 | V | | <b>V</b> он | Output HIGH Voltage | loн ≈ -4 mA, Vcc = MIN | 2.4 | | V | | Vol | Output LOW Voltage | IoL = 4 mA, Vcc = MIN | | 0.4 | V | | l loz l | Output Leakage | CE = ViH, Vcc = MAX, Vout = Vcc or 0V | | 10 | μА | | Thei | Input Leakage | Vcc = MAX, GND < Vin < Vcc | | 10 | μA | #### **TABLE 12. CAPACITANCE** T<sub>A</sub> = 25°C, f = 1.0 MHz TQFP (TF) Package | Name | Description | Conditions | Тур | Max | Units | |------|--------------------|---------------------------|-----|-----|-------| | Cin | Input Capacitance | Vin = 0V, f = 1 MHz | 4 | 7 | pF | | Соит | Output Capacitance | Vout = $0V$ , $f = 1 MHz$ | 8 | 10 | pF | Note: Capacitance is guaranteed but not tested. TABLE 13. DC POWER-SUPPLY CHARACTERISTICS OVER OPERATING TEMPERATURE AND SUPPLY VOLTAGE | | | | -1 | 17 | -2 | 0 | -2 | 5 | , i | |------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|-----|--------------------|-----|-------| | | Parameter | Test Condition | Typ <sup>(1)</sup> | Max | Typ <sup>(1)</sup> | Max | Typ <sup>(1)</sup> | Max | Units | | lcc | Dynamic<br>Operating<br>Current | CE ≤ VIL, SEM ≤ VIH<br>Outputs Open<br>f = fmax <sup>(2)</sup> | 200 | 295 | 180 | 275 | 170 | 265 | mA | | ISE1 | Standby<br>Current Both<br>Ports - TTL<br>Level Inputs | SEM ≥ VIH<br>CE ≥ VIH<br>f = fmax <sup>(2)</sup> | 35 | 85 | 30 | 85 | 25 | 85 | mA | | ISB2 | Standby<br>Current<br>One Port - TTL<br>Level Inputs | SEMR or SEML $\geq$ VIH CER or CEL $\geq$ VIH $f = f_{MAX}^{(2)}$ | 125 | 220 | 115 | 210 | 105 | 200 | mA | | Isa3 | Full Standby<br>Current Both<br>Ports - All<br>CMOS Level<br>Inputs | Both Ports $\overline{CE}L$ and $\overline{CE}R \ge Vcc - 0.2V$<br>$Vin \ge Vcc - 0.2V$<br>or $Vin \le 0.2V$ , $f = 0^{(3)}$ , $\overline{SEM}R = \overline{SEML} \ge Vcc - 0.2V$ | 1 | 15 | 1 | 15 | 1 | 15 | mA | | ISB4 | Full Standby<br>Current One<br>Port - All<br>CMOS Level<br>Inputs | One Port $\overline{CE}_L$ or $\overline{CE}_R \ge Vcc - 0.2V$ , $Vin \ge Vcc - 0.2V$ or $Vin \le 0.2V$ , $\overline{SEM}_R = \overline{SEM}_L$ $\ge Vcc - 0.2V$ , Active Port Outputs Open, $f = f_Max^{(2)}$ | 120 | 200 | 110 | 185 | 100 | 170 | mA | - 1. Vcc = 5V, $T_A = +25$ °C, and not production tested. - 2. At f = fmax, address and control lines are cycling at the maximum read cycle frequency 1/tnc, output enable is high. AC TEST CONDITIONS of input levels of 0V to 3V. - 3. f = 0 means no address or control lines change. TABLE 13. DC POWER-SUPPLY CHARACTERISTICS OVER OPERATING TEMPERATURE AND SUPPLY VOLTAGE (Continued) | | | | -3 | 5 | -5 | 5 | | |------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------|-----|-------| | | Parameter | Test Condition | Typ <sup>(1)</sup> | Max | Typ(1) | Max | Units | | lcc | Dynamic<br>Operating<br>Current | CE ≤ V <sub>IL</sub> , SEM ≤ V <sub>IH</sub> Outputs Open f = fmax <sup>(2)</sup> | 160 | 255 | 150 | 230 | mA | | ISB1 | Standby<br>Current Both<br>Ports - TTL<br>Level Inputs | $\frac{\overline{SEM}}{\overline{CE}} \ge V_{IH}$ $f = f_{MAX}^{(2)}$ | 20 | 85 | 13 | 85 | mA | | Isa2 | Standby<br>Current<br>One Port - TTL<br>Level Inputs | SEMR OF SEML ≥ VIH CER OF CEL ≥ VIH f = fmax <sup>(2)</sup> | 95 | 185 | 85 | 165 | mA | | ISB3 | Full Standby<br>Current Both<br>Ports - All<br>CMOS Level<br>Inputs | Both Ports $\overline{CE}_L$ and $\overline{CE}_R \ge V_{CC} - 0.2V$<br>$V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V$ ,<br>$f = 0^{(3)}$ , $\overline{SEM}_R = \overline{SEM}_L \ge V_{CC} - 0.2V$ | 1 | 15 | 1 | 15 | mA | | ÍSB4 | Full Standby<br>Current One<br>Port - All<br>CMOS Level<br>Inputs | One Port CEL or CEn ≥ Vcc − 0.2V, Vin ≥ Vcc − 0.2V or Vin ≤ 0.2V, SEMn = SEML ≥ Vcc − 0.2V, Active Port Outputs Open, f = fmax <sup>(2)</sup> | 90 | 160 | 90 | 135 | mA | #### Notes: - 1. Vcc = 5V, TA = +25°C, and not production tested. - 2. At f = fmax, address and control lines are cycling at the maximum read cycle frequency 1/tnc, output enable is high. AC TEST CONDITIONS of input levels of 0V to 3V. - 3. f = 0 means no address or control lines change. #### FIGURE 7. AC TEST CONDITIONS | Input Pulse Levels | 3.0V | |-------------------------------|------| | Input Rise/Fall Times | 5 ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | Output Load. 5 pF for tLZ, tHZ, twz, tow. Includes jig and scope. # AC ELECTRICAL CHARACTERISTICS OVER OPERATING TEMPERATURE AND SUPPLY VOLTAGE **TABLE 14. READ CYCLE TIMING** | Sym | Parameter | <br>Min | -17<br>Min Max | | 20<br>Max | -25<br>Min Max | | |--------------|-----------------------------------------|---------|----------------|----|-----------|----------------|----| | tRC | Read Cycle Time | 17 | | 20 | | 25 | | | taa | Address Access Time | _ | 17 | - | 20 | _ | 25 | | <b>t</b> ACE | Chip Enable Access Time | _ | 17 | _ | 20 | _ | 25 | | tabe: | Byte Enable Access Time | | 17 | _ | 20 | | 25 | | taqe | Output Enable Access Time | | 10 | | 12 | | 13 | | to⊦ | Output Hold from Address Change | 3 | _ | 3 | - | 3 | - | | tız | Output LOW-Z Time(1) | 3 | | 3 | | 3 | _ | | tHZ | Output HIGH-Z Time(1) | _ | 10 | | 12 | | 15 | | tpu | Chip Enable to Power-Up Time(1) | 0 | - | 0 | _ | 0 | _ | | tPD | Chip Disable to Power-Down Time(1) | | 17 | | 20 | _ | 25 | | tsop | Semaphore Flag Update Pulse (OE or SEM) | 10 | _ | 10 | _ | 10 | _ | | tsaa | Semaphore Address Access | | 17 | | 20 | | 25 | | C | Davamata | -35<br>Min Max | | -55<br>Min Max | | |------|-----------------------------------------|----------------|-----|----------------|-----| | Sym | Parameter | Mill | wax | IVIIII | wax | | tac | Read Cycle Time | 35 | | _55_ | | | ta.a | Address Access Time | | 35 | - | 55 | | tace | Chip Enable Access Time | _ | 35 | _ | 55 | | tabe | Byte Enable Access Time | | 35 | | 55 | | tage | Output Enable Access Time | | 20 | | 30 | | tон | Output Hold from Address Change | 3 | | 3 | _ | | tız | Output LOW-Z Time(1) | 3 | | 3 | _ | | t⊦z | Output HIGH-Z Time <sup>(1)</sup> | _ | 15 | _ | 25 | | tru | Chip Enable to Power-Up Time(1) | 0 | | 0 | - | | tr'D | Chip Disable to Power-Down Time(1) | _ | 35 | | 50 | | tsop | Semaphore Flag Update Pulse (OE or SEM) | 15 | - | 15 | - | | tsaa | Semaphore Address Access | _ | 35 | _ | 55 | **TABLE 15. WRITE CYCLE TIMING** | Sym | Parameter | -1<br>Min | -17<br>Min Max | | -20<br>Min Max | | 5<br>Max | |-------|-------------------------------------------------|-----------|----------------|----|----------------|----|----------| | twc | Write Cycle Time | 17 | _ | 20 | _ | 25 | _ | | tew | Chip Enable to End of Write | 12 | _ | 15 | | 20 | _ | | taw | Address Valid to End of Write | 12 | _ | 15 | _ | 20 | _ | | tas | Address Setup Time | 0 | | 0 | _ | 0 | - | | twp | Write Pulse Width | 12 | _ | 15 | - | 20 | - | | twn | Write Recovery Time | 0 | | 0 | | 0 | 1 | | tow | Data Valid to End of Write | 10 | | 15 | - | 15 | - | | tHZ | Output HIGH-Z Time(1) | | 10 | _ | 12 | - | 15 | | ton | Data Hold Time | 0 | _ | 0 | | 0 | _ | | twz | Write Enable to Output in HIGH-Z <sup>(1)</sup> | | 10 | _ | 12 | _ | 15 | | tow | Output Active from End of Write(1) | 0 | _ | 0 | - | 0 | _ | | tswad | SEM Flag Write to Read Time | 5 | | 5 | | 5 | _ | | tsps | SEM Flag Contention Window | 5 | | 5 | | 5 | | | | | -35 | | -55 | | |-------|-------------------------------------------------|-----|-----|-------------|-----| | Sym | Parameter | Min | Max | -3<br>∣ Min | Max | | twc | Write Cycle Time | 35 | _ | 55 | | | tew | Chip Enable to End of Write | 30 | | 45 | ] | | taw | Address Valid to End of Write | 30 | | 45 | | | tas | Address Setup Time | 0 | _ | 0 | - | | twp | Write Pulse Width | 25 | - | 40 | _ | | twn | Write Recovery Time | 0 | | 0 | | | tow | Data Valid to End of Write | 15 | - | 30 | | | tHZ | Output HIGH-Z Time(1) | _ | 15 | _ | 25 | | tрн | Data Hold Time | 0 | - | 0 | - | | twz | Write Enable to Output in HIGH-Z <sup>(1)</sup> | | 15 | | 25 | | tow | Output Active from End of Write(1) | 0 | _ | 0 | _ | | tswro | SEM Flag Write to Read Time | 5 | | 5 | - | | tsps | SEM Flag Contention Window | 5 | | 5 | | Transition is measured ± 500 mV from low- or high-impedance voltage with load (see AC TEST CONDITIONS). Guaranteed but not tested. ### QS70261A, QS7026A PRELIMINARY TABLE 16. BUSY TIMING $(M/\overline{S} = H)$ | | | - | -17 | | -20 | | -25 | | |-----------------|--------------------------------------|------|-----|-----|-----|-----|-----|--| | Sym | Parameter | Min_ | Max | Min | Max | Min | Max | | | tba.a | Busy Access Address Match | _ | 17 | _ | 20 | _ | 20 | | | tbda. | Busy Disable Address Mismatch | _ | 17 | | 20 | | 20 | | | tBAC | Busy Access from CE LOW | | 17 | | 20 | _ | 20 | | | tBDC | Busy Disable from CE HIGH | | 17 | _ | 17 | _ | 20 | | | taps | Arbitration Setup(1) | 5 | _ | 5 | _ | 5 | | | | tBDD | Busy Disable to Valid Data(2) | - | 17 | | 20 | | 25 | | | tw <sub>B</sub> | Busy Setup Stop Write <sup>(4)</sup> | 0 | _ | 0 | _ | 0 | - | | | twн | Busy Hold Stop Write <sup>(5)</sup> | 13 | | 15 | _ | 17 | - | | | twoo | Write Pulse to Data Delay(3) | | 30 | | 45 | _ | 50 | | | tooo | Write Data, Read Data(3) | | 25 | | 30 | _ | 35 | | | | | -35 | | -55 | | |-------|--------------------------------------|-----|-----|-----|-----| | Sym | Parameter | Min | Max | Min | Max | | teaa | Busy Access Address Match | _ | 20 | _ | 45 | | te.da | Busy Disable Address Mismatch | | 20 | _ | 40 | | teiac | Busy Access from CE LOW | | 20 | _ | 40 | | tedc | Busy Disable from CE HIGH | | 20 | | 35 | | taps | Arbitration Setup <sup>(1)</sup> | 5 | _ | 5 | | | tBDD | Busy Disable to Valid Data(2) | | 35 | _ | 55 | | twB | Busy Setup Stop Write <sup>(4)</sup> | 0 | | 0 | - | | twн | Busy Hold Stop Write <sup>(5)</sup> | 25 | _ | 25 | _ | | davit | Write Pulse to Data Delay(3) | _ | 60 | _ | 80 | | topp | Write Data, Read Data <sup>(3)</sup> | | 45 | | 65 | - 1. To ensure that the earlier of the two ports wins. - too is a calculated parameter and is the greater of 0, twoo two (actual) or toop tow (actual). Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Read with BUSY (M/S = H)" or "Timing Waveform of Write with Port-to-Port Delay (M/S = L)." To ensure that the write cycle is inhibited during contention. - 5. To ensure that a write cycle is completed after contention. ## QS70261A, QS7026A PRELIMINARY ## **TABLE 17. INTERRUPT TIMING** | | | -17 | | -20 | | -25 | | |------|----------------------|-----|-----|-----|-----|-----|-----| | Sym | Parameter | Min | Max | Min | Max | Min | Max | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | | | twn | Write Recovery Time | 0 | | 0 | _ | 0 | - | | tins | Interrupt Set Time | _ | 15 | | 20 | _ | 20 | | tina | Interrupt Reset Time | | 15 | _ | 20 | - | 20 | | | | -35 | | -55 | | |------|----------------------|-----|-----|-----|-----| | Sym | Parameter | Min | Max | Min | Max | | tas | Address Set-up Time | 0 | | 0 | _ | | twn | Write Recovery Time | 0 | _ | 0 | _ | | tins | Interrupt Set Time | | 25 | _ | 40 | | tinn | Interrupt Reset Time | _ | 25 | _ | 40 | FIGURE 8. READ CYCLE TIMING WAVEFORM Note: 1. SEM = H. FIGURE 9. R/W CONTROLLED WRITE CYCLE TIMING WAVEFORM(1,3,5,8) FIGURE 10. CE, UB, LB CONTROLLED WRITE CYCLE TIMING WAVEFORM(1,3,5,8) #### Notes to Figures 9 and 10: - 1. R/W or CE or UB and LB must be HIGH during all address transitions. - A write occurs during the overlap (tew or twp) of a LOW UB or LB and a LOW CE and a LOW R√W for memory array writing cycle. - 3. twn is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high-impedance state. - 6. Timing depends on which enable signal is asserted last: CE, R/W, or byte control. - 7. Timing depends on which enable signal is de-asserted first: CE, R/W, or byte control. - 8. If $\overline{OE}$ is LOW during R/W controlled write cycle, the write pulse width must be the larger of two or twz + tow to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified two. FIGURE 11. $\overline{BUSY}$ TIMING WAVEFORM (M/ $\overline{S}$ = H) #### Note: 1. If taps is violated, no guarantee on which port will write. FIGURE 12. PORT-TO-PORT WRITE TIMING DELAY WAVEFORM (M/S = L)(1,2) - 1. BUSY input is HIGH for the writing port. - 2. CEL = CER = L. ## FIGURE 13. SLAVE WRITE TIMING WAVEFORM (M/ $\overline{S}$ = L) ## FIGURE 14. $\overline{\text{BUSY}}$ ARBITRATION CONTROLLED BY $\overline{\text{CE}}$ TIMING (M/ $\overline{\text{S}}$ = H)<sup>(1)</sup> #### Note: 1. If taps is not satisfied, there is no guarantee on which BUSY will be asserted. # FIGURE 15. BUSY ARBITRATION CONTROLLED BY ADDRESS MATCH CONTROLLED BY $\overline{CE}$ TIMING (M/ $\overline{S}$ = H) #### Note: 1 If taps is not satisfied, there is no guarantee on which BUSY will be asserted. ### FIGURE 16. SEMAPHORE READ-AFTER-WRITE TIMING WAVEFORM, EITHER SIDE #### Note: 1. $\overline{CE} = H$ or $\overline{UB}$ and $\overline{LB} = H$ for the above. FIGURE 17. SEMAPHORE WRITE CONTENTION TIMING WAVEFORM #### Notes: - Don = Dol = L, CER = CEL = H, semaphore flag is released from both sides (reads as ones from both sides) at cycle start. - 2. "A" may be either left or right. "B" is the opposite port from "A." - 3. This parameter is measured from R/WA or SEMA going HIGH to R/WB or SEMB going HIGH. - 4. If tsps is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. FIGURE 18. INTERRUPT TIMING WAVEFORM(1) - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from "A." - 2. See TABLE 4. INTERRUPT FLAG TRUTH TABLE. - 3. Timing depends on which enable signal is asserted last. - 4. Timing depends on which enable signal is de-asserted first. #### PACKAGING INFORMATION The QS7026A is offered in the JEDEC-standard 84-pin FLCC package and the QS70261A is offered in the JEDEC-standard 100-pin TQFP (Thin QFP) plastic package. This package offers the best combination of small footprint, manufacturability and low cost. Test sockets are available from Yamaichi and may be available from ITT Pomona as of this writing. TQFP products are shipped in plastic trays. $\theta_{JA}$ for the TQFP is $64^{\circ}$ C/W. As with all large plastic packages, care should be taken to avoid moisture-related mechanical failure. This typically occurs when moisture absorbed into the porous molding compound vaporizes during reflow operations. To prevent moisture-related assembly problems, it is recommended that customers perform a baking operation prior to assembly. Baking the units for 24 hours at 125°C removes excess moisture from the part. In a typical environment of 60% relative humidity at <30°C, parts can sit up to 48 hours before assembly. In higher-humidity environments, the time between bake and solder reflow should be shorter. In dry environments (<20% RH), or when sealed in moisture-barrier bags with dessicant, shelf life is indefinite. # ORDERING INFORMATION Example: