## 3.3V 64/32K X 18 SYNCHRONOUS FOURPORT™ STATIC RAM ### IDT70V5388/78 #### **Features** - True four-ported memory cells which allow simultaneous access of the same memory location - Synchronous Pipelined device - 64/32K x 18 organization - Pipelined output mode allows fast 200MHz operation - High Bandwidth up to 14 Gbps (200MHz x 18 bits wide x 4 ports) - LVTTL I/O interface - High-speed clock to data access 3.0ns (max.) - 3.3V Low operating power - Interrupt flags for message passing - Width and depth expansion capabilities - Counter readback on address lines - Counter wrap-around control - Internal mask register controls counter wrap-around - Counter-Interrupt flags to indicate wrap-around - Mask register readback on address lines - Global Master reset for all ports - Dual Chip Enables on all ports for easy depth expansion - Separate upper-word and lower-word controls on all ports - 272-BGA package (27mm x 27mm 1.27mm ball pitch) and 256-BGA package (17mm x 17mm 1.0mm ball pitch) - Commercial and Industrial temperature ranges - JTAG boundary scan - \* MBIST (Memory Built-In Self Test) controller - Green parts available, see ordering information NOTE: - 1. A<sub>15</sub>x is a NC for IDT70V5378. - 2. Port 2, Port 3, and Port 4 Logic Blocks are similar to Port 1 Logic Blocks. OCTOBER 2008 ### Description The IDT70V5388/78 is a high-speed 64/32Kx18 bit synchronous FourPort RAM. The memory array utilizes FourPort memory cells to allow simultaneous access of any address from all four ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register and integrated burst counters, the 70V5388/78 has been optimized for applications having unidirectional or bi-directional data flow in bursts. An automatic power down feature, controlled by $\overline{\text{CE}}_0$ and CE1, permits the on-chip circuitry of each port to enter a very low standby power mode. The IDT70V5388/78 provides a wide range of func- tions specially designed to facilitate system operations. These include full-boundary, maskable address counters with associated interrupts for each port, mailbox interrupt flags on each port to facilitate inter-port communications, Memory Built-In Self-Test (MBIST), JTAG support and an asynchronous Master Reset to simplify device initialization. In addition, the address lines have been set up as I/O pins, to permit the support of $\overline{\text{CNTRD}}$ (the ability to output the current value of the internal address counter on the address lines) and $\overline{\text{MKRD}}$ (the ability to output the current value of the counter mask register). For specific details on the device operation, please refer to the Functional Description and subsequent explanatory sections, beginning on page 21. ## Pin Configuration(4) #### 70V5388/78BG BG-272<sup>(2)</sup> ## 272-Pin BGA Top View<sup>(3)</sup> | 00/2 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | |------|-----------|--------------------------------------------------|-----------------------|-----------------------|-------------|-------------------------|-------------|-------------|------------------------|--------------------|--------------------|------------------------|-------------|-------------|------------------------|-------------|-----------------------|-----------------------|--------------------------|-----------|---| | Α | LB<br>P1 | I/O17<br>P2 | I/O15<br>P2 | I/O13<br>P2 | I/O11<br>P2 | I/O9<br>P2 | I/O16<br>P1 | I/O14<br>P1 | I/O12<br>P1 | I/O10<br>P1 | I/O10<br>P4 | I/O12<br>P4 | I/O14<br>P4 | I/O16<br>P4 | I/O9<br>P3 | I/O11<br>P3 | I/O13<br>P3 | I/O15<br>P3 | I/O17<br>P3 | LB<br>P4 | Α | | В | VDD | UB<br>P1 | I/O16<br>P2 | I/O14<br>P2 | I/O12<br>P2 | I/O <sub>10</sub><br>P2 | I/O17<br>P1 | I/O13<br>P1 | I/O11<br>P1 | TMS | TDI | I/O11<br>P4 | I/O13<br>P4 | I/O17<br>P4 | I/O10<br>P3 | I/O12<br>P3 | I/O14<br>P3 | I/O16<br>P3 | ŪB<br>P4 | VDD | В | | С | A14<br>P1 | A <sub>15</sub> <sup>(1)</sup> | CE1<br>P1 | CE <sub>0</sub> | R/W<br>P1 | I/O15<br>P1 | Vss | Vss | I/O9<br>P1 | тск | TDO | I/O9<br>P4 | Vss | Vss | I/O15<br>P4 | R/W<br>P4 | CE <sub>0</sub> | CE1<br>P4 | A15 <sup>(1)</sup><br>P4 | A14<br>P4 | С | | D | Vss | A12<br>P1 | A13<br>P1 | ŌE<br>P1 | VDD | Vss | Vss | VDD | VDD | Vss | Vss | VDD | VDD | Vss | Vss | VDD | ŌE<br>P4 | A13<br>P4 | A12<br>P4 | Vss | D | | E | A10<br>P1 | A11<br>P1 | MKRD<br>P1 | CNTRD<br>P1 | | • | • | | • | | • | | | ' | • | | CNTRD<br>P4 | MKRD<br>P4 | A11<br>P4 | A10<br>P4 | E | | F | A7<br>P1 | A8<br>P1 | A9<br>P1 | CNTINT<br>P1 | | | | | | | | | | | | | CNTINT<br>P4 | A9<br>P4 | A8<br>P4 | A7<br>P4 | F | | G | Vss | A5<br>P1 | A6<br>P1 | CNTINC<br>P1 | | | | | | | | | | | | | CNTINC<br>P4 | A6<br>P4 | A5<br>P4 | Vss | G | | Н | A3<br>P1 | A4<br>P1 | MKLD<br>P1 | CNTLD<br>P1 | | | | | | | | | | | | | CNTLD<br>P4 | MKLD<br>P4 | A4<br>P4 | A3<br>P4 | н | | J | VDD | A1<br>P1 | A2<br>P1 | VDD | | | | | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | | | | | VDD | A2<br>P4 | A1<br>P4 | VDD | J | | K | Ao<br>P1 | ĪNT<br>P1 | CNTRST<br>P1 | CLK<br>P1 | | | | | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | | | | | CLK<br>P4 | CNTRST<br>P4 | ĪNT<br>P4 | Ao<br>P4 | K | | L | Ao<br>P2 | ĪNT<br>P2 | CNTRST<br>P2 | Vss | | | | | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | | | | | Vss | CNTRST<br>P3 | ĪNT<br>P3 | Ao<br>P3 | L | | M | VDD | A1<br>P2 | A2<br>P2 | CLK<br>P2 | | | | | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | GND <sup>(5)</sup> | | | | | CLK<br>P3 | A2<br>P3 | A1<br>P3 | VDD | М | | N | A3<br>P2 | A4<br>P2 | MKLD<br>P2 | CNTLD<br>P2 | | | | | | | | | | | | | CNTLD<br>P3 | MKLD<br>P3 | A4<br>P3 | Аз<br>Р3 | N | | Р | Vss | A5<br>P2 | A6<br>P2 | CNTINC<br>P2 | | | | | | | | | | | | | CNTING<br>P3 | A6<br>P3 | A5<br>P3 | Vss | Р | | R | A7<br>P2 | A8<br>P2 | A9<br>P2 | CNTINT<br>P2 | | | | | | | | | | | | | CNTINT<br>P3 | A9<br>P3 | A8<br>P3 | A7<br>P3 | R | | Т | A10<br>P2 | A11<br>P2 | MKRD<br>P2 | CNTRD<br>P2 | | | | | | | | | | | | | CNTRD<br>P3 | MKRD<br>P3 | A11<br>P3 | A10<br>P3 | т | | U | Vss | A12<br>P2 | A13<br>P2 | ŌE<br>P2 | VDD | Vss | Vss | VDD | VDD | Vss | Vss | VDD | VDD | Vss | Vss | VDD | ŌĒ<br>P3 | A13<br>P3 | A12<br>P3 | Vss | U | | ٧ | A14<br>P2 | A <sub>15</sub> <sup>(1)</sup><br>P <sub>2</sub> | CE <sub>1</sub><br>P2 | CE <sub>0</sub><br>P2 | R/W<br>P2 | I/O6<br>P2 | Vss | Vss | I/O <sub>0</sub><br>P2 | TRST | NC | I/O <sub>0</sub><br>P3 | Vss | Vss | I/O6<br>P3 | R/W<br>P3 | CE <sub>0</sub><br>P3 | CE <sub>1</sub><br>P3 | A15 <sup>(1)</sup><br>P3 | A14<br>P3 | ٧ | | W | VDD | ŪB<br>P2 | I/O7<br>P1 | I/O5<br>P1 | I/O3<br>P1 | I/O1<br>P1 | I/O8<br>P2 | I/O4<br>P2 | I/O2<br>P2 | MRST | CLKMBIST | I/O <sub>2</sub><br>P3 | I/O4<br>P3 | I/O8<br>P3 | I/O1<br>P4 | I/O3<br>P4 | I/O5<br>P4 | I/O7<br>P4 | ŪB<br>P3 | VDD | w | | Y | ĪB<br>P2 | I/O8<br>P1 | I/O6<br>P1 | I/O4<br>P1 | I/O2<br>P1 | I/O <sub>0</sub><br>P1 | I/O7<br>P2 | I/O5<br>P2 | I/O3<br>P2 | I/O1<br>P2 | I/O1<br>P3 | I/O3<br>P3 | I/O5<br>P3 | I/O7<br>P3 | I/O <sub>0</sub><br>P4 | I/O2<br>P4 | I/O4<br>P4 | I/O6<br>P4 | I/O8<br>P4 | LB<br>P3 | Υ | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | | #### NOTES: - 1. A<sub>15</sub>x is a NC for IDT70V5378. - 2. This package code is used to reference the package diagram. - 3. This text does not indicate orientation of the actual part marking. - 4. Package body is approximately 27mm x 27mm x 2.33mm, with 1.27mm ball-pitch. - 5. Central balls are for thermal dissipation only. They are connected to device Vss. 5649 drw 03 ## Pin Configuration(2) ### 70V5388/78BC BC-256(3) ### 256-Pin BGA(4) Top View | | 09/25/0 | 2 | | | | | | op v | iew | | | | | | | | | |---|--------------------------------------|------------------|-----------------|------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------|------------------|--------------|------------------|------------------|--------------------------|--------------------------|---| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | Α | R/W<br>P1 | ŌE<br>P1 | LB<br>P1 | I/O16<br>P2 | I/O13<br>P2 | I/O9<br>P2 | I/O14<br>P1 | I/O10<br>P1 | I/O9<br>P4 | I/O12<br>P4 | I/O16<br>P4 | I/O11<br>P3 | I/O15<br>P3 | I/O17<br>P3 | UB<br>P4 | CE1<br>P4 | Α | | В | A15 <sup>(1)</sup><br>P1 | CE1<br>P1 | ŪB<br>P1 | I/O17<br>P2 | I/O14<br>P2 | I/O <sub>10</sub><br>P2 | I/O15<br>P1 | I/O11<br>P1 | TDI | I/O13<br>P4 | I/O17<br>P4 | I/O12<br>P3 | I/O16<br>P3 | LB<br>P4 | R/W<br>P4 | CE <sub>0</sub> | В | | С | A14<br>P1 | A13<br>P1 | CE <sub>0</sub> | I/O15<br>P2 | I/O12<br>P2 | I/O17<br>P1 | I/O12<br>P1 | I/O9<br>P1 | TDO | I/O11<br>P4 | I/O15<br>P4 | I/O10<br>P3 | I/O14<br>P3 | ŌĒ<br>P4 | A15 <sup>(1)</sup><br>P4 | A14<br>P4 | С | | D | A10<br>P1 | A12<br>P1 | A11<br>P1 | A9<br>P1 | I/O <sub>11</sub><br>P2 | I/O16<br>P1 | I/O13<br>P1 | TMS | TĊK | I/O10<br>P4 | I/O14<br>P4 | I/O9<br>P3 | I/O13<br>P3 | A11<br>P4 | A12<br>P4 | A13<br>P4 | D | | Ε | A7<br>P1 | A8<br>P1 | A6<br>P1 | <b>A</b> 5<br>P1 | VDD A6<br>P4 | A7<br>P4 | A8<br>P4 | A10<br>P4 | A9<br>P4 | Е | | F | A3<br>P1 | A4<br>P1 | A2<br>P1 | A1<br>P1 | VDD | Vdd | Vss | Vss | Vss | Vdd | VDD | A1<br>P4 | A2<br>P4 | <b>A</b> 3<br>P4 | A5<br>P4 | A4<br>P4 | F | | G | CLK<br>P1 | <b>A</b> 0<br>P1 | CNTRD<br>P1 | CNTINC<br>P1 | Vdd | Vss | Vss | Vss | Vss | Vss | Vss | CNTLD<br>P4 | CNTINC<br>P4 | CNTRD<br>P4 | Ao<br>P4 | CLK<br>P4 | G | | Н | Vss | CNTLD<br>P1 | CNTRST<br>P1 | CNTINT<br>P1 | ĪNT<br>P1 | MKLD<br>P1 | Vss | Vss | Vss | Vss | CNTRST<br>P4 | MKRD<br>P4 | ĪNT<br>P4 | CNTINT<br>P4 | MKLD<br>P4 | Vss | н | | J | CLK<br>P2 | CNTRST<br>P2 | ĪNT<br>P2 | CNTINT<br>P2 | MKRD<br>P1 | Vss | Vss | Vss | Vss | Vss | Vss | CNTRST<br>P3 | ĪNT<br>P3 | CNTINT<br>P3 | MKLD<br>P3 | CLK<br>P3 | J | | K | CNTRD<br>P2 | MKRD<br>P2 | CNTINC<br>P2 | CNTLD<br>P2 | MKLD<br>P2 | Vss | Vss | Vss | Vss | Vss | Vss | CNTLD<br>P3 | CNTINC<br>P3 | MKRD<br>P3 | Ao<br>P3 | CNTRD<br>P3 | K | | L | A3<br>P2 | A4<br>P2 | A2<br>P2 | A1<br>P2 | A0<br>P2 | Vdd | Vdd | Vss | Vss | Vss | Vdd | Vdd | A1<br>P3 | A3<br>P3 | A4<br>P3 | A2<br>P3 | L | | M | A8<br>P2 | A9<br>P2 | A7<br>P2 | A6<br>P2 | A5<br>P2 | Vdd <b>A</b> 5<br>P3 | A7<br>P3 | A8<br>P3 | A6<br>P3 | M | | N | A11<br>P2 | A12<br>P2 | A10<br>P2 | I/O5<br>P1 | I/O <sub>1</sub><br>P1 | I/O6<br>P2 | I/O2<br>P2 | TRST | CLKMBIST | I/O3<br>P3 | I/O7<br>P3 | I/O2<br>P4 | A9<br>P3 | A11<br>P3 | A12<br>P3 | A10<br>P3 | N | | Р | A13<br>P2 | A14<br>P2 | R/W<br>P2 | I/O7<br>P1 | I/O <sub>2</sub><br>P1 | I/O7<br>P2 | I/O3<br>P2 | MRST | I/O <sub>0</sub><br>P3 | I/O4<br>P3 | I/O8<br>P3 | I/O3<br>P4 | I/O6<br>P4 | CE <sub>0</sub> | A14<br>P3 | A13<br>P3 | Р | | R | A <sub>15</sub> <sup>(1)</sup><br>P2 | CE1<br>P2 | ŪB<br>P2 | I/O8<br>P1 | I/O4<br>P1 | I/O <sub>0</sub><br>P1 | I/O <sub>5</sub><br>P2 | I/O <sub>1</sub> | I/O <sub>2</sub><br>P3 | I/O6<br>P3 | I/O <sub>1</sub> | I/O5<br>P4 | I/O7<br>P4 | UB<br>P3 | CE <sub>1</sub> | A15 <sup>(1)</sup><br>P3 | R | | Т | CE <sub>0</sub> | ŌE<br>P2 | LB<br>P2 | I/O6<br>P1 | I/O3<br>P1 | I/O8<br>P2 | I/O4<br>P2 | I/O <sub>0</sub><br>P2 | I/O <sub>1</sub><br>P3 | I/O <sub>5</sub><br>P3 | I/O <sub>0</sub> | I/O4<br>P4 | I/O8<br>P4 | LB<br>P3 | ŌE<br>P3 | R/W<br>P3 | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | #### 5649 drw 04 - 1. A<sub>15</sub>x is a NC for IDT70V5378. - Package body is approximately 17mm x 17mm x 1.4mm, with 1.0mm ball-pitch. This package code is used to reference the package diagram. - 4. This text does not indicate orientation of the actual part-marking. ## Pin Definitions | Port 1 | Port 2 | Port 3 | Port 4 | Description | |-----------------------------|-----------------------------|-----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0P1 - A15P1 <sup>(1)</sup> | A0P2 - A15P2 <sup>(1)</sup> | A0P3 - A15P3 <sup>(1)</sup> | A0P4 - A15P4 <sup>(1)</sup> | Address Inputs. In the CNTRD and MKRD operations, these pins serve as outputs for the internal address counter and the internal counter mask register respectively. | | I/O0P1 - I/O17P1 | I/O0P2 - I/O17P2 | I/O0P3 - I/017P3 | I/O0P4 - I/O17P4 | Data Bus Input/Output. | | CLK <sub>P1</sub> | CLK <sub>P2</sub> | CLK <sub>P3</sub> | CLKP4 | Clock Input. The maximum clock input rate is fMAX. The clock signal can be free running or strobed depending on system requirements. | | MRST | | | | Master Reset Input. $\overline{\text{MRST}}$ is an asycnchronous input, and affects all ports. It must be asserted LOW ( $\overline{\text{MRST}} = \text{V}_{\text{IL}}$ ) at initial power-up. Master Reset sets the internal value of all address counters to zero, and sets the counter mask registers for each port to 'unmasked'. It also resets the output flags for the mailboxes and the counter interrupts ( $\overline{\text{INT}} = \overline{\text{CNTINT}} = \text{V}_{\text{IH}}$ ) and deselects all registered control signals. | | CE0P1, CE1P1 | CE0P2, CE1P2 | CE0P3, CE1P3 | <u>CE</u> 0P4, CE1P4 | Chip Enable Inputs. To activate any port, both signals must be asserted to their active states $(\overline{CE}_0 = V_{IL}, CE_1 = V_{IH})$ . A given port is disabled if either chip enable is deasserted $(\overline{CE}_0 = V_{IH})$ and/or $CE_1 = V_{IL}$ . | | R/Wpi | R/WP2 | R/WP3 | R/WP4 | Read/Write Enable Input. This signal is asserted LOW $(R/\overline{W} = V_{IL})$ in order to write to the FourPort memory array, and it is asserted HIGH $(R/\overline{W} = V_{IH})$ in order to read from the array. | | LB <sub>P</sub> 1 | LB <sub>P2</sub> | LB <sub>P3</sub> | ŪBp4 | Lower Byte Select Input (I/O $_0$ - I/O $_8$ ). Asserting this signal LOW ( $\overline{LB}$ = V $_L$ ) enables read/write operations to the lower byte. For read operations, this signal is used in conjunction with $\overline{OE}$ in order to drive output data on the lower byte of the data bus. | | UB <sub>P1</sub> | ŪBP2 | <del>UB</del> P3 | ŪB <sub>P4</sub> | Upper Byte Select Input (I/O9 - I/O17). Asserting this signal LOW $(\overline{LB} = V_{IL})$ enables read/write operations to the upper byte. For read operations, this signal is used in conjunction with $\overline{OE}$ in order to drive output data on the upper byte of the data bus. | | ŌĒ <sub>P1</sub> | ŌĒ <sub>P2</sub> | ŌĒP3 | ŌĒp4 | Output Enable Input. Asserting this signal LOW ( $\overline{OE}$ = VL) enables the device to drive data on the I/O pins during read operation. $\overline{OE}$ is an asychronous input. | | CNTLD <sub>P1</sub> | CNTLD <sub>P2</sub> | CNTLD <sub>P3</sub> | CNTLD <sub>P4</sub> | Counter Load Input. Asserting this signal LOW ( $\overline{\text{CNTLD}} = \text{V}_{\text{IL}}$ ) loads the address on the address lines (A <sub>0</sub> - A <sub>15</sub> <sup>(1)</sup> ) into the internal address counter for that port. | | CNTINC <sub>P1</sub> | CNTINC <sub>P2</sub> | CNTINC <sub>P3</sub> | CNTINC <sub>P4</sub> | Counter Increment Input. Asserting this signal LOW ( $\overline{\text{CNTINC}} = \text{V}_{\text{IL}}$ ) increments the internal address counter for that port on each rising edge of the clock signal. The counter will increment as defined by the counter mask register for that port (default mode is to advance one address on each clock cycle). | | CNTRD <sub>P</sub> 1 | CNTRD <sub>P2</sub> | CNTRD <sub>P3</sub> | CNTRDp4 | Counter Readback Input. When asserted LOW ( $\overline{\text{CNTRD}} = \text{VIL}$ ) causes that port to output the value of its internal address counter on the address lines for that port. Counter readback is independent of the chip enables for that port. If the port is activated ( $\overline{\text{CEo}} = \text{VIL}$ and $\text{CE1} = \text{VIH}$ ), during the counter readback operation, then the data bus will output the data associated with that readback address in the FourPort memory array (assuming that the byte enables and output enables are also asserted). Truth Table III indicates the required states for all other counter controls during this operation. The specific operation and timing of this funcion is described in detail in the text. | | CNTRST <sub>P1</sub> | CNTRST <sub>P2</sub> | CNTRST <sub>P3</sub> | CNTRST <sub>P4</sub> | Counter Reset Input. Asserting this signal LOW ( $\overline{\text{CNTRST}} = \text{V}_{\text{IL}}$ ) resets the address counter for that port to zero. | | CNTINT <sub>P1</sub> | CNTINT <sub>P2</sub> | CNTINT <sub>P3</sub> | CNTINT <sub>P4</sub> | Counter Interrupt Flag Output. This signal is asserted LOW $(\overline{\text{CNTINT}} = V_{IL})$ when the internal address counter for that port 'wraps around' from max address [(the counter will increment as defined by the counter mask register for that port (default mode is to advance one address on each clock cycle)] to address min. as the result of counter increment $(\overline{\text{CNTINT}} = V_{IL})$ . The signal goes LOW for one clock cycle, then automatically resets. | ## Pin Definitions (con't.) | Port 1 | Port 2 | Port 3 | Port 4 | Description | |--------------------|--------------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MKLD <sub>P1</sub> | MKLD <sub>P2</sub> | МКLDрз | MKLDP4 | Counter Mask Register Load Input. Asserting this signal LOW ( $\overline{MKLD}$ = $V_{IL}$ ) loads the address on the address lines ( $A_0$ - $A_{15}^{(1)}$ ) into the counter mask register for that port. Counter mask register operations are described in detail in the text. | | MKRDp1 | MKRDp2 | MKRDp3 | MKRD₽4 | Counter Mask Register Readback Input. Asserting this signal LOW $(\overline{MKRD} = V_{IL})$ causes that port to output the value of its internal counter mask register on the address lines $(A_0 - A_1 s^{(1)})$ for that port. Address Counter and Counter-Mask Operational Table indicates the required states for all other counter controls during this operation. Counter mask register readback is independent of the chip enables for that port. If the port is activated $(\overline{CE}_0 = V_{IL} \text{ and } CE_1 = V_{IH})$ during the counter mask register readback operation, then the data bus will output the data associated with that address in the FourPort memory array ( assuming that the byte enables and output enables are also asserted). The specific operation and timing of this function is described in detail in the text. | | INT <sub>P1</sub> | ĪNTp2 | ĪNT <sub>P3</sub> | ĪNTp4 | Interrupt Flag Output. The FourPort is equipped with mailbox functions: each port has a specific address within the memory array which, when written by any of the other ports, will generate an interrupt flag to that port. The port clears its interrupt by reading that address. The memory location is a valid address for data storage: a full 18-bit word can be stored for recall by the target port or any other port. The mailbox functions and associated interrupts are described in detail in the text. | | TMS | | | • | JTAG Input: Test Mode Select | | TRST | | | | JTAG Input: Test Mode Reset (Intialize TAP Controller and reset the MBIST Controller) | | TCK | | | | JTAG Input: Test Clock | | TDI | | | | JTAG Input: Test Data Input (serial) | | TDO | | | | JTAG Output: Test Data Output (serial) | | CLKMBIST | | | | MBIST Input: MBIST Clock | | GND | | | | Thermal Grounds (should be treated like Vss) | | VDD | | | | Core Power Supply (3.3V) | | Vss | | | | Electrical Grounds (0V) | NOTE: 1. A<sub>15</sub>x is a NC for IDT70V5378. ## Truth Table I—Read/Write and Enable Control<sup>(1,2,3)</sup> | ŌĒ | CLK | <u>CE</u> ₀ | CE1 | ŪB | ĪВ | R/W | Upper Byte I/O <sub>9-17</sub> | Lower Byte<br>I/O <sub>0-8</sub> | MODE | |----|-----|-------------|-----|----|----|-----|--------------------------------|----------------------------------|--------------------------| | Х | 1 | Н | Χ | Χ | Χ | Χ | High-Z | High-Z | Deselected-Power Down | | Х | 1 | Χ | L | Χ | Χ | Χ | High-Z | High-Z | Deselected-Power Down | | Х | 1 | L | Н | Н | Н | Х | High-Z | High-Z | All Bytes Deselected | | Х | 1 | L | Н | Н | L | L | High-Z | Din | Write to Lower Byte Only | | Х | 1 | L | Н | L | Н | L | Din | High-Z | Write to Upper Byte Only | | Х | 1 | L | Н | L | L | L | Din | Din | Write to Both Bytes | | L | 1 | L | Н | Н | L | Н | High-Z | Dout | Read Lower Byte Only | | L | 1 | L | Н | L | Н | Н | <b>D</b> оит | High-Z | Read Upper Byte Only | | L | 1 | L | Н | L | L | Н | <b>D</b> оит | Dout | Read Both Bytes | | Н | 1 | Χ | Χ | Χ | Χ | Χ | High-Z | High-Z | Outputs Disabled | NOTES: 5649 tbl 03 - 1. $"H" = V_{IH}$ , $"L" = V_{IL}$ , "X" = Don't Care. - 2. $\overline{\text{CNTLD}}$ , $\overline{\text{CNTINC}}$ , $\overline{\text{CNTRST}}$ = VIH. - 3. $\overline{\text{OE}}$ is an asynchronous input signal. ## Truth Table II—Address Counter & Mask Control (1,2) | External<br>Address | Previous<br>Internal<br>Address | Internal<br>Address<br>Used | CLK | CNTLD | CNTINC | CNTRST | MKLD | I/O | MODE | |---------------------|---------------------------------|-----------------------------|------------|------------------|------------------|------------------|------|-------------------------|-------------------------------------------------------| | Х | Х | 0 | 1 | Χ | Χ | L <sup>(3)</sup> | Х | Dvo(0) | Counter Reset to Address 0 | | An | Ар | Ар | <b>↑</b> | Χ | Χ | Н | L | Dvo(p) | Counter disabled (Ap reused) | | An | Х | An | 1 | L <sup>(3)</sup> | Χ | Н | Н | Dvo (n) | External Address Used | | An | Ар | Ар | $\uparrow$ | Н | Н | Н | Н | Dvo(p) | External Address Blocked—Counter disabled (Ap reused) | | X | Ар | Ap + 1 <sup>(5)</sup> | 1 | Н | L <sup>(4)</sup> | Н | Н | Dvo(p+1) <sup>(5)</sup> | Counter Enabled—Internal Address generation | 5649 tb104 NOTES: - 1. "H" = VIH, "L" = VIL, "X" = Don't Care. - 2. Read and write operations are controlled by the appropriate setting of $R/\overline{W}$ , $\overline{CE_0}$ , $CE_1$ , $\overline{LB}$ , $\overline{UB}$ and $\overline{OE}$ . - 3. CNTLD and CNTRST are independent of all other memory control signals including CEo, CE1 and LB, UB. - 4. The address counter advances if CNTINC = VIL on the rising edge of CLK, regardless of all other memory control signals including CEo, CE1, LB, UB. - 5. The counter will increment as defined by the counter mask register for that port (default mode is to advance one address on each clock cycle). ## Address Counter and Counter-Mask Control Operational Table (Any Port)<sup>(1,2)</sup> | CLK | MRST | CNTRST | MKLD | CNTLD | CNTINC | CNTRD | MKRD | Mode | Operation | |-----|------|--------|------------------|-------|--------|-------|------|------------------|-----------------------------------------------------------------------------------------------------| | Х | L | Х | Х | Х | Х | Х | Χ | Master-<br>Reset | Counter/Address Register Reset and Mask Register<br>Set (resets chip as per reset state definition) | | 1 | Н | L | Х | Χ | Χ | Χ | Χ | Reset | Counter/Address Register Reset | | 1 | Н | Н | L | Χ | Χ | Χ | Χ | Load | Load of Address Lines into Mask Register | | 1 | н | Н | Н | L | Х | Х | Х | Load | Load of Address Lines into Counter/Address<br>Register | | 1 | Н | Н | Н | Н | L | Χ | Χ | Increment | Counter Increment | | 1 | Н | Х | Х | Х | Х | L | Х | Read-<br>back | Readback Counter on Address Lines | | 1 | Н | Х | Х | Х | Х | Н | L | Read-<br>back | Readback Mask Register on Address Lines | | 1 | Н | Н | H <sup>(3)</sup> | Н | Н | Χ | Χ | Hold | Counter Hold | 5649 tbl 05 #### NOTES: - 1. "X" = "don't care", "H" = VIH, "L" = VIL. - 2. Counter operation and mask register operation is independent of Chip Enable. - 3. $\overline{MKLD}$ = VIL will also hold the counter. Please refer to Truth Table II. ## Recommended Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | VDD | |------------|------------------------|-----|---------------------| | Commercial | 0°C to +70°C | 0V | 3.3V <u>+</u> 150mV | | Industrial | -40°C to +85°C | 0V | 3.3V <u>+</u> 150mV | ## NOTES: 5649 tb106 1. This is the parameter TA. This is the "instant on" case temperature. ## Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Мах. | Unit | |--------|-------------------------------------------------------|---------------------|------|----------------------------|------| | Vdd | Supply Voltage | 3.15 | 3.3 | 3.45 | ٧ | | Vss | Ground | 0 | 0 | 0 | ٧ | | Vн | Input High Voltage<br>(Address, Control & I/O Inputs) | 2.0 | | VDD + 150mV <sup>(2)</sup> | V | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.8 | ٧ | #### NOTES - 1. Undershoot of $\mbox{V{\tiny IL}} \geq \mbox{-1.5V}$ for pulse width less than 10ns is allowed. - 2. VTERM must not exceed VDD + 150mV. ## Absolute Maximum Ratings(1) | Symbol | Rating | Commercial<br>& Industrial | Unit | |----------------------|--------------------------------------|----------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | TBIAS <sup>(3)</sup> | Temperature Under Bias | -55 to +125 | ٥C | | Tstg | Storage Temperature | -65 to +150 | °C | | NLT | Junction Temperature | +150 | °C | | Іоит | DC Output Current | 50 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed VDD + 150mV for more than 25% of the cycle time or 4ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ VDD + 150mV. - 3. Ambient Temperature under DC Bias. No AC conditions. Chip Deselected. ## Capacitance<sup>(1)</sup> $(TA = +25^{\circ}C, F = 1.0MHz)$ | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |---------------------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 8 | pF | | Cout <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10.5 | pF | 5649 tbl 09 #### NOTES: 5623 tbl 06 - These parameters are determined by device characterization, but are not production tested. - 2. 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. - 3. Cout also references CI/o. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 3.3V ± 150mV) | | | | 70V5388/78S | | | |--------|---------------------------------------|-------------------------------------------------|-------------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | $V_{DD} = Max., V_{IN} = 0V \text{ to } V_{DD}$ | | 10 | μA | | ILI | JTAG Input Leakage Current(1,2) | VDD = Max., VIN = 0V to VDD | - | 30 | μA | | ILO | Output Leakage Current <sup>(1)</sup> | Vout = 0V to Vdd, Outputs in tri-state mode | | 10 | μA | | Vol | Output Low Voltage | IOL = +4mA, $VDD = Min$ . | | 0.4 | V | | Vон | Output High Voltage | IOH = -4mA, VDD = Min. | 2.4 | _ | V | #### NOTE: - 1. At $VDD \le 2.0V$ leakages are undefined. - 2. Applicable only for TMS, TDI and TRST inputs. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(3)}$ (VDD = 3.3V $\pm$ 150mV) | | | 11 3 3 | | | 70V5388/78S200<br>Com'l Only | | 70V5388/78S166<br>Com'l<br>& Ind | | 70V5388/78S133<br>Com'l<br>& Ind | | 70V5388/78S100<br>Com'l<br>& Ind | | | |-----------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------|--------|---|------------------------------|------|----------------------------------|------|----------------------------------|------|----------------------------------|------|------| | Symbol | Parameter | Test Condition | Versio | 1 | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Мах. | Typ. <sup>(4)</sup> | Мах. | Unit | | IDD | Dynamic Operating<br>Current (All | $\overline{CE}_1 = \overline{CE}_2 = \overline{CE}_3 = \overline{CE}_4^{(5)} = VIL,$ | COM'L | S | 405 | 470 | 340 | 395 | 275 | 320 | 205 | 240 | A | | | Ports Active) | Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | | S | - | 1 | 340 | 400 | 275 | 325 | 205 | 245 | mA | | ISB1 | Standby Current<br>(All Ports - TTL | $\overline{CE}_1 = \overline{CE}_2 = \overline{CE}_3 = \overline{CE}_4^{(5)} = VIH,$ | COM'L | S | 195 | 225 | 160 | 190 | 130 | 155 | 100 | 120 | mA | | | Level Inputs) | Outputs Disabled,<br>f = fmax <sup>(1)</sup> | IND | S | _ | 1 | 160 | 195 | 130 | 160 | 100 | 125 | MA | | ISB2 | Standby Current<br>(One Port - TTL | CEA = VIL and CEB = CEC = CED = VIH(5) | COM'L | S | 250 | 290 | 210 | 240 | 170 | 195 | 130 | 150 | A | | | Level Inputs) | Active Port, Outputs Disabled,<br>f=fMAX <sup>(1)</sup> | IND | S | - | - | 210 | 245 | 170 | 200 | 130 | 155 | mA | | ISB3 | Full Standby Current (All<br>Ports - CMOS | All Ports Outputs Disabled, | COM'L | S | 1.5 | 15 | 1.5 | 15 | 1.5 | 15 | 1.5 | 15 | A | | | Level Inputs) | $\overline{CE}^{(5)} \ge VDD - 0.2V$ , VIN $\ge VDD - 0.2V$ or VIN $\le 0.2V$ , $f = 0^{(2)}$ | IND | S | - | 1 | 1.5 | 15 | 1.5 | 15 | 1.5 | 15 | mA | | ISB4 | Full Standby Current | $\overline{CEA} \leq 0.2V$ and $\overline{CEB} = \overline{CEC} = \overline{CED} \geq VDD - 0.2V^{(5)}$ | COM'L | S | 250 | 290 | 210 | 240 | 170 | 195 | 130 | 150 | mΛ | | (One Port - CMOS<br>Level Inputs) | | $VIN \ge VDD - 0.2V$ or $VIN \le 0.2V$<br>Active Port, Outputs Disabled, $f = fMAX^{(1)}$ | IND | S | _ | _ | 210 | 245 | 170 | 200 | 130 | 155 | mA | - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcyc, using "AC TEST CONDITIONS" at input levels of GND to 3V. - 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby. - 3. Parameters are identical for all ports. - 4. VDD = 3.3V, $TA = 25^{\circ}C$ for Typ, and are not production tested. IDD DC(f=0) = 120mA (Typ). - 5. $\overline{CE}x = VIL \text{ means } \overline{CE}OX = VIL \text{ and } CE1X = VIH$ - $\overline{CE}x = VIH \text{ means } \overline{CE}0x = VIH \text{ or } CE1x = VIL$ - $\overline{\text{CEx}} = \text{Viritheats}$ $\overline{\text{OLOX}} = \text{Viritheats}$ $\overline{\text{OLOX}} = \text{Viritheats}$ $\overline{\text{CE}} \times \text{CEx} \text{C$ - "X" represents indicator for appropriate port. ## AC Test Conditions (VDDQ - 3.3V) | | / | |-----------------------------------------|-------------| | Input Pulse Levels (Address & Controls) | GND to 3.0V | | Input Pulse Levels (I/Os) | GND to 3.0V | | Input Rise/Fall Times | 2ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figure 1 | Figure 1. AC Output Test Load \*(For tLz, tHz, twz, tow) Figure 2. Typical Output Derating (Lumped Capacitive Load). # AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) ( $VDD = 3.3V \pm 150mV$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ) | , | a and Witte Cycle Tilling) (VBB = 3.3V | 70V538 | 8/78S200<br>I Only | 70V538 | 8/78S166<br>om'l<br>Ind | 70V538 | 8/78S133<br>om'l<br>Ind | Co | 8/78S100<br>om'l<br>Ind | | | |---------------|-----------------------------------------|--------|--------------------|--------|-------------------------|--------|-------------------------|------|-------------------------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | fmax2 | Maximum Frequency | _ | 200 | _ | 166 | _ | 133 | _ | 100 | MHz | | | tcyc2 | Clock Cycle Time | 5 | | 6 | | 7.5 | _ | 10 | _ | ns | | | tcH2 | Clock HIGH Time | 2.0 | | 2.1 | | 2.6 | | 4 | | ns | | | ta.2 | Clock LOW Time | 2.0 | | 2.1 | | 2.6 | _ | 4 | _ | ns | | | tsa | Address Setup Time | 1.5 | | 1.7 | - | 1.8 | _ | 2 | _ | ns | | | tha | Address Hold Time | 0.5 | | 0.5 | | 0.5 | _ | 0.7 | - | ns | | | tsc | Chip Enable Setup Time | 1.5 | | 1.7 | - | 1.8 | | 2 | _ | ns | | | tнc | Chip Enable Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tsw | R/W Setup Time | 1.5 | _ | 1.7 | _ | 1.8 | _ | 2 | _ | ns | | | thw | R/W Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tsp | Input Data Setup Time | 1.5 | | 1.7 | _ | 1.8 | _ | 2 | _ | ns | | | thd | Input Data Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tsB | Byte Setup Time | 1.5 | | 1.7 | | 1.8 | _ | 2 | _ | ns | | | tнв | Byte Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tscld | CNTLD Setup Time | 1.5 | | 1.7 | - | 1.8 | _ | 2 | _ | ns | | | tнсь | CNTLD Hold Time | 0.5 | | 0.5 | | 0.5 | _ | 0.7 | _ | ns | | | tscinc | CNTINC Setup Time | 1.5 | | 1.7 | | 1.8 | _ | 2 | _ | ns | | | thcinc | CNTINC Hold Time | 0.5 | | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tscrst | CNTRST Setup Time | 1.5 | _ | 1.7 | _ | 1.8 | _ | 2 | _ | ns | | | thcrst | CNTRST Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tscrd | CNTRD Setup Time | 1.5 | _ | 1.7 | _ | 1.8 | _ | 2 | _ | ns | | | thcrd | CNTRD Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tsmld | MKLD Setup Time | 1.5 | | 1.7 | | 1.8 | _ | 2 | _ | ns | | | thmld | MKLD Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.7 | _ | ns | | | tsmrd | MKRD Setup Time | 1.5 | _ | 1.7 | _ | 1.8 | _ | 2 | _ | ns | | | thmrd | MKRD Hold Time | 0.5 | | 0.5 | | 0.5 | _ | 0.7 | _ | ns | | | toe | Output Enable to Data Valid | _ | 4.0 | _ | 4.0 | | 4.2 | _ | 5 | ns | | | tolz (1,5) | OE to LOW-Z | 1 | | 1 | | 1 | | 1 | _ | ns | | | tohz (1,5) | OE to HIGH-Z | 1 | 3.4 | 1 | 3.6 | 1 | 4.2 | 1 | 4.5 | ns | | | tcD2 | Clock to Data Valid | _ | 3.0 | _ | 3.2 | - | 3.4 | _ | 3.6 | ns | | | tCA2 | Clock to Counter Address Readback Valid | _ | 3.4 | _ | 3.6 | _ | 4.2 | _ | 5 | ns | | | tcm2 | Clock to Mask Register Readback Valid | _ | 3.4 | _ | 3.6 | | 4.2 | _ | 5 | ns | | | toc | Data Output Hold After Clock HIGH | 1 | _ | 1 | | 1 | _ | 1 | _ | ns | | | TCKHZ (1,2,5) | Clock HIGH to Output HIGH-Z | 1 | 3 | 1 | 3 | 1 | 3 | 1 | 3 | ns | | | tcklz (1,2,5) | Clock HIGH to Output LOW-Z | 1 | | 1 | _ | 1 | <b>i</b> | 1 | 1 | ns | | 5649 tbl 13a ## AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) (VDD = 3.3V ± 150mV, TA = 0°C to +70°C) | | | 70V5388/78S200<br>Com'l Only | | | 8/78S166<br>om'l<br>Ind | 70V5388/78S133<br>Com'l<br>& Ind | | 70V5388/78S100<br>Com'l<br>& Ind | | | | |----------------|------------------------------------------------------|------------------------------|------|------|-------------------------|----------------------------------|------|----------------------------------|------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | Interrupt Tim | ing | | | | | | | | | | | | tsint | Clock to INT Set Time | _ | 5 | | 6 | _ | 7.5 | _ | 10 | ns | | | trint | Clock to INT Reset Time | _ | 5 | - | 6 | _ | 7.5 | _ | 10 | ns | | | tscint | Clock to CNTINT Set Time | _ | 5 | _ | 6 | _ | 7.5 | _ | 10 | ns | | | trcint | Clock to CNTINT Reset Time | _ | 5 | _ | 6 | _ | 7.5 | _ | 10 | ns | | | Master Reset | Timing | | | | | | | | | | | | trs | Master Reset Pulse Width | 7.5 | | 7.5 | — | 7.5 | _ | 10 | _ | ns | | | trsr | Master Reset Recovery Time | 7.5 | - | 7.5 | _ | 7.5 | _ | 10 | _ | ns | | | trof | Master Reset to Output Flags Reset Time | _ | 6.5 | — | 6.5 | - | 6.5 | - | 8 | ns | | | Port to Port I | Delays | | | | | | | | | | | | tocs(3) | Clock-to-Clock Setup Time | 4.5 | | 5 | | 6.5 | _ | 9 | _ | ns | | | JTAG Timing | J <sup>(4)</sup> | | | | | | | | | | | | fjtag | Maximum JTAG TAP Controller Frequency | | 10 | - | 10 | - | 10 | _ | 10 | MHz | | | trcyc | TCK Clock Cycle Time | 100 | | 100 | | 100 | _ | 100 | _ | ns | | | tтн | TCK Clock High Time | 40 | _ | 40 | _ | 40 | _ | 40 | _ | ns | | | tτι | TCK Clock Low Time | 40 | | 40 | _ | 40 | _ | 40 | _ | ns | | | tıs | JTAG Setup | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | | | ин | JTAG Hold | 20 | | 20 | | 20 | _ | 20 | _ | ns | | | tico | TCK Clock Low to TDO Valid (JTAG Data Output) | _ | 20 | _ | 20 | _ | 20 | _ | 20 | ns | | | tido | TCK Clock Low to TDO Invalid (JTAG Data Output Hold) | 0 | | 0 | | 0 | _ | 0 | _ | ns | | | fbist | Maximum CLKMBIST Frequency | _ | 200 | _ | 166 | _ | 133 | _ | 100 | MHz | | | tвн | CLKMBIST High Time | 2 | | 2.5 | | 3 | _ | 4 | _ | ns | | | tBL | CLKMBIST Low Time | 2 | | 2.5 | | 3 | _ | 4 | _ | ns | | | turst | JTAG Reset | 50 | | 50 | | 50 | _ | 50 | _ | ns | | | URSR | JTAG Reset Recovery | 50 | | 50 | _ | 50 | _ | 50 | _ | ns | | 5649 tbl 13b - 1. Guaranteed by design (not production tested). - 2. Valid for both data and address outputs. - 3. This parameter defines the time necessary for one port to complete a write and have valid data available at that address for access from the other port(s). Attempting to read data before tccs has elapsed will result in the output of indeterminate data. - 4. JTAG operations occur at one speed (10MHz). The base device may run at any speed specified in this datasheet. - 5. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 1). 5649 drw 08 ## Switching Waveforms ## Timing Waveform of Read Cycle<sup>(2)</sup> #### NOTES: - 1. $\overline{\text{OE}}$ is asynchronously controlled; all other inputs are synchronous to the rising clock edge. - 2. CNTLD = VIL, CNTINC and CNTRST = VIH. - 3. The output is disabled (High-Impedance state) by $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$ , $\overline{\text{CE}}_1 = \text{V}_{\text{IL}}$ , $\overline{\text{LB}}$ , $\overline{\text{UB}} = \text{V}_{\text{IH}}$ following the next rising edge of the clock. Refer to Truth Table I. - 4. Addresses do not have to be accessed sequentially since CNTLD = ViL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. If LB, UB was HIGH, then the appropriate Byte of DATAouτ for Qn + 2 would be disabled (High-Impedance state). ## Timing Waveform of a Multi-Device Read<sup>(1,2)</sup> - B1 Represents Device #1; B2 Represents Device #2. Each Device consists of one IDT70V5388/78 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation. - 2. $\overline{LB}$ , $\overline{UB}$ , $\overline{OE}$ , and $\overline{CNTLD}$ = VIL; CE1(B1), CE1(B2), R/W, $\overline{CNTINC}$ , and $\overline{CNTRST}$ = VIH. ## Timing Waveform of Port A Write to Port B Read<sup>(1,2,4)</sup> - 1. $\overline{CE}_0$ , $\overline{LB}$ , $\overline{UB}$ , and $\overline{CNTLD}$ = VIL; CE1, $\overline{CNTINC}$ , $\overline{CNTRST}$ , $\overline{MRST}$ , $\overline{MKLD}$ , $\overline{MKRD}$ and $\overline{CNTRD}$ = VIH. - 2. $\overline{OE}$ = VIL for Port "B", which is being read from. $\overline{OE}$ = VIH for Port "A", which is being written to. - 3. If tccs ≤ minimum specified, then data from Port "B" read is not valid until following Port "B" clock cycle (ie, time from write to valid read on opposite port will be tccs + 2 tcyc2 + tcp2). If tccs > minimum, then data from Port "B" read is available on first Port "B" clock cycle (ie, time from write to valid read on opposite port will be tccs + tcyc2 + tcD2). - 4. All timing is the same for all ports. Port "A" may be any port. Port "B" is any other port on the device. ## Timing Waveform of Read-to-Write-to-Read (**OE** = VIL)(2) - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. CNTLD = VIL; CNTINC, and CNTRST, MRST, MKLD, MKRD and CNTRD = VIH. "NOP" is "No Operation". - 3. Addresses do not have to be accessed sequentially since CNTLD = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. ## Timing Waveform of Read-to-Write-to-Read (**OE** Controlled)<sup>(2)</sup> #### NOTES - 1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 2. CNTLD = VIL; CNTINC, CNTRST, MRST, MKLD, MKRD and CNTRD = VIH. - 3. Addresses do not have to be accessed sequentially since $\overline{\text{CNTLD}} = \text{V}_{\text{IL}}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 4. This timing does not meet requirements for fastest speed grade. This waveform indicates how logically it could be done if timing so allows. ## Timing Waveform of Read with Address Counter Advance<sup>(1)</sup> - 1. $\overline{CE}_0$ , $\overline{LB}$ and $\overline{UB}$ = VIL; CE1, $\overline{CNTRST}$ , $\overline{MRST}$ , $\overline{MKLD}$ , $\overline{MKRD}$ and $\overline{CNTRD}$ = VIH. - 2. If there is no address change via $\overline{\text{CNTLD}} = \text{V}_{\text{IL}}$ (loading a new address) or $\overline{\text{CNTINC}} = \text{V}_{\text{IL}}$ (advancing the address), i.e. $\overline{\text{CNTLD}} = \text{V}_{\text{IH}}$ and $\overline{\text{CNTINC}} = \text{V}_{\text{IH}}$ , then the data output remains constant for subsequent clocks. ## Timing Waveform of Write with Address Counter Advance (1) ## Timing Waveform of Counter Reset<sup>(2)</sup> - 1. $\overline{CE}_0$ , $\overline{LB}$ , $\overline{UB}$ , and $R/\overline{W} = V_L$ ; CE1 and $\overline{CNTRST}$ , $\overline{MRST}$ , $\overline{MKLD}$ , $\overline{MKRD}$ , and $\overline{CNTRD} = VIH$ . - 2. $\overline{CE}_0$ , $\overline{LB}$ , $\overline{UB}$ = VIL; CE1 = VIH. - 3. The "Internal Address" is equal to the "External Address" when CNTLD = VIL and equals the counter value when CNTLD = VIH. - 4. Addresses do not have to be accessed sequentially since $\overline{\text{CNTLD}} = \text{V}_{\text{IL}}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 6. No dead cycle exists during CNTRST operation. A READ or WRITE cycle may be coincidental with the counter CNTRST cycle: Address 0000h will be accessed. Extra cycles are shown here simply for clarification. For more information on CNTRST function refer to Truth Table II. - 7. CNTINC = V<sub>IL</sub> advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1'Address is written to during this cycle. ## Timing Waveform of Master Reset<sup>(1)</sup> - 1. Master Reset will reset the device. For JTAG and MBIST reset please refer to the JTAG Timing specification. - 2. ts is the set-up time required for all input control signals. ## Timing Waveform of Load and Read Address Counter(1,2,3) #### NOTES: - 1. $\overline{CE_0}$ , $\overline{OE}$ , $\overline{LB}$ and $\overline{UB}$ = VIL; CE1, R/W, $\overline{CNTRST}$ , $\overline{MRST}$ , $\overline{MKLD}$ and $\overline{MKRD}$ = VIH. - 2. Address in output mode. Host must not be driving address bus after time tckLz in next clock cycle. - 3. Address in input mode. Host can drive address bus after tCKHZ. - 4. This is the value of the address counter being read out on the address lines. ## Timing Waveform of Load and Read Mask Register (1,2,3,4) - 1. Address in output mode. Host must not be driving address bus after time tckLz in next clock cycle. - 2. Address in input mode. Host can drive address bus after tckHz. - 3. $\overline{CE_0}$ , $\overline{OE}$ , $\overline{LB}$ and $\overline{UB}$ = VIL; CE1, R/W, CNTRST, MRST, CNTLD, CNTRD and CNTINC = VIH. - 4. This is the value of the mask register being read out on the address lines. ## Timing Waveform of Counter Interrupt(1,3) ## Timing Waveform of Mailbox Interrupt Timing<sup>(4,6)</sup> - 1. $\overline{CE}_0$ , $\overline{OE}$ , $\overline{LB}$ and $\overline{UB}$ = VIL; CE1, R/W, $\overline{CNTRST}$ , $\overline{MRST}$ , $\overline{CNTRD}$ and $\overline{MKRD}$ = VIH. - 2. CNTINT is always driven. - 3. CNTINT goes LOW as the counter address increments (via CNTINC = VIL) past the maximum value programmed into the mask register and 'wraps around' to xx00h CNTINT stays LOW for one cycle, then resets. In this example, the mask register was programmed at xx7Fh ('x' indicates "Don't Care"). The Counter Mask Register operations are detailed on page 24. - 4. CNTRST, MRST, CNTRD CNTINC, MKRD and MKLD = VIH. The mailbox interrupt circuitry relies on the state of the chip enables, the read/write signal, and the address location to generate or clear interrupts as appropriate other control signals such as OE, LB and UB are "Don't Care". Please refer to Truth Table III (page 22) for further explanation. - 5. Address FFFEh is the mailbox location for Port 2 of IDT70V5388. Refer to Truth Table III for mailbox location of other Ports (page 22). - 6. Port 1 is configured for a write operation (setting the interrupt) in this example, and Port 2 is configured for a read operation (clearing the interrupt). Ports 1 and 2 are used for an example: any port can set an interrupt to any other port per the operations in Truth Table III (page 22). - 7. The interrupt flag is always set with respect to the rising edge of the writing port's clock, and cleared with respect to the rising edge of the reading port's clock. ## **Functional Description** The IDT70V5388/78 provides a true synchronous FourPort Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock signal and the duration of the R/W input signal. This is done in order to offer the fastest possible cycle times and highest data throughput. At 200 MHz, the device supports a cycle time of 5 ns, and provides a pipelined data output of 3.0 ns from clock edge to data valid. Four ports operating at 200 MHz, each with a bus width of 18 bits, results in a data throughput rate of nearly 14 Gbps. As a true synchronous device, the IDT70V5388/78 provides the flexibility to clock each port independently: the ports may run at different frequencies and/or out of synchronization with each other. As a true FourPort device, the IDT70V5388/78 is capable of performing simultaneous reads from all ports on the same address location. Care should be taken when attempting to write and read address locations simultaneously: the timing diagrams depict the critical parameter tccs, which determines the amount of time needed to ensure that the write has successfully been completed and so valid data is available for output. Violation of tccs may produce indeterminate data for the read. Two or more ports attempting to write the same address location simultaneously will result in indeterminate data recorded at that address. Each port is equipped with dual chip enables, $\overline{\text{CE}}0$ and CE1. A HIGH on $\overline{\text{CE}}0$ or a LOW on CE1 for one clock cycle on any port will power down the internal circuitry on that port in order to reduce static power consumption. The multiple chip enables also allow easier banking of multiple IDT70V5388/78s for depth expansion configurations. One cycle is required with chip enables reasserted to reactivate the outputs. ### Depth and Width Expansion The IDT70V5388/78 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth. The IDT70V5388/78 can also be used in applications requiring expanded width, as indicated in Figure 3. Through combining the control signals, the devices can be grouped as necessary to accommodate applications requiring 36-bits or wider. Figure 3. Depth and Width Expansion with IDT70V5388/78 #### NOTE: 1. A16 is for IDT70V5388, A15 is for IDT70V5378. ## Mailbox Interrupts The IDT70V5388/78 supports mailbox interrupts, facilitating communication among the devices attached to each port. If the user chooses the interrupt function, then each of the upper four address locations in the memory array are assigned as a mailbox for one of the ports: FFFFh (7FFFh for IDT70V5378) is the mailbox for Port 1, FFFEh (7FFEh for IDT70V5378) is the mailbox for Port 2, FFFDh (7FFDh for IDT70V5378) is the mailbox for Port 3, and FFFCh (7FFCh for IDT70V5378) is the mailbox for Port 4. Truth Table III details the operation of the mailbox interrupt functions. A given port's interrupt is set (i.e., $\overline{\text{INT}}$ goes LOW) whenever any other port on the device writes to the given port's address. For example, Port 1's $\overline{\text{INT}}$ will go LOW if Port 2, Port 3, or Port 4 write to FFFFh (7FFFh for IDT70V5378). The $\overline{\text{INT}}$ will go LOW in relation to the clock on the writing port (see also the Mailbox Interrupt Timing waveform on page 20). If a port writes to its own mailbox, no interrupt is generated. The mailbox location is a valid memory address: the user can store an 18-bit data word at that location for retrieval by the target port. In the event that two or more ports attempt to set an interrupt to the same port at the same time, the interrupt signal will go LOW, but the data actually stored at that location will be indeterminate. The actual interrupt is generated as a result of evaluating the state of the address pins, the chip enables, and the $R/\overline{W}$ pin: if the user wishes to set an interrupt to a specific port without changing the data stored in that port's mailbox, it is possible to do so by disabling the byte enables during that write cycle. Once $\overline{\text{INT}}$ has gone LOW for a specific port, that port can reset the $\overline{\text{INT}}$ by reading its assigned mailbox. In the case of Port 1, it would clear its $\overline{\text{INT}}$ signal by reading FFFFh (7FFFh for IDT70V5378). As stated previously, the interrupt operation executes based on the state of the address pins, the chip enables, and the $R/\overline{W}$ pin: it is possible to clear the interrupt by asserting a read to the appropriate location while keeping the output enable ( $\overline{\text{OE}}$ ) or the byte enables deasserted, and so avoid having to drive data on the I/O bus. The $\overline{\text{INT}}$ is reset, or goes HIGH again, in relation to the reading port's clock signal. #### Master Reset The IDT70V5388/78 is equipped with an asynchronous Master Reset input, which can be asserted independently of all clock inputs and will take effect per the Master Reset timing waveform on page 18. The Master Reset sets the internal value of all address counters to zero, and sets the counter mask register on each port to all ones (i.e., completely unmasked). It also resets all mailbox interrupts and counter interrupts to HIGH (i.e., non-asserted) and sets all registered control signals to a deselected state. A Master Reset operation must be performed after power-up, in order to initialize the various registers on the device to a known state. Master Reset will reset the device. For JTAG and MBIST reset please refer to the JTAG Section on page 25. Truth Table III—Mailbox Interrupt Flag Operations | | Po | rt 1 <sup>(1,2)</sup> | | | Po | rt 2 <sup>(1,2)</sup> | | Port 3 <sup>(1,2)</sup> | | | Port 4 <sup>(1,2)</sup> | | | | | | |-----|----|------------------------|-----|-----|----|------------------------|-----|-------------------------|----|------------------------|-------------------------|-----|----|------------------------|-----|------------------------------------| | R/W | CE | A15-A 0 <sup>(4)</sup> | ĪNT | R/W | CE | A15-A 0 <sup>(4)</sup> | ĪNT | R/W | CE | A15-A 0 <sup>(4)</sup> | ĪNT | R/W | CE | A15-A 0 <sup>(4)</sup> | ĪNT | Function | | Х | Х | Х | L | L | L | FFFF | Χ | L | L | FFFF | Χ | L | L | FFFF | Х | Set Port 1 INT Flag <sup>(3)</sup> | | Н | ш | FFFF | Н | Х | Χ | Х | Χ | Χ | Χ | Х | Χ | Х | Χ | Х | Х | Reset Port 1 INT Flag | | L | L | FFFE | Χ | Х | Χ | Χ | L | L | L | FFFE | Χ | L | L | FFFE | Χ | Set Port 2 INT Flag <sup>(3)</sup> | | Х | Χ | Х | Χ | Н | L | FFFE | Η | Χ | Χ | Х | Χ | Х | Χ | Х | Χ | Reset Port 2 INT Flag | | L | | FFFD | Χ | L | L | FFFD | Х | Χ | Χ | Х | | L | L | FFFD | Χ | Set Port 3 INT Flag <sup>(3)</sup> | | Х | Х | Х | Χ | Х | Χ | Х | Х | Н | L | FFFD | Ι | Х | Χ | Х | Х | Reset Port 3 INT Flag | | L | L | FFFC | Χ | L | L | FFFC | Х | L | L | FFFC | Χ | Х | Χ | Х | L | Set Port 4 INT Flag <sup>(3)</sup> | | Х | Χ | Х | Χ | Х | Χ | Х | Х | Χ | Χ | Х | Χ | Н | L | FFFC | Н | Reset Port 4 INT Flag | NOTES: 5649 tbl 14 - 1. The status of $\overline{OE}$ is a "Don't Care" for the interrupt logic circuitry. If it is desirable to reset the interrupt flag on a given port while keeping the I/O bus in a tri-state condition, then this can be accomplished by setting $\overline{OE} = VIH$ while the read access is asserted to the appropriate address location. - 2. The status of the $\overline{LB}$ and $\overline{UB}$ controls are "Don't Care" for the interrupt circuitry. If it is desirable to set the interrupt flag to a specific port without overwriting the data value already stored at the mailbox location, then this can be accomplished by setting $\overline{LB} = \overline{UB} = V_{IH}$ during the write access for that specific mailbox. Similarly, if it desirable to reset the interrupt flag on a given port while keeping the I/O bus in a tri-state condition, then this can be accomplished by setting $\overline{LB} = \overline{UB} = V_{IH}$ while the read access is asserted to the appropriate address location. - 3. The interrupt to a specific port can be set by any one of the other three ports. The appropriate control states for the other three ports are depicted above. In the event that two or more ports attempt to set the same interrupt flag simultaneously via a valid data write, the data stored at the mailbox location will be indeterminate. - 4. A15 is a NC for IDT70V5378, therefore Mailbox Interrupt Addresses are 7FFF, 7FFE, 7FFD and 7FFC. Address comparison will be for A0 A14. #### Address Counter Control Operations Each port on the IDT70V5388/78 is equipped with an internal address counter, to ease the process of bursting data into or out of the device. Truth Table II depicts the specific operation of the counter functions, to include the order of priority among the signals. All counter controls are independent of chip enables. The device supports the ability to load a new address value on each access, or to load an address value on a given clock cycle via the CNTLD control and then allow the counter to increase that value by preset increments on each successive clock via the CNTINC control (see also the Counter Mask Operations section that follows). The counter can be suspended on any clock cycle by disabling the CNTINC, and it can be reset to zero on any clock cycle by asserting the CNTRST control. CNTRST only affects the address value stored in the counter: it has no effect on the counter mask register. When the counter reaches the maximum value in the array (i.e., address FFFFh for IDT70V5388 and address 7FFFh for IDT70V5378) or it reaches the highest value permitted by the Counter Mask Register, it then 'wraps around' to the beginning of the array. When Address Min is reached via counter increment (i.e., not as a result of an external address load), then the CNTINT signal for that port is driven low for one clock cycle, automatically resetting on the next cycle. When the CNTRD control is asserted, the IDT70V5388/78 will output the current address stored in the internal counter for that port as noted in the Load and Read Address Counter timing waveform on page 19. The address will be output on the address lines. During this output, the data I/Os will be driven in accordance with the settings of the chip enables, byte enables, and the output enable on that port: the device does not automatically tri-state these pins during the address readback operation. Figure 4. Logic Block Diagram for Read Back Operations ## Counter-Mask Register Figure 5. Programmable Counter-Mask Register Operation (1) 5649 drw 23 #### NOTE: - 1. The "X's" in this diagram represent the upper bits of the counter. - 2. A<sub>15</sub> is a NC for IDT70V5378. The internal address counter on each port has an associated Counter Mask Register that allows for configuration of the internal address counter on that port. Truth Table III groups the operations of the address counter with those of the counter mask register, to include Master Reset and applicable readback operations. Each bit in the mask register controls the corresponding bit in the internal address counter: writing a "1" to a bit in the mask register allows that bit to increment in response to CNTINC, while writing a "0" to a bit masks it (i.e., locks it at whatever value is loaded via CNTLD). The mask register is extremely flexible: every bit can be controlled independently of every other bit. The counter simply concatenates those bits that have not been masked, giving the user great selectivity in determining which portions of the memory array are available to a particular port for burst operations. Figure 5 illustrates the operation of the Counter Mask Register in simply constraining a port to a selected portion of the array, specifically addresses 0000h to 00FFh. In step one, the mask register is loaded with 00FFh via MKLD (see also the Load and Read Mask Register timing waveform on page 19). In step two, a starting address of 00FD is asserted for the start point of a burst, and the CNTINC control is enabled. Step three indicates the address counter incrementing to 00FFh. In step four, the internal counter determines that all address values greater than 00FFh have been masked, and so it increments past this 'max' value to 0000h. As a result of reaching 0000h via the CNTINC operation, the CNTINT output for this port is automatically triggered – it will go low for one clock cycle and then reset. The example depicted in Figure 5 is a very simple one: it is also possible to mask non-contiguous bits, such as loading 5555h in the mask register. As stated previously, the address counter simply concatenates all bits that have not been masked and continues to increment those bits in accordance with the $\overline{\text{CNTINC}}$ control: in this fashion, if the mask register is set at 5555h and a start address of 0007h is asserted via $\overline{\text{CNTID}}$ , the next value the counter will increment to in response to the $\overline{\text{CNTINC}}$ control is 0012h, then 0013h, then 0016h, etc. Besides supporting precise control of which portions of the array are available to a particular port in burst operations, the independent control on the mask register bits also provides excellent flexibility in determining the value by which the counter will increment. For example, setting bit 0 of the mask register to "0" masks it from counter operation, effectively configuring that port to count by increments of two. This can be very useful in configuring two ports to work in combination, effectively creating a single 36-bit port. Thus, Port 1 can be configured to count by two starting on even addresses (the start point is asserted via CNTLD), and Port 2 can be configured to count by two starting on odd addresses (again via CNTLD). The two ports together will operate on 36-bit data words, storing half of each word in an even-numbered address, the other half in an odd-numbered address. Setting bits 1 and 0 of the mask register on a given port to "0" configures that port to count in increments of four: masking bits 2, 1, and 0 configures that port to count in increments of eight, and so on. The ability to set the increments by which the counters will advance gives the user the ability to interleave memory operations among the ports, minimizing the concerns that a given address might be written by more than one port at any given point in time (an operation that would have indeterminate results). ## JTAG Support The IDT70V5388/78 provides a serial boundary scan test access port. The JTAG tables starting on page 29 provide the specific details for the JTAG implementation on this device. The IDT70V5388/78 executes a JTAG test logic reset upon power-up. This power-up reset will initialize the TAP controller and MBIST controller. In most power environments no further action is required. However, if the user has any concern about the system's voltage states during power-up, then the user can use the optional TRST input as part of a board's power on reset sequence. The TRST pin also provides an alternate means of resetting the JTAG test logic when required, and is available for use by external JTAG controllers as an asynchronous reset signal. If the user does not plan to rely on the optional TRST pin, but wants to use JTAG functionality, the TRST pin should either be tied HIGH (preferred implementation) or left floating. If JTAG operations are not desired, the user has a number of options for disabling the JTAG functions. One would be to simply tie TCK LOW, leaving all other JTAG pins floating (alternatively, TDI and TMS could be tied HIGH). Since the device executes a JTAG reset upon power-up: with TCK tied LOW, no further clocking of the TAP will occur and no JTAG operations will take place. Alternatively, the user can opt to tie TRST LOW (either in lieu of or in addition to tying TCK LOW) and the TAP will be locked in a reset condition, blocking all JTAG operations. ### Memory Built-In-Test Operations Go-NoGo Testing The IDT70V5388/78 is equipped with a self-test function that can be run by the user as the result of a single instruction, implemented via the JTAG TAP interface. If multiple FourPort devices are used on the same board, all can execute MBIST simultaneously, facilitating board checkout. The MBIST function executes a Go-NoGo test within the device, which then captures pass-fail information and failure count in a special register called the MBIST Result Register (MRR). Upon completion of the test, the MRR can be scanned out via the JTAG interface, using the internal scan operation. Bit zero of the MRR (MRR[0]) is a don't care. Bit one of the MRR (MRR[1])indicates the pass/fail status: a "0" indicates some sort of failure was noted, while a "1" indicates that the memory array passed. The rest of the MRR contains the total number of failed read cycles in the entire MBIST sequence. The IDT70V5388/78 MBIST function has been supplemented with the ability for the user to force a failure report from the device. This allows the user the flexibility of validating the MBIST function itself, by verifying that the device is able to report faults as well as passing results. The two modes of operation, normal MBIST testing and forced error reporting, are controlled via the JTAG TAP interface using the instruction PROGRAM\_MBIST\_MODE\_SELECT. For further detail, please refer to the System Interface Parameters table on page 28. The MBIST function executes once the RUNBIST instruction is input via the JTAG interface. The entire MBIST test will be performed with a deterministic number of TCK cycles depending on the TCK and CLKMBIST frequency. This can be calculated by using the following formula: $$tcyc = \frac{tcyc[CLKMBIST]}{tcyc[TCK]} \times m + SPC$$ , where: tcyc is the total number of TCK cycles required to run MBIST. SPC is the synchronization padding cycles (typically 4-6 cycles, to accommodate state machine overhead, turnaround cycles, etc.) m is a constant that represents the number of read and write operations required to run the internal MBIST algorithms (14,811,136) for both IDT70V5388 and IDT70V5378. ## JTAG/BIST TAP Controller Block Diagram ## JTAG Timing Specifications - 1. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 2. Device outputs = All device outputs except TDO. - 3. To reset the test (JTAG) port without resetting the device, TMS must be held LOW for 5 cycles, or TRST must be held LOW for one cycle. **Identification Register Definitions** | Instruction Field | Value | Description | |-----------------------------------|----------------------|------------------------------------------------------| | Revision Number (31:28) | 0x0 | Reserved for version number | | IDT Device ID (27:12) | 0x31D <sup>(1)</sup> | Defines IDT part number | | IDT JEDEC ID (11:1) | 0x33 | Allows unique identification of device vendor as IDT | | ID Register Indicator Bit (Bit 0) | 1 | Indicates the presence of an ID register | NOTE: 5649 tbl 15 1. Device ID for IDT70V5378 is 0x31E. ## Scan Register Sizes | Register Name | Bit Size | |----------------------------------|--------------| | Instruction (IR) | 4 | | MBIST Mode Select Register (MSR) | 2 | | Bypass (BYR) | 1 | | Identification (IDR) | 32 | | Boundary Scan (BSR) | 392 Note (3) | | MBIST Result (MRR) | 26 | 5649 tbl 16 ### System Interface Parameters | Instruction | Code | Description | |-------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 0000 | Forces contents of the boundary scan cells onto the device outputs <sup>(1)</sup> . Places the boundary scan register (BSR) between TDI and TDO. | | BYPASS | 1111 | Places the bypass register (BYR) between TDI and TDO. | | IDCODE | 0111 | Loads the ID register (IDR) with the vendor ID code and places the register between TDI and TDO. | | HIGHZ | 0110 | Places the bypass register (BYR) between TDI and TDO. Forces all device output drivers to a High-Z state. | | SAMPLE/PRELOAD | 0001 | Places the boundary scan register (BSR) between TDI and TDO. SAMPLE allows data from device inputs <sup>(2)</sup> to be captured in the boundary scan cells and shifted serially through TDO. PRELOAD allows data to be input serially into the boundary scan cells via the TDI. | | MBIST_MODE_SELECT | 1010 | Places the MBIST Mode Register between TDI and TDO. A value of '00' written into this register will allow MBIST to run in standard memory test mode, outputting valid results as appropriate via the MBIST Result Register. A value of '11' written into the MBIST Mode Register will force the MBIST Result Register (MRR) to report a result of 'FAIL'., with 8E0000 failed read cycles noted (i.e., the MRR content = (8E0000h, 0, x). The value of the MBIST Mode Register is not guaranteed at power-up and is not affected by Master reset and JTAG reset. | | RUNBIST | 1000 | Invokes MBIST. Internally updates MBIST result register with Go-NoGo information and number of issues. PROGRAM_MBIST_MODE_REGISTER must be run prior to executing RUNBIST in order to ensure valid results. There is no need to repeat this instruction unless the mode of operation is changed: the MMR will retain its programmed value until overwritten or the device is powered down. | | INT_SCAN | 0100 | Scans out partial information. Places MBIST result register (MRR) between TDI & TDO. | | CLAMP | 0101 | Uses BYR. Forces contents of the boundary scan cells onto the device outputs. Places the Bypass register (BYR) between TDI & TDO. | | RESERVED | 0010, 0011 | Several combinations are reserved. Do not use codes other than those identified above. | | PRIVATE | 1001, 1011, 1100, 1101, 1110 | Several combinations are PRIVATE (for IDT internal use). Do not use codes other than those identified above. | #### NOTES: - 1. Device outputs = All device outputs except TDO. - 2. Device inputs = All device inputs except TDI, TMS, and $\overline{\text{TRST}}$ . - 3. The Boundary Scan Descriptive Language (BSDL) file for this device is available on the IDT website (www.idt.com), or by contacting your local IDT sales representative. ## Ordering Information #### NOTES: - 1. Contact your local sales office for industrial temp. range for other speeds, packages and powers. - 2. Green parts available. For specific speeds, packages and powers contact your local sales office. ## Datasheet Document History | 08/20/02: | | Initial Public Datasheet | |-----------|---------|--------------------------------------------------------------| | 09/25/02: | | Added 0.5M Density to Datasheet | | 08/20/03: | Page 10 | Changed power numbers in DC Electrical Characteristics table | | | - | Removed Preliminary status | | 01/31/06: | Page 1 | Added green availability to features | | | Page 29 | Added green indicator to ordering information | | 10/23/08: | Page 29 | Removed "IDT" from orderable part number | CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fav: 408-284-8275 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc.