#### 1 #### **Features** - Personal System/2\* and VGA\* Compatible - Pixel Rates to 66 MHz - Triple 6-Bit DACs Display 256K Possible Colors - Pixel Word Mask and Composite Blank on All Three Channels - 18-Bit Wide Color Palette Stores 256 Colors - RGB Video Outputs Drive 37.5 Ohm Loads Directly - · Low Power, Low Glitch Operation - Asynchronous MPU Read/Write to All Internal Registers - Available in Standard 28-Pin DIP and 32-Pin LCC - . Full Military, Commercial and Industrial Temperature Ranges # CMOS Triple Video DAC Color Palette #### **Description** The AT76C176 is a second generation color palette DAC which provides direct drives for RGB color displays. The AT76C176 integrates three high performance SIX-bit video DACs (Digital-to-Analog Converters), an advanced 256 x 18 Color Palette (Color Look-up Table) and a versatile microprocessor interface on a monolithic substrate. The AT76C176 supports the RS170 video standard and graphics controllers compatible with the VGA standard. This device allows 256 colors to be displayed out of a total of 262,144 colors. The AT76C176 provides composite blank outputs on all three channels. Additional advanced features include on-chip pixel mask logic which allows displayed colors to be modified in a single write cycle rather than by altering the contents of the color palette. #### **Pin Configurations** | Pin Name | Function | |----------------------|----------------------------------------| | RED<br>GREEN<br>BLUE | Analog Video Outputs<br>for R,G,B Guns | | IREF | Reference Current Input | | P0-P7 | Pixel Address Inputs | | PCLK | Pixel Clock Input | | GND | Ground | | RD | Read Enable Input | | BLANK | Video Blanking Input | | D0-D7 | Program Data I/O | | WR | Write Enable Input | | RS0,RS1 | Register Select Inputs | | VCC | +5 Volts Supply Input | | VAA | +5 Volts Analog Supply Input | | N/C | No Connect | | RED 1<br>GREEN 2<br>BLUE 3<br>IREF 4<br>P0 5<br>P1 6<br>P2 7<br>P3 8<br>P4 9 | AT76C176 | 28 | |------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------| | P5 | | 19 D2<br>18 D1<br>17 D0<br>16 DBLANK<br>15 RD | | B<br>L<br>U<br>E | G<br>R<br>E R N V R<br>E E / A S<br>N D C A 1 | R<br>S<br>O | | IREF 5<br>P0 6<br>P1 7<br>P2 8 | 3 2 1 32 31 | 30 WR<br>29 WR<br>28 D7<br>27 D6<br>26 D5 | | P3 | AT76C176 | 25 D4<br>24 D3<br>23 D2<br>23 D1<br>21 D0<br>21 D0 | | P<br>C<br>L<br>K | G G V N A N N C C C | B<br>L<br>A<br>N<br>K | <sup>\*</sup> Personal System/2 and VGA are registered trademarks of IBM Corporation. #### **Block Diagram** #### **Pin Definitions** | | Symbol | Functional Descriptions | |-----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Video Interface | RED<br>GREEN<br>BLUE | Analog Video Outputs. These are the outputs of the triple video DACs. The 18-bit wide color palette output and the BLANK input drive the DAC inputs. | | | IREF | Reference Current Input. The Reference Current sets the full scale current sourced by each DAC. | | | P0-P7 | Pixel Address Inputs. The 8-bit Pixel Address is logically AND'ed with the Pixel Mask value before it is used to select a stored 18-bit color value from the palette. | | | PCLK | Pixel (or Dot) Clock Input. The rising edge of PCLK samples the Pixel Address and BLANK inputs. PCLK is the system clock for the palette DAC pipeline. | | | BLANK | Blanking Input. A logic "0" at BLANK input overrides the current color value and forces the Analog Video Outputs to the zero (or Blank) level. The Color Palette can be updated while Blanking is active. | | Power Supply | GND | Ground. GND should be connected to a solid ground plane in the system. | | | vcc | Digital Supply. Nominal 5 Volts. VCC should be bypassed to GND with a high-frequency capacitor. | | | VAA | Analog Supply. Nominal 5 Volts. VAA should be connected to a filtered system supply. | | Microprocessor | RD | Read Enable Input. RD controls the timing of microprocesssor Read operations. | | Interface | WR | Write Enable Input. WR controls the timing of microprocessor Write operations. RD and WR should not be active (low) at the same time. | | | D0-D7 | Program Data I/O Ports (Bidirectional). The rising edge of WR latches Program Data at D7-D0 into the selected internal register. The falling edge of RD enables D7-D0 as outputs and the rising edge of RD returns D7-D0 to a high impedance state. | | | RS0, RS1 | Register Select Inputs. Control the selection of internal registers. (See description on Internal Registers.) The falling edge of $\overline{\text{RD}}$ or $\overline{\text{WR}}$ latches in the value at RS1, RSO. | #### **Internal Registers** | RS1 | RS0 | Bits | Register Name | Functional Description | |-----|-----|------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 8 | Pixel Address<br>(Write Mode) | The Pixel Address Register is accessed via Register Address (0,0) or (1,1). Reading the Pixel Address value from (0,0) is the same as reading from | | 1 | 1 | 8 | Pixel Address<br>(Read Mode) | (1,1). A pixel address value is normally written to Pixel Address Register at<br>(0,0) before one or more color values are written to the Color Palette. A pixel<br>address value is normally written to Pixel Address Register at (1,1) before<br>one or more color values are read from the Color Palette. | | 0 | 1 | 18 | Color Value | The Color Value Register acts as a buffer between the 18-bit wide Color Palette and the 8-bit microprocessor interface. Each READ and WRITE at (0,1) consists of three byte transfers in the order of RED first, GREEN second and BLUE last. Only the LSBs D5-D0 of each byte are used, the two MSBs are set to "0" when a color value is read. The Pixel Address Register automatically increments after each 18-bit color value Read or Write operation. Each color value READ or WRITE operation overrides the pixel stream for one PCLK period. | | 1 | 0 | 8 | Pixel Mask | The Pixel Mask value is bitwise AND'ed with the Pixel Address value at P7-P0. A "1" in a position of the Pixel Mask will not change the corresponding bit in the Pixel Address, while a "0" sets that bit to "0". Pixel Address supplied via the microprocessor interface is not affected by the Pixel Mask. | #### **Device Operation** COLOR PALETTE: The AT76C176 provides an 18-bit wide by 256 word deep color palette static RAM array for storing the desired color intensity values. Each word is divided into three fields for the RED, GREEN and BLUE video DACs respectively. The eight-bit wide Pixel Address is decoded and used to select a particular location in the RAM array. The color value retrieved from that location is then used as inputs to the three video DACs which convert the digital color code into analog color intensity values. The AT76C176 achieves low power, high speed operation by using an advanced pipelined palette DAC architecture. Delay from Pixel Address to color intensity value out is three PCLK periods. #### **Video Pipeline Timing Diagram** MPU INTERFACE: The AT76C176 provides a standard microprocessor interface which allows the host display controller to access the Color Palette RAM and all internal registers of the AT76C176. MPU READ and WRITE operations are internally synchronized with the video pipeline and therefore can take place asynchronously from the normal pixel mapping operation. An on-chip address counter allows the MPU to READ or WRITE the Color Palette in a Block Mode. COLOR PALETTE READ AND WRITE: Four MPU operations are required to write (i.e. store a Color Value) to a specific location in the Color Palette RAM. The desired RAM address is first written into the internal Pixel Address register by executing a WRITE operation at register address (0,0). A new Color Value is next written into the internal Color Value register at register address (0,1) by three consecutive WRITE operations, with the RED color first, GREEN second and BLUE last. Only LSBs D5-D0 of each byte transferred are used. The new Color Value is then automatically written into the designated address in the Color Palette RAM. Similarly, four MPU operations are required to read a Color Value from a specific location in the Color Palette RAM. The RAM address is written into the internal Pixel Address register by executing a WRITE operation at register address (1,1). The Color Value stored in that particular RAM location is automatically transferred to the internal Color Value Register. Three consecutive READ operations are then required to read the retrieved Color Value in three bytes, with the RED color first, GREEN second and BLUE last. Only the last six LSBs D5-D0 contain valid data, the two MSBs are set to "0". BLOCK READ AND WRITE MODE: The on-chip Pixel Address Register automatically increments by one after each complete Color Value READ or WRITE operation. This useful feature allows an entire block of the Color Palette RAM to be accessed by simply writing the starting address into the Pixel Address register at the appropriate register address. Subsequent READ or WRITE operations require only three-byte transfers at D7-D0. TRIPLE VIDEO DAC: Each of the three video DACs on the AT76C176 consists of an array of current sources tied to a common output. The current sources use an advanced current steering scheme to minimize glitch energy. The number of current sources in each DAC steered to the output during any PCLK period equals the value represented by the Color Value selected from the Color Palette. The rest of the current sources are steered to ground. The input Reference Current (IREF) determines the current in each current source. Each DAC is designed to produce 0.7-volt peak white level when driving a doubly terminated 75 ohm load with IREF = -8.88 mA. The relationship between the peak white level and IREF is given by the equation: VPeak White = 2.1 x IREF x RLoad BLANKING: The AT76C176 supports composite blanking at all three RED, GREEN and BLUE video outputs. The BLANK input is latched on the rising edge of PCLK and affects the analog video outputs after three PCLK periods. An internal pipelined delay circuit is used to synchronize the BLANK input with the normal pixel pipeline. A logic "0" at BLANK input overrides the current color value and forces the analog video outputs to the zero (or Blank) level. The BLANK circuit has no effect on the MPU interface and the Color Palette remains accessible via READ and WRITE. PIXEL MASK: The AT76C176 features an advanced on-chip Pixel Mask which is very useful for cursor control, flashing objects, and animation. The Pixel Mask value stored in internal register (1,0) is bitwise AND'ed with the input Pixel Address value at P7-P0 to form the actual RAM address for the Color Palette. A "1" in a position of the Pixel Mask will not change the corresponding bit in the Pixel Address, while a "0" sets that bit to "0". Pixel Addresses supplied via the MPU interface are not affected by the Pixel Mask. #### Absolute Maximum Ratings\* | Temperature Under Bias55°C to 125°C | |------------------------------------------------------------------------| | Storage Temperature65°C to 150°C | | Voltage on Any Pin with Respect to Ground2.0 V to 7.0 V <sup>(1)</sup> | | Power Dissipation 1.5 W | | Reference Current15 mA | | Analog Output Current45 mA | | DC Digital Output Current25 mA | | | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Note: Minimum voltage is -0.6 V DC which may undershoot to -2.0 V for pulses of less than 20 ns. Maximum output pin voltage is VCC+0.75 V DC which may overshoot to 7.0 V for pulses of less than 20 ns. ## D.C. and A.C. Operating Range | | | AT76C176-66 | AT76C176-50 | AT76C176-40 | VCC/VAA<br>Power Supplies | |-----------------------|------|--------------|----------------|----------------|---------------------------| | | Com. | 0° C - 70° C | | | 5 V ± 5% | | Operating Temperature | | | 0° C - 70° C | 0° C - 70° C | 5 V ± 10% | | Range(Case) | Ind. | | -40° C - 85° C | -40° C - 85° C | 5 V ± 10% | | | Mil. | | | -55° C -125° C | 5 V ± 5% | #### **D.C. Characteristics** | Symbol | Parameter | Conditions | All<br>Min | 40 MHz<br>Max | 50 MHz<br>Max | 66 MHz<br>Max | Units | |--------|---------------------------|------------------------------------------------------|--------------------|---------------|----------------------|----------------------|-------| | ILI | Input Load Current | V <sub>IN</sub> = -0.1 V to V <sub>CC</sub> +0.1 V | | 10 | 10 | 10 | μA | | ILO | Output Leakage<br>Current | V <sub>OUT</sub> = -0.1 V to V <sub>CC</sub> + 0.1 V | | 10 | 10 | 10 | μА | | lcc | Power Supply Current | IO = 21 mA<br>Digital Outputs Open | <u>-</u> | 160 | 170 | 190 | mA | | IREF | Reference Current | | -7 | -10 | -10 | -10 | mA | | VIL | Input Low Voltage | | -0.5 | 0.8 | 0.8 | 0.8 | V | | ViH | Input High Voltage | | 2.0 | Vcc+0.5 | V <sub>CC</sub> +0.5 | V <sub>CC</sub> +0.5 | ٧ | | VoL | Output Low Voltage | IO = 5 mA | | 0.4 | 0.4 | 0.4 | V | | Vон | Output High Voltage | IO = -5 mA | 2.4 | | | | ٧ | | VREF | Voltage at IREF Input | | V <sub>CC</sub> -3 | Vcc | Vcc | Vcc | ٧ | #### **Video DAC Characteristics** | Symbol | Parameter | Conditions | All<br>Min | All<br>Typ | 40 MHz<br>Max | 50 MHz<br>Max | 66 MHz<br>Max | Units | |--------|-----------------------------|---------------|------------|------------|---------------|---------------|---------------------------------------|-------| | RES | Resolution | | 6 | | | | | bits | | ILE | Integral Linearity Error | Note A | | | ±0.5 | ±0.5 | ±0.5 | LSB | | COR | DAC to DAC<br>Correlation | Note B | | | ±2 | <u>+2</u> | ±2 | % | | FSE | Full Scale Error | Note C | | | ±5 | ±5 | ±5 | % | | DVT | Glitch Energy | Notes D, E | - | 75 | | | · · · · · · · · · · · · · · · · · · · | pVsec | | Ю | Output Current | VO < 1 V | | 18.6 | 21 | 21 | 21 | mA | | vo | Output Voltage | IO < 21 mA | | 0.7 | 1.5 | 1.5 | 1.5 | V | | ton | Rise Time<br>(10% to 90%) | Notes D, E | | | 8 | 8 | 6 | ns | | tDF | Full Scale Settling<br>Time | Notes D, E, F | | | 25 | 20 | 15 | ns | #### **Video Timing Characteristics** | Symbol | Parameter | Conditions | All<br>Max | 40 MHz<br>Min | 50 MHz<br>Min | 66 MHz<br>Min | Units | |--------|-----------------------------|------------|------------|---------------|---------------|---------------|-------| | тснсн | PCLK Period (τ) | | 10000 | 28 | 20 | 15 | ns | | ∆tснсн | PCLK Jitter | tснсн = τ | ±2.5 | | | | % | | tclch | PCLK Low Width | • | 10000 | 9 | 6 | 5 | ns | | tcHCL | PCLK High Width | | 10000 | 7 | 6 | 5 | ns | | tрусн | Pixel Word Setup Time | | | 5 | 4 | 3 | ns | | tchpx | Pixel Word Hold Time | _ | | 5 | 4 | 3 | ns | | tвусн | BLANK Setup Time | | | 5 | 4 | 3 | ns | | tснвх | BLANK Hold Time | | | 5 | 4 | 3 | ns | | tchav | PCLK to DAC Output Valid | Note G | 30 | 5 | 5 | 5 | ns | | Δtchav | Differential Output Delay | Note H | 2 | | | | ns | | tcc | Pixel Clock Transition Time | | 50 | | | | ns | #### **Video Timing Waveforms Diagram** #### **Input Test Waveforms** Notes: 1. t<sub>R</sub>, t<sub>F</sub> <3 ns (10% to 90%). 2. Input timing reference is at 1.5 V. #### Digital Input/Output Load #### **MPU Interface Timing Characteristics** | Symbol | Parameter | Conditions | Ali<br>Max | 40 MHz<br>Min | 50 MHz<br>Min | 66 MHz<br>Min | Units | |--------|-----------------------------------|------------------|------------|---------------|---------------|---------------|-------| | twLwH | WR Pulse Width Low | | | 50 | 50 | 50 | ns | | tRLRH | RD Pulse Width Low | | | 50 | 50 | 50 | ns | | tsvwL | Register Select Setup Time | WRITE Operations | | 15 | 10 | 10 | ns | | tsval | Register Select Setup Time | READ Operations | | 15 | 10 | 10 | ns | | twLsx | Register Select Hold Time | WRITE Operations | | 15 | 10 | 10 | ns | | trlsx | Register Select Hold Time | READ Operations | | 15 | 10 | 10 | ns | | tovwh | Write Data Setup Time | | | 15 | 10 | 10 | ns | | twhox | Write Data Hold Time | | | 15 | 10 | 10 | ns | | trlax | Output Turn-on Delay | | | 5 | 5 | 5 | ns | | trlav | Read Enable Access Time | | 40 | | | | ns | | tRHQX | Output Hold Time | | | 5 | 5 | 5 | ns | | trhoz | Output Turn-off Delay | Note I | 20 | | | | ns | | twhwL1 | Successive Write Interval | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | twnRL1 | Write Followed by Read Interval | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | tRHRL1 | Successive Read Interval | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | tRHWL1 | Read Followed by Write Interval | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | twhwL2 | Write After Color Write | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | twhRL2 | Read After Color Write | τ=PCLK Period | | 4τ | 4τ | 4τ | ns | | tRHRL2 | Read After Color Read | τ=PCLK Period | | 7τ | 7τ | 7τ | ns | | tRHWL2 | Write After Color Read | τ=PCLK Period | | 7τ | 7τ | 7τ | ns | | twhrls | Read After Read Address Write | τ=PCLK Period | | 7τ | 7τ | 7τ | ns | | twren | Read/Write Enable Transition Time | | 50 | | . , | | ns | #### **Notes** Note C: Note A: Measured from best fit line through DAC transfer Note F: Measured from a 2% change in the DAC output voltage to within 2% of the final value. Note B: Measured from the mid point of the distribution of the Note G: Measured between the 50% point of the rising three DAC transfer curves. VO-2.1×IREF×R<sub>Load</sub> ×100% edge of PCLK and at the analog output halfway be- tween successive output values. Note H: Measured between different analog outputs on the same device. Note I: Measured at ±200 mV from steady state output values. 2.1×IREF×R<sub>Load</sub> #### **Write Operations Waveforms** #### **Read Operations Waveforms** #### A.C. Waveforms for Color Value Write Followed by Any Write AT76C176 - #### A.C. Waveforms for Color Value Write Followed by Any Read #### A.C. Waveforms for Color Value Read Followed by Any Write ### A.C. Waveforms for Color Value Read Followed by Any Read #### A.C. Waveforms for Color Value Read #### Followed by Pixel Address (Read Mode) Read #### A.C. Waveforms for Pixel Address (Write Mode) Write and Read Back #### A.C. Waveforms for Pixel Address (Read Mode) Write and Read Back AT76C176 #### 11 ## A.C Waveforms for Pixel Mask Write Followed by Any Write or Read ## A.C. Waveforms for Pixel Mask or Pixel Address Read ## Followed by Any Read or Write ## **Ordering Information** | Speed<br>(MHz) | Power<br>Supply | Ordering Code | Package | Operation Range | |----------------|-----------------|----------------------------------|-------------|-------------------------------| | 40 | ±10% | AT76C176-40PC | 28P6 | Commercial<br>(0°C to 70°C) | | | ļ | AT76C176-40PI | 28P6 | Industrial<br>(-40°C to 85°C) | | 40 | ±5% | AT76C176-40DMB<br>AT76C176-40LMB | 28D6<br>32L | Military<br>(-55°C to 125°C) | | 50 | ±10% | AT76C176-50PC | 28P6 | Commercial<br>(0°C to 70°C) | | | | AT76C176-50PI | 28P6 | Industrial<br>(-40°C to 85°C) | | 66 | ±5% | AT76C176-66PC | 28P6 | Commercial<br>(0°C to 70°C) | | Package Type | | | | | |--------------|-------------------------------------------------------------------------------|--|--|--| | 28D6 | 28D6 28 Lead, 0.600" Wide, Non-Windowed, Ceramic Dual Inline Package (Cerdip) | | | | | 32L | 32L 32 Pad, Non-Windowed, Ceramic Leadless Chip Carrier (LCC) | | | | | 28P6 | 28 Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | |