# Ultrafast 3.3 V Single-Supply Comparators # ADCMP572/ADCMP573 ### **Preliminary Technical Data** #### **FEATURES** 3.3 V/5.2 V single-supply operation 150 ps propagation delay 15 ps overdrive and slew rate dispersion 8 GHz equivalent input bandwidth 100 ps minimum pulse width 35 ps typical output rise/fall 5 ps deterministic jitter (DJ) 1 ps random jitter (RJ) On-chip terminations at both input pins Robust inputs with no output phase reversal Resistor programmable hysteresis Differential latch control Power supply rejection > 70 dB #### **APPLICATIONS** Automatic test equipment (ATE) High speed instrumentation Pulse spectroscopy Medical imaging and diagnostics High speed line receivers Threshold detection Peak and zero-crossing detectors High speed trigger circuitry Clock and data signal restoration #### **GENERAL DESCRIPTION** The ADCMP572/ADCMP573 are ultrafast comparators fabricated on Analog Devices, Inc.'s proprietary XFCB3 Silicon Germanium (SiGe) bipolar process. The ADCMP572 features CML output drivers, and the ADCMP573 features reduced swing PECL (RSPECL) output drivers. Both devices offer 150 ps propagation delay and 100 ps minimum pulse width for 10 Gbps operation with 5 ps deterministic jitter (DJ) and 1 ps RMS random jitter (RJ). Overdrive and slew rate dispersion is typically less than 15 ps. A flexible power supply scheme allows either device to operate with a single +3.3 V positive supply and a -0.2 V to +1.2 V input signal range, or with split input/output supplies to support a wider -0.2 V to +3.2 V input signal range and an independent range of output levels. 50 $\Omega$ on-chip termination resistors are provided at both inputs with the optional capability #### Rev. PrA Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **FUNCTIONAL BLOCK DIAGRAM** Fiaure 1. to leave open (on an individual pin basis) for applications requiring high impedance inputs. The CML output stage is designed to directly drive 400 mV into 50 $\Omega$ transmission lines terminated to between 3.3 V to 5.2 V. The RSPECL output stage is designed to drive 400 mV into 50 $\Omega$ terminated to $V_{\rm CCO}$ – 2 V and is compatible with several commonly used PECL logic families. The comparator input stage offers robust protection against large input overdrive, and the outputs do not phase reverse when the valid input signal range is exceeded. High speed latch and programmable hysteresis features are also provided. The ADCMP572/ADCMP573 are available in a 16-lead LFCSP package. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved. # **Preliminary Technical Data** # **TABLE OF CONTENTS** | Electrical Characteristics | Using/Disabling the Latch Feature9 | |-----------------------------------------------|--------------------------------------------| | Absolute Maximum Ratings | Optimizing High Speed Performance | | ESD Caution | Comparator Propagation Delay Dispersion 10 | | ESD Protection Circuit | Comparator Hysteresis | | Pin Configuration and Function Descriptions 6 | Minimum Input Slew Rate Requirement | | Typical Performance Characteristics | Typical Application Circuits | | Application Information | Timing Information | | Power/Ground Layout and Bypassing9 | Outline Dimensions | | CML/RSPECL Output Stage9 | Ordering Guide14 | ### **ELECTRICAL CHARACTERISTICS** $V_{\rm CCI}$ = $V_{\rm CCO}$ = 3.3V, $T_{\rm A}$ = 25°C, unless otherwise noted. Table 1. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------|---------------------------------|-----------------------------------------------------|------------------------|--------------------------|------------------------|-------| | DC INPUT CHARACTERISTICS <sup>1</sup> | | | | | | | | Input Offset Voltage | Vos | | -5.0 | ±2.0 | +5.0 | mV | | Input Voltage Range | $V_P$ , $V_N$ | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V}$ | -0.2 | | +1.2 | V | | | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 3.3 \text{ V}$ | -0.2 | | +3.2 | V | | Offset Voltage Tempco | $\Delta V_{OS}/dT$ | | | 10.0 | | μV/°C | | Input Bias Current | I <sub>P</sub> , I <sub>N</sub> | Open termination | -50.0 | -25.0 | 0.0 | μΑ | | Input Bias Current Tempco | | | | 50.0 | | nA/°C | | Input Offset Current | | | -5.0 | ±2.0 | +5.0 | μΑ | | Input Capacitance | C <sub>P</sub> , C <sub>N</sub> | | | TBD | | рF | | Input Resistance, Differential Mode | | Open termination | | 50 | | kΩ | | Input Resistance, Common Mode | | Open termination | | 500 | | kΩ | | Max Safe Input Differential | | | | $\pm V_{CCI}$ | | V | | Active Gain | Av | | | 54 | | dB | | Common-Mode Rejection | CMR | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V},$ | | 50 | | dB | | | | $V_{CM} = 0.0 \text{ V to } 1.0 \text{ V}$ | | | | | | | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 3.3 \text{ V},$ | | 40 | | dB | | | | $V_{CM} = 0.0 \text{ V to } 3.0 \text{ V}$ | | | | | | Hysteresis | | $RH = \infty$ | | ±1 | | mV | | LATCH ENABLE CHARACTERISTICS | | | | | | | | ADCMP572 | | | | | | | | Latch Enable Input High | VIH | | V <sub>IL</sub> +0.2 | $V_{cco}$ | Vcco+0.2 | V | | Latch Enable Input Low | V <sub>IL</sub> | | 2.8 | V <sub>IH</sub> -0.4 | V <sub>IH</sub> -0.2 | V | | Latch Setup Time | ts | $V_{OD} = 100 \text{ mV}$ | | 0 | | ps | | Latch Hold Time | t <sub>H</sub> | $V_{OD} = 100 \text{ mV}$ | | 10 | | ps | | ADCMP573 | | | | | | ' | | Latch Enable Input High | V <sub>IH</sub> | | V <sub>IL</sub> +0.2 | $V_{CCO}-0.8$ | $V_{CCO}$ $-0.6$ | V | | Latch Enable Input Low | VIL | | 1.8 | V <sub>IH</sub> -0.4 | V <sub>IH</sub> -0.2 | V | | Latch Setup Time | ts | $V_{OD} = 100 \text{ mV}$ | | 0 | | ps | | Latch Hold Time | t <sub>H</sub> | $V_{OD} = 100 \text{ mV}$ | | 10 | | ps | | Latch Enable Input Impedance | | | 47.5 | 50.0 | 52.5 | Ω | | Latch to Output Delay | t <sub>PLOH</sub> , | $V_{OD} = 100 \text{ mV}$ | | 150 | | ps | | , , | <b>t</b> PLOL | | | | | ' | | Latch Minimum Pulse Width | t <sub>PL</sub> | $V_{OD} = 100 \text{ mV}$ | | 100 | | ps | | DC OUTPUT CHARACTERISTICS | | | | | | | | ADCMP572 (CML) | | | | | | | | Output Impedance | Z <sub>оит</sub> | | 47.5 | 50.0 | 52.5 | Ω | | Output Voltage High | V <sub>OH</sub> | $50\Omega$ terminate to $V_{CCO}$ | V <sub>CCO</sub> -0.10 | $V_{\text{CCO}}$ $-0.05$ | $V_{CCO}$ | V | | Output Voltage Low | V <sub>OL</sub> | $50\Omega$ terminate to $V_{CCO}$ | V <sub>ОН</sub> -0.45 | $V_{OH}$ -0.40 | V <sub>OH</sub> -0.35 | V | | Output Voltage Differential | | $50\Omega$ terminate to $V_{CCO}$ | 350 | 400 | 450 | mV | | Temperature Coefficient, V <sub>OH</sub> | $\Delta V_{\text{OH}}/dT$ | $50\Omega$ terminate to $V_{\text{CCO}}$ | | TBD | | mV/°C | | Temperature Coefficient, $V_{\text{OL}}$ | $\Delta V_{OL}/dT$ | $50\Omega$ terminate to $V_{CCO}$ | | TBD | | mV/°C | | ADCMP573 (RSPECL) | | | | | | | | Output Voltage High | V <sub>OH</sub> | $50 \Omega$ terminate to $V_{CCO}$ $-2.0$ | V <sub>CCO</sub> -0.90 | $V_{CCO}-0.80$ | V <sub>CCO</sub> -0.70 | V | | Output Voltage Low | V <sub>OL</sub> | 50 Ω terminate to V <sub>CCO</sub> -2.0 | V <sub>OH</sub> -0.45 | V <sub>OH</sub> -0.40 | V <sub>OH</sub> -0.35 | V | | Output Voltage Differential | | 50 Ω terminate to $V_{CCO}$ – 2.0 | 350 | 400 | 450 | mV | $^{\mathrm{1}}$ Under no circumstances should the input voltages exceed the supply voltages by more than 0.5 V. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------| | AC PERFORMANCE | | | | | | | | Propagation Delay | t <sub>PD</sub> | $V_{CCI} = 3.3 \text{ V}, V_{OD} = 200 \text{ mV}$ | | 150 | 170 | ps | | | | $V_{CCI} = 3.3 \text{ V}, V_{OD} = 20 \text{ mV}$ | | 165 | | ps | | | | $V_{CCI} = 5.2 \text{ V}, V_{OD} = 200 \text{ mV}$ | | 145 | | ps | | Propagation Delay Tempco | $\Delta t_{PD}/dT$ | | | 0.5 | | ps/°0 | | Prop Delay Skew—Rising Transition to Falling Transition | | V <sub>OD</sub> = 200 mV, 1 V/ns | | 10 | | ps | | Propagation Delay vs. Duty Cycle | | $V_{CCI} = 3.3 \text{ V}, 1 \text{ V/ns input}$ | | 5 | | ps | | | | $V_{CCI} = 5.2 \text{ V}, 1 \text{ V/ns input}$ | | 10 | | | | Pulse Width Dispersion | $\Delta t_{PD}/\Delta PW$ | 100 ps to 10 ns | | 5 | 10 | ps | | Overdrive Dispersion | $\Delta t_{PD}/\Delta V_{OD}$ | 50 mV to 1.0 V | | 10 | | ps | | · | | 5 mV to 1.0 V | | 15 | | ps | | Slew Rate Dispersion | | 1 V/ns to 10 V/ns, 50% | | 15 | | ps | | Propagation Delay vs.<br>Common-Mode Voltage | $\Delta t_{PD}/\Delta V_{CM}$ | | | 5 | | ps/V | | Equivalent Input Bandwidth | $BW_{EQ}$ | 0.0 V to 400 mV input | 6.0 | 8.0 | | GHz | | | | $t_R = t_F = 35 \text{ ps}, 20/80$ | | | | | | Toggle Rate | | • | 10.0 | 12.5 | | Gbp | | Deterministic Jitter | DJ | V <sub>OD</sub> = 200 mV, 5 V/ns,<br>PRBS <sup>32</sup> –1 NRZ, 10 Gbps | | 5 | | ps | | RMS Random Jitter | RJ | $V_{OD} = 200 \text{ mV}$ , 5 V/ns, 5 GHz, 50% duty cycle | | 1 | | ps | | Minimum Pulse Width | $PW_{MIN}$ | $\Delta t_{PD}/\Delta PW < 5 \text{ ps}$ | | 100 | | ps | | Rise Time | t <sub>R</sub> | 20/80 | | 35 | | ps | | Fall Time | t <sub>F</sub> | 20/80 | | 35 | | ps | | POWER SUPPLY | | | | | | | | Input Supply Voltage Range | V <sub>CCI</sub> | | 3.1 | | 5.4 | V | | Output Supply Voltage Range | $V_{cco}$ | | 3.1 | | 5.4 | V | | Positive Supply Differential | V <sub>CCI</sub><br>–V <sub>CCO</sub> | | -0.2 | | +2.3 | V | | ADCMP572 (CML) | | | | | | | | Positive Supply Current | Ivccı +<br>Ivcco | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V},$<br>terminate $50 \Omega$ to $V_{CCO}$ | | 44 | 52 | mA | | | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 5.2 \text{ V},$<br>terminate $50 \Omega$ to $V_{CCO}$ | | 44 | 52 | | | Power Dissipation | P <sub>D</sub> | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V},$<br>terminate $50 \Omega$ to $V_{CCO}$ | | 145 | 160 | mW | | AD CMD5-70 (DSDF-51) | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 5.2 \text{ V},$<br>terminate $50 \Omega$ to $V_{CCO}$ | | 240 | 265 | | | ADCMP573 (RSPECL) | | N 22WW 22W | | | 7.4 | | | Positive Supply Current | Ivcci +<br>I <sub>vcco</sub> | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V},$ $50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | | 66 | 74 | mA | | | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 5.2 \text{ V},$ $50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | | 68 | 76 | | | Power Dissipation | P <sub>D</sub> | $V_{CCI} = 3.3 \text{ V}, V_{CCO} = 3.3 \text{ V}, \\ 50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | | 145 | 160 | mW | | | | $V_{CCI} = 5.2 \text{ V}, V_{CCO} = 5.2 \text{ V},$<br>$50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | | 175 | 195 | | | Power Supply Rejection—V <sub>CCI</sub> | PSR <sub>VCCI</sub> | $V_{CCI}=3.3 \text{ V} \pm 5\%,$<br>$V_{CCO}=3.3 \text{ V}$ | | 74 | | dB | ### **ABSOLUTE MAXIMUM RATINGS** Table 2. | Tuble 2. | | | | | | |----------------------------------------|--|--|--|--|--| | Rating | | | | | | | | | | | | | | -0.5 V to +6.0 V | | | | | | | –0.5 V to +6.0 V | | | | | | | –0.5 V to +3.5 V | | | | | | | | | | | | | | $-0.5$ V to $V_{\text{CCI}}$ + $0.5$ V | | | | | | | $\pm$ (V <sub>CCI</sub> + 0.5 V) | | | | | | | $-0.5$ V to $V_{CCO} + 0.5$ V | | | | | | | | | | | | | | -0.5 V to +1.5 V | | | | | | | ±1 mA | | | | | | | | | | | | | | ±100 mA | | | | | | | –35 mA | | | | | | | | | | | | | | 0°C to 85°C | | | | | | | 150°C | | | | | | | −65°C to +150°C | | | | | | | 300°C | | | | | | | | | | | | | #### **Thermal Considerations** The ADCMP572/ADCMP573 LFCSP 16-lead package has a $\theta_{JA}$ (junction to ambient thermal resistance) of 70°C/W in still air. Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### **ESD PROTECTION CIRCUIT** All input and output pins contain Analog Devices' proprietary ESD protection diodes. Figure 2. Equivalent ESD Protection Circuit ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. ADCMP572/ADCMP573 Pin Configuration **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Description | | | |----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | V <sub>TP</sub> | Termination Resistor Return Pin for V <sub>P</sub> Input. | | | | 2 | V <sub>P</sub> | Noninverting Analog Input. | | | | 3 | V <sub>N</sub> | Inverting Analog Input. | | | | 4 | V <sub>TN</sub> | Termination Resistor Return Pin for V <sub>N</sub> Input. | | | | 5, 16 | <b>V</b> ccı | Positive Supply Voltage for Input Stage. | | | | 6 | 正 | Latch Enable Input Pin, Inverting Side. In compare mode ( $\overline{LE}$ = low), the output tracks changes at the input of the comparator. In latch mode ( $\overline{LE}$ = high), the output reflects the input state just prior to the comparator's being placed in latch mode. $\overline{LE}$ must be driven in compliment with LE. | | | | 7 | LE | Latch Enable Input Pin, Noninverting Side. In compare mode (LE = high), the output tracks changes at the input of the comparator. In latch mode (LE = low), the output reflects the input state just prior to the comparator's being placed in latch mode. LE must be driven in compliment with $\overline{\text{LE}}$ . | | | | 8 | Vcco/Vπ | Termination Return Pin for the LE/ $\overline{\text{LE}}$ Input Pins.<br>For the ADCMP572 (CML output stage), this pin should be connected to the positive V <sub>CCO</sub> supply.<br>For the ADCMP573 (RSPECL output stage), this pin should be connected to the V <sub>CCO</sub> – 2 V termination potential. | | | | 13, 15 | GND | Ground. | | | | 9, 12 | V <sub>cco</sub> | Positive Supply Voltage for the CML/RSPECL Output Stage. | | | | 10 | Q | Inverting Output. $\overline{Q}$ is at logic low if the analog voltage at the noninverting input, $V_P$ , is greater than the analog voltage at the inverting input, $V_N$ , provided the comparator is in compare mode. See the LE/LE description (Pins 6 and 7) for more information. | | | | 11 | Q | Noninverting Output. Q is at logic high if the analog voltage at the noninverting input $V_P$ is greater than the analog voltage at the inverting input, $V_N$ , provided the comparator is in compare mode. See the LE/LE description (Pins 6 and 7) for more information. | | | | 14 | RH | Hysteresis Control Pin. Leave this pin disconnected for zero hysteresis. Connect to GND with a suitably sized resistor to add the desired amount of hysteresis. Refer to Figure 9 for proper sizin RH hysteresis control resistor. | | | | Heatsink | N/C | The metallic back surface of the package is not electrically connected to any part of the circuit, and it can be left floating for best electrical isolation between the package handle and the substrate of the die. But it can also be soldered to the application board if improved thermal and/or mechanical stability is desired. | | | ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{CCI}} = V_{\text{CCO}} = 3.3 \text{ V}, T_{\text{A}} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ Figure 4. Propagation Delay vs. Input Overdrive Figure 5. Propagation Delay vs. Input Slew Rate Figure 6. Propagation Delay vs. Input Common Mode Figure 7. Propagation Delay vs. Temperature Figure 8. Rise/Fall Time vs. Temperature Figure 9. Hysteresis vs. RH Control Resistor Figure 10. Input Bias Current vs. Input Differential Figure 11. Input Bias Current vs. Input Common Mode Figure 12. Input Bias Current vs. Temperature Figure 13. Input Offset Voltage vs. Temperature Figure 14. Output Levels vs. Temperature ### APPLICATION INFORMATION #### POWER/GROUND LAYOUT AND BYPASSING The ADCMP572/ADCMP573 comparators are very high speed SiGe devices. Consequently, it is essential to use proper high speed design techniques to achieve the specified performance. Of critical importance is the use of low impedance supply planes, particularly the output supply plane ( $V_{\rm CCO}$ ) and the ground plane (GND). Individual supply planes are recommended as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application. It is also important to adequately bypass the input and output supplies. A 1 $\mu F$ electrolytic bypass capacitor should be placed within several inches of each power supply pin to ground. In addition, multiple high quality 0.1 $\mu F$ bypass capacitors should be placed as close as possible to each of the $V_{\text{CCI}}$ and $V_{\text{CCO}}$ supply pins and should be connected to the GND plane with redundant vias. High frequency bypass capacitors should be carefully selected for minimum inductance and ESR. Parasitic layout inductance should also be strictly avoided to maximize the effectiveness of the bypass at high frequencies. If the input and output supplies are connected separately such that $V_{\rm CCI} \neq V_{\rm CCO}$ , then care should be taken to bypass each of these supplies separately to the GND plane. A bypass capacitor should not be connected between them. It is recommended that the GND plane separate the $V_{\rm CCI}$ and $V_{\rm CCO}$ planes when the circuit board layout is designed to minimize coupling between the two supplies and to take advantage of the additional bypass capacitance from each respective supply to the ground plane. This enhances the performance when split input/output supplies are used. If the input and output supplies are connected together for single-supply operation such that $V_{\rm CCI} = V_{\rm CCO}$ , then coupling between the two supplies is unavoidable; however, every effort should be made to keep the supply plane adjacent to the GND plane to maximize the additional bypass capacitance this arrangement provides. ### **CML/RSPECL OUTPUT STAGE** Specified propagation delay dispersion performance can be achieved only by using proper transmission line terminations. The outputs of the ADCMP572 are designed to directly drive 400 mV into 50 $\Omega$ cable or microstrip and/or stripline transmission lines properly terminated to the $V_{\rm CCO}$ supply plane. The CML output stage is shown in the simplified schematic diagram in Figure 15. The outputs are each back-terminated with 50 $\Omega$ for best transmission line matching. The RSPECL outputs of the ADCMP573 are illustrated in Figure 16and should be terminated to $V_{\rm CCO}-2$ V. As an alternative, Thevenin equivalent termination networks may also be used in either case if the direct termination voltage is not readily available. If high speed output signals must be routed more than a centimeter, microstrip or stripline techniques are essential to ensure proper transition times and to prevent output ringing and pulse-width dependant propagation delay dispersion. For the most timing critical applications where transmission line reflections pose the greatest risk to performance, the ADCMP572 provides the best match to 50 $\Omega$ output transmission paths. Figure 15. Simplified Schematic Diagram of the ADCMP572 CML Output Stage Figure 16. Simplified Schematic Diagram of the ADCMP573 RSPECL Output Stage #### **USING/DISABLING THE LATCH FEATURE** The latch inputs (LE/ $\overline{LE}$ ) are active low for latch mode, and are internally terminated with 50 $\Omega$ resistors to Pin 8. This corresponds to the V<sub>CCO</sub> supply for the ADCMP572 and the V<sub>TT</sub> pin for the ADCMP573. All V<sub>CCO</sub> pins should be connected to the supply plane for maximum performance, and the V<sub>TT</sub> pin should be connected externally to V<sub>CCO</sub> – 2 V, preferably to its own low inductance plane. When using the ADCMP572, the latch function can be disabled by connecting the $\overline{LE}$ pin to GND with an external pull-down resistor and leaving the LE pin unconnected. To prevent excessive power dissipation, the resistor should be 750 $\Omega$ when V<sub>CCO</sub> = 3.3 V, and 1.2 k $\Omega$ when $V_{\rm CCO}$ = 5.2 V. When using the ADCMP573 comparator, the latch can be disabled by connecting the LE pin to $V_{\rm CCO}$ with an external 500 $\Omega$ resistor, and leaving the $\overline{\rm LE}$ pin disconnected. In this case, the resistor value does not depend on the chosen $V_{\rm CCO}$ supply voltage, assuming the $V_{\rm TT}$ pin is properly connected to $V_{\rm CCO}$ – 2 V. ### **OPTIMIZING HIGH SPEED PERFORMANCE** As with any high speed comparator, proper design and layout techniques are essential to obtaining the specified performance. Stray capacitance, inductance, inductive power and ground impedances, or other layout issues can severely limit performance and can often cause oscillation. Discontinuities along input and output transmission lines can also severely limit the specified pulse-width dispersion performance. For applications working in a 50 $\Omega$ environment, input and output matching has a significant impact on data dependant (or deterministic) jitter (DJ) and pulse-width dispersion performance. The ADCMP572/ADCMP573 comparators provide internal 50 $\Omega$ termination resistors for both $V_P$ and $V_N$ inputs, and the ADCMP572 provides 50 $\Omega$ back terminated outputs. The return side for each input termination is pinned out separately with the $V_{TP}$ and $V_{TN}$ pins, respectively. If a 50 $\Omega$ termination is desired at one or both of the V<sub>P</sub>/V<sub>N</sub> inputs, then the $V_{TP}$ and $V_{TN}$ pins can be connected (or disconnected) to (from) the desired termination potential as required. The termination potential should be carefully bypassed using high quality bypass capacitors as discussed above to prevent undesired aberrations on the input signal due to parasitic inductance in the circuit board layout. If a 50 $\Omega$ input termination is not desired, either one or both of the $V_{TP}/V_{TN}$ termination pins can be left disconnected. In this case, the pins should be left floating with no external pull-downs or bypassing capacitors. It should be understood that when leaving an input termination disconnected, the internal resistor acts as a small stub on the input transmission path and can cause problems for very high speed inputs. Reflections should then be expected from the comparator inputs because they no longer provide a matched impedance to the input path leading to the device. It then becomes important to back-match the drive source impedance to the input transmission path to minimize multiple reflections. For applications in which the comparator is very close to the driving signal source, the source impedance should be minimized. High source impedance in combination with parasitic input capacitance of the comparator could cause an undesirable degradation in bandwidth at the input, thus degrading the overall response. Although the ADCMP572/ ADCMP573 comparators have been designed to minimize input capacitance, some parasitic capacitance is inevitable. It is therefore recommended that the drive source impedance be no more than 50 $\Omega$ for best high speed performance. # COMPARATOR PROPAGATION DELAY DISPERSION The ADCMP572/ADCMP573 comparators are designed to reduce propagation delay dispersion over a wide input overdrive range of 5 mV to 500 mV. Propagation delay dispersion is a variation in propagation delay that results from a change in the degree of overdrive or slew rate (how far or how fast the input signal exceeds the switching threshold). Propagation delay dispersion is a specification that becomes important in high speed time critical applications such as data communication, automatic test and measurement, instrumentation, and event-driven applications such as pulse spectroscopy, nuclear instrumentation, and medical imaging. Dispersion is defined as the variation in propagation delay as the input over-drive conditions are changed (Figure 17 and Figure 18). For the ADCMP572/ADCMP573, dispersion is typically <15 ps because the overdrive is varied from 5 mV to 500 mV, and the input slew rate is varied from 1 V/ns to 10 V/ns. This specification applies for both positive and negative signals since the ADCMP572/ADCMP573 has substantially equal delays for either positive-going or negative-going inputs. Figure 17. Propagation Delay—Overdrive Dispersion Figure 18. Propagation Delay—Slew Rate Dispersion #### **COMPARATOR HYSTERESIS** The addition of hysteresis to a comparator is often desirable in a noisy environment or when the differential input amplitudes are relatively small or slow moving. The transfer function for a comparator with hysteresis is shown in Figure 19. If the input voltage approaches the threshold (0.0 V in this example) from the negative direction, the comparator switches from a low to a high when the input crosses $+V_{\rm H}/2$ . The new switching threshold becomes $-V_{\rm H}/2$ . The comparator remains in the high state until the threshold $-V_{\rm H}/2$ is crossed from the positive direction. In this manner, noise centered on 0.0 V input does not cause the comparator to switch states unless it exceeds the region bounded by $\pm V_{\rm H}/2$ . Figure 19. Comparator Hysteresis Transfer Function The customary technique for introducing hysteresis into a comparator uses positive feedback from the output back to the input. A limitation of this approach is that the amount of hysteresis varies with the output logic levels, resulting in hysteresis that is not symmetric about the threshold. The external feedback network can also introduce significant parasitics that reduce high speed performance, and can even induce oscillation in some cases. An alternative method for applying hysteresis is to introduce a small static differential voltage between the LE and $\overline{\text{LE}}$ inputs. Hysteresis generated in this manner is independent of output swing and is symmetric around the switching threshold. A limitation of this approach is that the amount of hysteresis rapidly becomes a strong function of the LE/ $\overline{\text{LE}}$ input differential, and can be become difficult to predict and control accurately. The typical variation of hysteresis with LE/ $\overline{\text{LE}}$ differential input voltage is shown in Figure 20. Figure 20. Comparator Hysteresis vs. Latch Enable Differential Input The ADCMP572/ADCMP573 comparators offer another programmable hysteresis feature that can significantly improve the accuracy and stability of the desired hysteresis. By connecting an external pull-down resistor from the RH pin to GND, a variable amount of hysteresis can be applied. Leaving the RH pin disconnected disables the feature, and hysteresis is then less than 1 mV as specified. The maximum hysteresis that can be applied using this method is approximately ±25 mV. Figure 21 illustrates the amount of hysteresis applied as a function of external resistor value. The advantages of applying hysteresis in this manner are improved accuracy, stability, and reduced component count. An external bypass capacitor is not recommended on the RH pin because it would likely degrade the jitter performance of the device. Figure 21. Hysteresis vs. RH Control Resistor ### MINIMUM INPUT SLEW RATE REQUIREMENT As with all high speed comparators, a minimum slew rate requirement must be met to ensure that the device does not oscillate as the input signal crosses the threshold. This oscillation is due in part to the high input bandwidth of the comparator and the feedback parasitics inherent in the package. Analog Devices recommends a minimum slew rate of 50 V/ $\mu s$ to ensure a clean output transition from the ADCMP572/ ADCMP573 comparators unless hysteresis is programmed as discussed previously. ### TYPICAL APPLICATION CIRCUITS Figure 22. Zero-Crossing Detector with 3.3 V CML Outputs Figure 23. LVDS to 50 $\Omega$ Back-Terminated (RS)PECL Receiver Figure 24. Comparator with ±1 V Input Range and 2.5 V or 3.3 V CML Outputs Figure 25. Comparator with 0 V to 3 V Input Range and 3.3 V or 5.2 V Positive CML Outputs Figure 26. Interfacing 3.3 V CML to a 50 $\Omega$ Ground Terminated Instrument Figure 27. Disabling the Latch Feature Figure 28. Adding Hysteresis Using the RH Control Pin ### TIMING INFORMATION Figure 29 illustrates the ADCMP572/ADCMP573 compare and latch timing relationships. Table 4 provides a definition of the terms shown in the figure. Figure 29. System Timing Diagram **Table 4. Timing Descriptions** | Symbol | Timing | Description | |--------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>PDH</sub> | Input to output high delay | Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output low-to-high transition. | | <b>t</b> <sub>PDL</sub> | Input to output low delay | Propagation delay measured from the time the input signal crosses the reference ( $\pm$ the input offset voltage) to the 50% point of an output high-to-low transition. | | <b>t</b> <sub>PLOH</sub> | Latch enable to output high delay | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output low-to-high transition. | | <b>t</b> <sub>PLOL</sub> | Latch enable to output low delay | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output high-to-low transition. | | tн | Minimum hold time | Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs. | | <b>t</b> <sub>PL</sub> | Minimum latch enable pulse width | Minimum time that the latch enable signal must be high to acquire an input signal change. | | <b>t</b> s | Minimum setup time | Minimum time before the negative transition of the latch enable signal that an input signal change must be present to be acquired and held at the outputs. | | t <sub>R</sub> | Output rise time | Amount of time required to transition from a low to a high output as measured at the 20% and 80% points. | | t <sub>F</sub> | Output fall time | Amount of time required to transition from a high to a low output as measured at the 20% and 80% points. | | $V_{\text{OD}}$ | Voltage overdrive | Difference between the input voltages V <sub>A</sub> and V <sub>B</sub> . | ### **OUTLINE DIMENSIONS** Figure 30. 16-Lead Lead Frame Chip Scale Package [LFCSP] (CP-16) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-------------|-------------------|---------------------|----------------| | ADCMP572JCP | 0°C to 70°C | LFCSP-16 | CP-16 | | ADCMP573JCP | 0°C to 70°C | LFCSP-16 | CP-16 | **Preliminary Technical Data** ADCMP572/ADCMP573 # NOTES ### **NOTES**