# Pentium™ hyperCache™ Chipset 128KB Expansion RAM #### **Features** - Interfaces directly to hyperCache<sup>™</sup> Chipset at 66 MHz with 0 wait states - · Synchronous pipelined operations with registered inputs and outputs - 16K x 64 common I/O architecture - I/Os capable of 3.3V operation - · Fast Clock-to-output timing - -T<sub>CO</sub>=8.5 ns - User-selectable two-bit wrap-around burst counter supporting Intel® interleaved and linear bust sequenc- - · Separate processor and controller address strobes - · Synchronous address increment control logic - · Synchronous self-timed write - Individual byte write control - · Five chip Selects allow easy memory depth expansion - · Asynchronous output enable - 14 mm x 20 mm 128-pin PQFP package hyperCache is a trademark of Cypress Semiconductor Corporation. Pentium is a trademark of Intel Corporation. Intel is a registered trademark of the Intel Corporation. # **Logic Block Diagram** 694-1 # **Selection Guide** | | | CY82C694 | |---------------------------------------|------------|----------| | Maximum Access Time (T <sub>CO)</sub> | | 8.5 ns | | Maximum Operating Current | Commercial | 400 mA | # **Pin Configuration** #### Introduction #### **System Overview** The hyperCache™ family is a family of chips created to provide flexible solutions for today's PC designs. The chipset provides all the functions necessary to implement a 3.3V Pentium-class processor based system with the USB (Universal Serial Bus), PCI (Peripheral Component Interconnect), and the ISA (Industry Standard Architecture) buses. System designers can exploit the advantages of the USB and PCI buses while maintaining access to the large base of ISA cards in the marketplace. The Cypress hyperCache family offers system designers several key advantages. The hC-VX chipset, for example, provides a feature-rich solution with 128KB of integrated synchronous pipelined cache in only three chips. The cache size can be increased to 512KB with additional CY82C694 devices in 128-KB increments or with commercial synchronous SRAMs. Upgrading between the three hyperCache chipsets is straight forward because all three chipsets are pin-compatible. Six banks of fast page-mode or EDO DRAM further increase the system designer's options. The chipsets also provides concurrent bus support, PCI bus mastering IDE with CD-ROM support, integrated RTC, integrated peripheral control (Interrupts/ DMA), and integrated keyboard/mouse controller. This chipset is flexible enough to provide the system designer with many cost, performance, and function options to build an optimum Pentium based system. #### CY82C694 Introduction The CY82C694 is a 16K by 64 synchronous pipelined burst SRAM (BSRAM) designed to support a zero wait state secondary cache with minimal glue logic. #### **Functional Overview** All synchronous inputs pass through input registers activated by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $T_{CO}$ ) is 8.5 ns. A two-bit on-chip wrap-around burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access according to the $\overline{ADV}$ input. The CY82C694 supports secondary caches in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence, such as the Cyrix 6X86. The burst order is user selectable, and is determined by the state of the $\overline{LBO}$ (Linear Burst Order) input. A LOW level selects the linear burst order while a HIGH level activates the interleaved burst order. Accesses can be initiated by asserting either the processor address strobe ( $\overline{ADSP}$ ) or the controller address strobe ( $\overline{ADSC}$ ) at clock rise. Address advancement through the burst sequence is controlled by the $\overline{ADV}$ input. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW0-7) inputs. BW0 controls data line DQ0-DQ7, BW1 controls data lines DQ8-DQ15, BW2 controls data lines DQ16-DQ23, BW3 controls data lines DQ24-DQ31, BW4 controls data lines DQ32-DQ39, BW5 controls data lines DQ40-DQ47, BW6 controls data lines DQ48-DQ55, and BW7 controls data lines DQ56-DQ63. Write operations are simplified with an on-chip synchronous self-timed write circuitry. Five synchronous chip selects (CS1, CS2, CS3, CS4, CS5) and an asynchronous output enable (OE) provide for easy bank selection and output three-state control. ADSP is ignored if CS1 is HIGH. #### **Functional Details** #### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW. (2) CS1, CS2, CS3, CS4, and CS5 are all asserted active. (3) either BWE is HIGH or BWO-BW7 are all HIGH. ADSP is ignored if CS1 is HIGH. The address presented to the address inputs (A0-A13) is stored into the Address Advancement Logic and the Address Register while being presented to the memory core. The corresponding data accessed from the memory array is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is clocked through the output register and onto the data bus in less than 8.5 ns. When the asynchronous Output Enable (OE) is asserted LOW, the data outputs are controlled by the Enable and Enable Delay Registers. When the SRAM emerges from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately. #### Single Write Accesses Initiated by ADSP This type of access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) CS1, CS2, CS3, CS4, and CS5 are all asserted active. The address presented to A0–A13 is loaded into the address register and the Address Advancement Logic while being delivered to the RAM core. The write signals (BWE, and BW0–BW7) and ADV inputs are ignored during this first cycle. ADSP triggered write accesses require two clock cycles to complete. The CY82C694 provides byte write capability that is described in the write cycle description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write (BW0-BW7) input(s) will cause the CY82C694 to selectively write only to the chosen bytes. Bytes not selected during a byte write operation will remain unaltered. A Synchronous self-timed write mechanism is provided on-chip to simplify the write operations. Because the CY82C694 is a common I/O device, the Output Enable $(\overline{OE})$ must be deasserted HIGH to three-state the output drivers before presenting data to the DQ0-DQ63 inputs. As a safety precaution, DQ0-DQ63 are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### Single Write Accesses Initiated by ADSC ADSC write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) CS1, CS2, CS3, CS4, and CS5 are all asserted active, and (4) the appropriate combination of the write inputs (BWE, and BW0–BW7) are asserted active to conduct a write to the desired byte(s). ADSC triggered write accesses require only a single clock cycle to complete. The ad- dress presented to A0–A13 is loaded into the address register and the Address Advancement Logic while being delivered to the RAM core. The $\overline{ADV}$ input is ignored during this cycle. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A Synchronous self-timed write mechanism is provided on-chip to simplify the write operations. Because the CY82C694 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ0–DQ63 inputs. Doing so will three-state the output drivers. As a safety precaution, DQ0–DQ63 are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . # **Burst Sequences** The CY82C694 provides a two-bit wrap-around counter, fed by $A_0$ and $A_1$ , that implement either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence, such as the Cyrix 6X86. The burst sequence is user selectable through the $\overline{\text{LBO}}$ (Linear Bust Order) input. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. #### **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | #### **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |------------------|-------------------|------------------|-------------------| | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | Ax+1, Ax | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | # **Cycle Descriptions** | Next Cycle | Add. Used | CS2 | CS4 | CS3 | CS5 | CS1 | ADSP | ADSC | ADV | ŌĒ | DQ | R/W | |---------------------------|-----------|-----|-----|-----|-----|-----|------|------|-----|----|------|----------------------| | Unselected | none | Х | х | Х | Х | 1 | Х | 0 | Х | Х | Hi-Z | Х | | Unselected | none | 0 | Х | Х | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | none | Х | 0 | Х | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | none | Х | Х | 1 | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | none | Х | Х | Х | 1 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | none | 0 | Х | Х | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | none | Х | 0 | Х | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | none | Х | Х | 1 | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | none | Х | Х | Х | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Begin Read <sup>[1]</sup> | External | 1 | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Begin Read <sup>[1]</sup> | External | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Х | Х | Hi-Z | Read | | Continue Read | Next | Х | Х | Х | Х | Х | 1 | 1 | 0 | 1 | Hi-Z | Read | | Continue Read | Next | Х | Х | Х | Х | Х | 1 | 1 | 0 | 0 | Q | Read | | Continue Read | Next | Х | Х | Х | Х | 1 | Х | 1 | 0 | 1 | Hi-Z | Read | | Continue Read | Next | Х | Х | Х | Х | 1 | Х | 1 | 0 | 0 | Q | Read | | Suspend Read | Current | Х | Х | Х | Х | Х | 1 | 1 | 1 | 1 | Hi-Z | Read | | Suspend Read | Current | Х | Х | Х | Х | Х | 1 | 1 | 1 | 0 | Q | Read | | Suspend Read | Current | Х | Х | Х | Х | 1 | Х | 1 | 1 | 1 | Hi-Z | Read | | Suspend Read | Current | Х | Х | Х | Х | 1 | Х | 1 | 1 | 0 | Q | Read | | Begin Write | Current | Х | Х | Х | Х | Х | 1 | 1 | 1 | Х | D | Write <sup>[1]</sup> | | Begin Write | Current | Х | Х | Х | Х | 1 | Х | 1 | 1 | Х | D | Write <sup>[1]</sup> | | Begin Write | External | 1 | 1 | 0 | 0 | 0 | 1 | 0 | Х | Х | D | Write <sup>[1]</sup> | # Cycle Descriptions (continued) | Next Cycle | Add. Used | CS2 | CS4 | CS3 | CS5 | CS1 | ADSP | ADSC | ADV | ŌĒ | DQ | R/W | |----------------|-----------|-----|-----|-----|-----|-----|------|------|-----|----|----|----------------------| | Continue Write | Next | Х | Х | Х | Х | Х | 1 | 1 | 0 | Х | D | Write <sup>[1]</sup> | | Continue Write | Next | Х | Х | Х | Х | 1 | Х | 1 | 0 | Х | D | Write <sup>[1]</sup> | | Suspend Write | Current | Х | Х | Х | Х | Х | 1 | 1 | 1 | Х | D | Write <sup>[1]</sup> | | Suspend Write | Current | Х | Х | Х | Х | 1 | Х | 1 | 1 | Х | D | Write <sup>[1]</sup> | X=Don't Care, 1=Logic HIGH, 0=Logic LOW. Note: # **Write Cycle Descriptions** | Function <sup>[2]</sup> | BWE | BW7 | BW6 | BW5 | BW4 | BW3 | BW2 | BW1 | BW0 | |--------------------------------|------------|--------|-----|-----|-----|-----|-----|-----|-----| | Read | 1 | Х | Х | Х | Х | Х | Х | Х | Х | | Read | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Write All Byte | Х | Х | Х | Х | Х | Х | Х | Х | Х | | Write Byte 0 – DQ[7:0] | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Write Byte 1 – DQ[15:8] | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | Write Byte 2 – DQ[23:16] | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | Write Byte 3 – DQ[31:24] | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | Write Byte 4 – DQ[39:32] | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | Write Byte 5 – DQ[47:40] | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | Write Byte 6 – DQ[55:48] | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | Write Byte 7 – DQ[63:56] | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Write Byte 1, 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | Write Byte 2, 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | Write Byte 2, 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | Write Byte 2, 1, 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | Write Byte 3, 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | Write Byte 3, 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | | Write Byte 3, 1, 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | Write Byte 3, 2 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | Write Byte 3, 2, 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | Write Byte 3, 2 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | | The remainder follows the same | pattern as | above. | • | • | - | • | | | | X=Don't Care, 1=Logic HIGH, 0=Logic LOW. **Note:** <sup>1.</sup> Writes defined by $\overline{BW}$ [7:0], and $\overline{BWE}$ , see Write Cycle Descriptions table. <sup>2.</sup> The SRAM always starts a Read cycle when ADSP is asserted, regardless of the state of BWE, BW[7:0]. # Pin Description | Name | I/O | Pin Number | Description | |--------------------|--------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | 115 | Clock input. Used to capture the address, data, and control signals (except for $\overline{OE}$ ). Also used to advance the on-chip burst counter during a burst sequence when $\overline{ADV}$ is asserted. | | DQ[63:00] | I/O | 2–12, 15–24,<br>27–37, 66–76,<br>79–88, 91–101 | 64 bidirectional data I/O lines, used as inputs and outputs to the RAM core. As inputs, they feed into an on-chip data input register that is triggered by the rising edge of the clock. As outputs, they carry the read data from the selected RAM core location. The direction of the data pins is controlled by OE: when OE is asserted LOW the data pins are configured as outputs and they are driven by the output buffers; when OE is deasserted HIGH, the data pins are three-stated and can be used as inputs. During the first clock of an access cycle, the data pins are three-stated by the Enable and Enable Delay registers. In addition, the data lines are automatically three-stated when a write cycle is detected. | | A[13:0] | I | 44, 47–51,<br>53–57, 60–62 | Fourteen address inputs used to select one of the 16K locations. These inputs are captured on the rising edge of the clock if ADSP or ADSC is asserted LOW, and the device has been selected via the chip select inputs. A1 and A0 are also loaded into the auto-address- increment logic. | | BWE | I | 114 | The Byte Write Enable input is sampled at the rising edge of the clock. It is used in conjunction with $\overline{BW}[7:0]$ to conduct byte write operations. $\overline{BW}[7:0]$ are qualified with $\overline{BWE}$ . Byte X is written only when $\overline{BWE}$ and $\overline{BW}[X]$ are both asserted LOW. | | BW[7:0] | I | 107–108,<br>111–112,<br>120–117 | The Byte Write Select inputs are sampled at the rising edge of the clock. During write cycles, these inputs are used to selectively write certain bytes into the RAM core. These inputs are qualified with Byte Write Enable (BWE) input. See the Write Table to determine which Byte Write Select corresponds to which data byte. | | CS1 | I | 121 | Chip Select 1, active LOW, sampled at the rising edge of the clock. It is also the ADSP input mask (i.e., ADSP is ignored if CS1 is HIGH). | | CS5, CS3 | 1 | 126, 124 | Depth expansion Chip Select inputs, active LOW. They are sampled at the rising edge of the clock. | | CS4, CS2 | 1 | 127, 125 | Depth expansion Chip Select inputs, active HIGH. They are sampled at the rising edge of the clock. | | LBO | I | 41 | Linear Burst Order input sampled at the rising edge of the clock. It is used to determine the burst order (linear or interleaved). Tying this signal LOW will establish a linear burst order. Tying this signal HIGH will establish an interleaved burst order. | | ŌĒ | ı | 116 | Asynchronous Output Enable. Active LOW. It is used to control the data output three-state buffers. OE is masked by on-chip logic during the first clock of an initial read cycle. | | ADV | ı | 104 | Advance input signal, active LOW, sampled at the rising edge of the clock. When this signal is active, it will cause the on-chip burst counter to increment to the next address in the burst sequence. ADV is ignored if ADSP or ADSC is asserted. | | ADSC | I | 106 | Address input strobe from the controller, active LOW, sampled at the rising edge of the clock. When this signal is asserted, the address inputs are captured in the address register. A0 and A1 are also loaded into the 2-bit burst counter. ADSC is ignored if ADSP is also asserted. | | ADSP | I | 105 | Address input strobe from the processor, active LOW, sampled at the rising edge of the clock. When this signal is asserted, the address inputs are captured in the address register. A0 and A1 are also loaded into the 2-bit burst counter. | | $V_{\mathrm{DD}}$ | Supply | 45, 58, 109, 122 | 5V power supply to the core of the CY82C694 | | V <sub>SS</sub> | Supply | 46, 110, 123 | Ground. | | $V_{\mathrm{DDQ}}$ | Supply | 13, 25, 38, 64,<br>77, 89, 102, 128 | 5V or 3.3V power supply (Outputs) | ## Pin Description (continued) | Name | I/O | Pin Number | Description | |------------------|--------|-----------------------------------------------------------------|-------------------| | V <sub>SSQ</sub> | Supply | 1, 14, 26, 39 42,<br>43, 52, 59, 63,<br>65, 78, 90, 103,<br>113 | Ground (outputs). | # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......55°C to +125°C Supply Voltage on $V_{DD}$ Relative to $\mbox{GND}......-0.5\mbox{V}$ to +7.0V DC Input Voltage $^{[3]}$ ......-0.5V to $V_{DD}$ + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------|----------| | Static Discharge Voltage | . >2001V | | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature <sup>[4]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |---------------|---------------------------------------|-----------------|------------------| | Commercial | 0°C to +70°C | 5V ± 5% | $3.3V \pm 0.3V$ | | Extended Temp | –40°C to +85°C | 5V ± 5% | $3.3V \pm 0.3V$ | # **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | Min. | Max. | Unit | |------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|------------------------|------| | V <sub>OH</sub> | Output HIGH Voltage | $V_{DD}$ = Min., $I_{OH}$ = $-4.0$ mA | | 2.4 | $V_{\mathrm{DDQ}}$ | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{DD}$ = Min., $I_{OL}$ = 6.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[3]</sup> | | | -0.3 | 0.8 | ٧ | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DD}$ | | -1 | 1 | μΑ | | loz | Output Leakage Current | $GND \le V_I \le V_{DD_i}$ Output Disabled | | <b>-5</b> | 5 | μΑ | | los | Output Short Circuit Current <sup>[5]</sup> | V <sub>DD</sub> = Max., V <sub>OUT</sub> = GND | | | -300 | mA | | lcc | V <sub>DD</sub> Operating Supply Current | V <sub>DD</sub> = Max., lout = 0 mA,<br>f = f <sub>MAX</sub> = 1/t <sub>CYC</sub> | Com'l | | 400 | mA | | I <sub>SB1</sub> | Automatic CS Power-Down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f = f}_{MAX} \end{aligned}$ | Com'l | | 100 | mA | | I <sub>SB2</sub> | Automatic CS Power-Down<br>Current—CMOS Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or} \\ &\text{V}_{IN} \leq 0.3 \text{V, f} = 0^{\left[6\right]} \end{aligned}$ | Com'l | | 45 | mA | # Capacitance<sup>[7]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |--------------------------------|--------------------|-----------------------------------|------|------| | C <sub>IN</sub> : Addresses | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz, | 4.5 | pF | | C <sub>IN</sub> : Other Inputs | | V <sub>DD</sub> = 5.0V | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | #### Notes: - Minimum voltage equals –2.0V for pulse durations of less than 20 ns. $T_{\rm A}$ is the "instant on" case temperature. - Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. Inputs are disabled, clock is allowed to run at speed. Tested initially and after any design or process changes that may affect these parameters. Resistor values for V<sub>DDQ</sub>=5V are: R1=481Ω and R2=255Ω. Resistor values for V<sub>DDQ</sub>=3.3V are R1=317Ω and R2=348Ω. # **AC Test Loads and Waveforms** # Switching Characteristics Over the Operating Range<sup>[9]</sup> | Parameter | Description | CY82 | CY82C694 | | |-------------------|---------------------------------------------------|------|----------|------| | | | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 15 | | ns | | t <sub>CH</sub> | Clock HIGH | | | ns | | t <sub>CL</sub> | Clock LOW | | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 2.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | ns | | t <sub>CO</sub> | Data Output Valid After CLK Rise (Pipelined mode) | | 8.5 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 3 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 2.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | ns | | t <sub>WES</sub> | BWE, BW[7:0] Set-Up Before CLK Rise | 2.5 | | ns | | t <sub>WEH</sub> | BWE, BW[7:0] Hold After CLK Rise | 0.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 2.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 2.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | ns | | t <sub>CSS</sub> | Chip Select Set-Up | 2.5 | | ns | | t <sub>CSH</sub> | Chip Select Hold After CLK Rise | 0.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[10]</sup> | 2 | 6 | ns | | t <sub>CLZ</sub> | Clock to High-Z <sup>[10]</sup> | 0 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[10, 11]</sup> | 2 | 6 | ns | | t <sub>EOLZ</sub> | OE HIGH to Output Low-Z <sup>[10]</sup> | 0 | | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[10, 11]</sup> | | 6 | ns | Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified loL/loH and load capacitance. Shown in (a) and (b) of AC test loads. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OEV</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±200 mV from steady-state voltage. 11. At any given voltage and temperature, $t_{\rm EOHZ}$ min. is less than $t_{\rm EOV}$ min. # **Switching Waveforms** # Read Timing 694–4 #### Note: 12. $\overline{\text{CS}}$ signifies that all chip selects ( $\overline{\text{CS1}}$ , CS2, $\overline{\text{CS3}}$ , CS4, and $\overline{\text{CS5}}$ ) are all asserted active. # Switching Waveforms (continued) ## **Write Timing** 694–5 # Switching Waveforms (continued) ## Read/Write Timing # **Ordering Information** | Speed (ns) | Ordering Code | Package Name | Package Type | Operating Range | |------------|---------------|--------------|---------------|-----------------| | 8 | CY82C694-NC | N128 | 128-Lead PQFP | Commercial | | 8 | CG4969AT | N128 | 128-Lead PQFP | Extended Temp | Document #: 38-00459-D # **Package Diagram** #### 128-Lead Plastic Quad Flatpack <sup>©</sup> Cypress Semiconductor Corporation, 1997. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfurnion or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.