T-46-13-25 ### **PRELIMINARY** ## NMC27C020 2,097,152-Bit (256k x 8) UV Erasable CMOS PROM ### **General Description** The NMC27C020 is a high-speed 2048k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The NMC27C020 is designed to operate with a single +5V power supply with ±10% tolerance. The CMOS design allows the part to operate over Extended and Military Temperature Ranges. The NMC27C020 is packaged in a 32-pin dual in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability. #### **Features** - Clocked sense amps for fast access time down to 150 ns - Low CMOS power consumption - Active power: 110 mW max - Standby power: 0.55 mW max - Performance compatible to NSC800™ CMOS microprocessor - Single 5V power supply - Extended temperature range (NMC27C020QE), -40°C to +85°C and military temperature (NMC27C020QM), -55°C to +125°C, available - Pin compatible with NMOS bytewide 2 meg EPROMs - Fast and reliable programming (100 µs for most bytes) - Static operation—no clocks required - TTL. CMOS compatible inputs/outputs - TRI-STATE® output - Optimum EPROM for total CMOS systems - Manufacturer's identification code for automatic proaramming control - High current CMOS level output drivers ### **Block Diagram** #### Pin Names | A0~A17 | Addresses | |--------|---------------| | CE | Chip Enable | | ŌĒ | Output Enable | | 00-07 | Outputs | | PGM | Program | TL/D/9694-1 ### **Connection Diagram** | | | | _ | | |-----------------|-----------------|-----------------|----------------|-----------------| | 27C512<br>27512 | 27C256<br>27256 | 27C128<br>27128 | 27C64<br>2764 | 27C010<br>27010 | | | | | | VPP | | | 1 | İ | | A16 | | A15 | VPP | V <sub>PP</sub> | Vpp | A15 | | A12 | A12 | A12 | A12 | A12 | | A7 | A7 | A7 | A7 | A7 | | A6 | A6 | A6 | A6 | A6 | | A5 | A5 | A5 | A5 | A5 | | A4 | A4 | A4 | A4 | A4 | | А3 | A3 | A3 | A3 | A3 | | A2 | A2 | A2 | A2 | A2 | | A1 | A1 | A1 | A1 | A1 | | A0 | A0 | A0 | A0 | A0 | | 00 | 00 | 00 | 00 | 00 | | 01 | 01 | 01 | 01 | 01 | | 02 | 02 | 02 | O <sub>2</sub> | 02 | | GND | GND | GND | GND | GND | ### NMC27C020Q **Dual-In-Line Package** | Duai-m-Line | Fackage | |----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | V <sub>PP</sub> 1<br>A16 - 2<br>A15 - 3<br>A12 - 4<br>A7 - 5<br>A6 - 6<br>A5 - 7<br>A4 - 8<br>A3 - 9<br>A2 - 10<br>A <sub>1</sub> - 11 | 32 — V <sub>CC</sub> 31 — F <sub>GM</sub> 30 — A17 29 — A14 28 — A13 27 — A8 26 — A9 25 — A11 24 — ŌĒ 23 — A10 22 — CĒ | | A <sub>0</sub> — 12<br>O <sub>0</sub> — 13<br>O <sub>1</sub> — 14<br>O <sub>2</sub> — 15<br>GND — 16 | 21 - 0 <sub>7</sub><br>20 - 0 <sub>6</sub><br>19 - 0 <sub>5</sub><br>18 - 0 <sub>4</sub><br>17 - 0 <sub>3</sub> | T-46-13-25 | 27C010 | 27C64 | 27C128 | 27C256 | 27C512 | |--------|-------|--------|----------------|--------------------| | 27010 | 2764 | 27128 | 27256 | 27512 | | Vcc | | | | | | PGM | 1 | · | | | | NC | Vcc | Vcc | Vcc | Vcc | | A14 | PGM | PGM | A14 | A14 | | A13 | NC | A13 | A13 | A13 | | A8 | A8 | A8 | A8 | A8 | | A9 | A9 | A9 | A9 | A9 | | A11 | A11 | A11 | A11 | A11 | | ŌĒ | OE | Œ | ÕĒ | OE/V <sub>PF</sub> | | A10 | A10 | A10 | A10 | A10 | | CE | CE | CE | CE/PGN | CE | | 07 | 07 | 07 | 07 | 07 | | 06 | 06 | 06 | 06 | 06 | | 05 | 05 | 05 | 05 | O <sub>5</sub> | | 04 | 04 | 04 | 04 | 04 | | 03 | 03 | 03 | O <sub>3</sub> | O <sub>3</sub> | TL/D/9694-2 Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27C020 pins. #### Order Number NMC27C020Q See NS Package Number J32AQ ## Commercial Temperature Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$ | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | NMC27C020Q150 | 150 | | NMC27C020Q170 | 170 | | NMC27C020Q200 | 200 | | NMC27C020Q250 | 250 | # Extended Temperature Range ( $-40^{\circ}\text{C to} + 85^{\circ}\text{C})$ $V_{CC} = 5V \pm 10\%$ | ACC - 24 7 10 10 | | | | | |------------------------|------------------|--|--|--| | Parameter/Order Number | Access Time (ns) | | | | | NMC27C020QE170 | 170 | | | | | NMC27C020QE200 | 200 | | | | | NMC27C020QE200 | 200 | | | | # Military Temperature Range ( $-55^{\circ}$ C to $+125^{\circ}$ C) $V_{CC} = 5V \pm 10\%$ | *CC | | |------------------------|------------------| | Parameter/Order Number | Access Time (ns) | | NMC27C020QM170 | 170 | | NMC27C020QM200 | 200 | ### **COMMERCIAL TEMPERATURE RANGE** T-46-13-25 Absolute Maximum Ratings (Note 1) Temperature Under Blas -10°C to +80°C Storage Temperature $-65^{\circ}\text{C to} + 150^{\circ}\text{C}$ All Input Voltages except A9 with Respect to Ground (Note 10) +6.5V to -0.6V All Output Voltages with Respect to Ground (Note 10) V<sub>CC</sub>+1.0V to GND-0.6V V<sub>PP</sub> Supply Voltage and A9 with Respect to Ground with Respect to Ground During Programming g Programming +14.0V to −0.6V V<sub>CC</sub> Supply Voltage with Respect to Ground +7.0V to -0.6V Power Dissipation Lead Temperature (Soldering, 10 sec.) 1.0W 300°C ESD Rating (Mil Spec 883C, Method 3015.2) 2000V **Operating Conditions** (Note 7) Temperature Range 0°C to +70°C V<sub>CC</sub> Power Supply 5V ±10% ### **READ OPERATION** ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|---------------------|-----|---------------------|-------| | <sup>1</sup> LI | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | - | 1 | μΑ | | l <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or GND, $\overline{CE} = V_{IH}$ | | | 1 | μΑ | | I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | $\overline{CE} = V_{ L}$ , f = 5 MHz<br>Inputs = $V_{ H}$ or $V_{ L}$ , I/O = 0 mA | | 15 | 30 | mA | | I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | CE = GND, f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA | | 10 | 20 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby)<br>TTL Inputs | CE = V <sub>IH</sub> | | 0.1 | 1 | mA | | ICCSB2 | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | CE = V <sub>CC</sub> | | 0.5 | 100 | μΑ | | lpp | V <sub>PP</sub> Load Current | $V_{PP} = V_{CC}$ | | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.2 | | 0,8 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.40 | ٧ | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = −2.5 mA | 3.5 | | | ٧ | | V <sub>OL2</sub> | Output Low Voltage | I <sub>OL</sub> = 10 μA | | | 0.1 | ٧ | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = -10 μA | V <sub>CC</sub> 0.1 | | | V | ### **AC Electrical Characteristics** | | | | NMC27C020 | | | | | | | | | | | |------------------|----------------------------------------------------------------------|----------------------------------------------------|-----------|-----|-----------|-----|---------|-----|------|-----|------|--|-------| | Symbol | Parameter | Conditions | Q 150 | | Q150 Q170 | | Q150 Q1 | | Q200 | | Q250 | | Units | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | t <sub>ACC</sub> | Address to Output Delay | CE = OE = V <sub>IL</sub><br>PGM = V <sub>IH</sub> | | 150 | | 170 | | 200 | | 250 | ns | | | | tCE | CE to Output Delay | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$ | | 150 | | 170 | | 200 | | 250 | ns | | | | toE | OE to Output Delay | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$ | | 60 | | 75 | | 75 | | 100 | ns | | | | t <sub>DF</sub> | OE High to Output Float | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$ | 0 | 50 | 0 | 55 | 0 | 55 | 0 | 60 | ns | | | | t <sub>CF</sub> | CE High to Output Float | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$ | 0 | 50 | 0 | 55 | 0 | 55 | 0 | 60 | ns | | | | tон | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | CE = OE = V <sub>IL</sub><br>PGM = V <sub>IH</sub> | 0 | | 0 | | 0 | | 0 | | ns | | | ### **MILITARY AND EXTENDED TEMPERATURE RANGE** ### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Temperature Under Bias Operating Temp. Range Storage Temperature -65°C to +150°C All Input Voltages except A9 with Respect to Ground (Note 10) +6.5V to -0.6V All Output Voltages with Respect to Ground (Note 10). V<sub>CC</sub>+1.0V to GND-0.6V V<sub>PP</sub> Supply Voltage and A9 with Respect to Ground **During Programming** + 14.0V to -0.6V T-46-13-25 V<sub>CC</sub> Supply Voltage with +7.0V to -0.6V Respect to Ground **Power Dissipation** 1.0W Lead Temperature (Soldering, 10 sec.) 300°C **ESD** Rating (Mil Spec 883C, Method 3015.2) 2000V ### **Operating Conditions** (Note 7)- Temperature Range NMC27C020QE120, 150, 200 -40°C to +85°C NMC27C020QM150, 200 -55°C to +125°C V<sub>CC</sub> Power Supply 5V ±10% ### **READ OPERATION** ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------| | լը | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 10 | μΑ | | ILO | Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or GND, $\overline{\text{CE}}$ = V <sub>IH</sub> | | | 10 | μΑ | | I <sub>CC1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | $\overline{CE} = V_{ L}$ , f = 5 MHz<br>Inputs = $V_{ H}$ or $V_{ L}$ , I/O = 0 mA | | 15 | 30 | mA | | I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | $\overline{CE} = GND, f = 5 MHz$<br>Inputs = $V_{CC}$ or GND, I/O = 0 mA | | 10 | 20 | mA | | ICCSB1 | V <sub>CC</sub> Current (Standby)<br>TTL Inputs | CE = V <sub>IH</sub> | | 0.1 | 1 | mA | | CCSB2 | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | CE = V <sub>CC</sub> | | 0.5 | 100 | μΑ | | lpp | V <sub>PP</sub> Load Current | V <sub>PP</sub> = V <sub>CC</sub> | | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.2 | | 0.8 | ٧ | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.40 | ٧ | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -1.6 mA | 3.5 | | | ٧ | | V <sub>OL2</sub> | Output Low Voltage | I <sub>OL</sub> = 10 μA | | | 0.1 | ٧ | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = 10 μA | V <sub>CC</sub> - 0.1 | | | V | #### **AC Electrical Characteristics** | | | | NMC27C020Q | | | | | | | | |-----------------|----------------------------------------------------------------------|----------------------------------------------------|------------|------|-----------------|-----|-------|------------|----|-------| | Symbol | Parameter | Conditions | E | E150 | E150 E170, M170 | | M 170 | E200, M200 | | Units | | | | | Min | Max | Min | Max | Min | Max | | | | tACC | Address to Output Delay | CE = OE = V <sub>IL</sub><br>PGM = V <sub>IH</sub> | | 150 | | 170 | | 200 | ns | | | t <sub>CE</sub> | CE to Output Delay | $\overline{OE} = V_{IL}, \overline{PGM} = V_{IH}$ | | 150 | | 170 | | 200 | ns | | | toE | OE to Output Delay | $\overline{CE} = V_{IL}, \overline{PGM} = V_{IH}$ | | 60 | | 75 | | 75 | ns | | | tor | OE High to Output Float | CE = V <sub>IL</sub> , PGM = V <sub>IH</sub> | 0 | 50 | 0 | 55 | 0 | 55 | ns | | | t <sub>CF</sub> | CE High to Output Float | OE = V <sub>IL</sub> , PGM = V <sub>IH</sub> | 0 | 50 | 0 | 55 | 0 | 55 | ns | | | tон | Output Hold from Addresses,<br>CE or OE, Whichever<br>Occurred First | CE = OE = V <sub>IL</sub><br>PGM = V <sub>IH</sub> | 0 | | 0 | | 0 | | ns | | ~T-46-13-25 Capacitance T<sub>A</sub> = +25°C, f = 1 MHz (Note 2) | <u>_</u> | | | | | | |------------------|--------------------|-----------------------|-----|-----|-------| | Symbol | Parameter | Conditions | Тур | Max | Units | | CIN | Input Capacitance | V <sub>IN</sub> = 0V | 9 | 15 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 12 | 15 | pF | #### **AC Test Conditions** **Output Load** 1 TTL Gate and C<sub>L</sub> = 100 pF (Note 8) Timing Measurement Reference Level Inputs Outputs 0.8V and 2V 0.8V and 2V Input Rise and Fall Times Input Pulse Levels ≤5 ns 0.45V to 2.4V ## AC Waveforms (Notes 6, 7 & 9) TL/D/9694-3 Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operations of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. Note 3: $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}} - t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impacting $t_{\text{ACC}}$ . Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows: High to TRI-STATE, the measured V<sub>OL1</sub> (DC) - 0.10V; Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V. Note 5: TRI-STATE may be attained using $\overline{\text{OE}}$ or $\overline{\text{CE}}.$ Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between $V_{\text{CC}}$ and GND. Note 7: The outputs must be restricted to V<sub>CC</sub> + 1.0V to avoid latch-up and device damage. Note 8: 1 TTL Gate: $I_{OL}=$ 1.6 mA, $I_{OH}=-400~\mu A$ . $C_L$ : 100 pF includes fixture capacitance. Note 9: $V_{PP}$ may be connected to $V_{CC}$ except during programming. Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max. | Programming Characteristics (Notes 1, 2, 3 & 4) | | | | | | | | | |-------------------------------------------------|------------------------------------------------------------|-----------------------------------------------|------|-------|------|-------|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | | | tas | Address Setup Time | | 1 | | | μs | | | | toes | OE Setup Time | | 1 | | | μs | | | | tces | CE Setup Time | | 1 | | | μs | | | | t <sub>DS</sub> | Data Setup Time | | 1 | | | μs | | | | typs | V <sub>PP</sub> Setup Time | | 1 | | | με | | | | tvcs | V <sub>CC</sub> Setup Time | | 1 | | | μs | | | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | | | t <sub>DH</sub> | Data Hold Time | | 1 | | | με | | | | tor | Output Enable to Output Float Delay | CE = VIL | 0. | | 60 | ns | | | | tpw | Program Pulse Width | | 95 | 100 | 105 | μs | | | | toE | Data Valid from OE | CE = VIL | | | 100 | ns | | | | lpp | V <sub>PP</sub> Supply Current During<br>Programming Pulse | CE = V <sub>IL</sub><br>PGM = V <sub>IL</sub> | | | 30 | mA | | | | Ico | V <sub>CC</sub> Supply Current | | | | 10 | mA | | | | TA | Temperature Ambient | | 20 | 25 | 30 | °C | | | | Vcc | Power Supply Voltage | | 6.0 | 6,25 | 6.5 | V | | | | Vpp | Programming Supply Voltage | | 12.5 | 12.75 | 13.0 | V | | | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | V | | | | ViH | Input High Voltage | | 2.4 | 4.0 | | V | | | | tin | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | | | t <sub>OUT</sub> | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | | ### **Programming Waveforms** (Note 3) T-46-13-25 TL/D/9694-4 Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to VPP or VCC. Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device, Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings. The Min and Max Limit Parameters are Design parameters, not Tested or guaranteed. #### T-46-13-25 **Functional Description** #### **DEVICE OPERATION** The six modes of operation of the NMC27C020 are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are VCC and VPP. The VPP power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The V<sub>CC</sub> power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes. #### **Read Mode** The NMC27C020 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tCE). Data is available at the outputs tOE after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tACC - tOE. The sense amps are clocked for fast access time. VCC should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data. #### Standby Mode The NMC27C020 has a standby mode which reduces the active power dissipation by over 99%, from 110 mW to 0.55 mW. The NMC27C020 are placed in the standby mode by applying a CMOS high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input. #### **Output OR-Tying** Because NMC27C020s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not To most efficiently use these two control lines, it is recommended that CE be decoded and used as the primary device selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. #### **Programming** CAUTION: Exceeding 14V on the VPP or A9 pin will damage the NMC27C020. Initially, and after each erasure, all bits of the NMC27C020 are in the "1" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The NMC27C020 is in the programming mode when the Vpp power supply is at 12.75V and OE is at VIH. It is required that at least a 0.1 µF capacitor be placed across VPP, VCC to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, an active low TTL program pulse is applied to the PGM input. A program pulse must be applied at each address location to be programmed. The NMC27C020 is programmed with the Fast Programming Algorithm shown in Figure 1. Each address is programmed with a series of 100 $\mu s$ pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 µs pulse. The NMC27C020 must not be programmed with a DC signal applied to the PGM Programming multiple NMC27C020s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel NMC27C020s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled NMC27C020s. #### **Program Inhibit** Programming multiple NMC27C020s in parallel with different data is also easily accomplished. Except for $\overline{\text{CE}}$ , all like inputs (including OE and PGM) of the parallel NMC27C020s may be common. A TTL low level program pulse applied to an NMC27C020 PGM input with CE at VII, and VPP at 12.75V will program that NMC27C020. A TTL high level CE input inhibits the other NMC27C020s from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with Vpp at 12.75V. Vpp must be at V<sub>CC</sub> except during programming and program verify. #### Manufacturer's Identification Code The NMC27C020 has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code. T-46-13-25 ### Functional Description (Continued) ### **TABLE I. Mode Selection** Outputs ŌĒ PGM Vpp Vcc CE Pins (13-15, 17-21) (31)(1) (32)(24)Mode (22)5٧ DOUT $V_{IL}$ $V_{IH}$ V<sub>CC</sub> VIL Read 5V Hi-Z Vcc Don't Care Don't Care VIH Standby Hi-Z 5٧ Vcc Don't Care ViH $V_{iH}$ **Output Disable** 6.25V DIN 12.75V $V_{\text{IL}}$ $V_{IH}$ VIL Program 6.25V DOUT 12.75V $V_{IL}$ $V_{iH}$ **Program Verify** VIL Hi-Z 6.25V 12.75V Don't Care Program Inhibit $V_{IH}$ Don't Care ### TABLE II. Manufacturer's Identification Code | Pins | A0<br>(12) | O <sub>7</sub> (21) | O <sub>6</sub> (20) | O <sub>5</sub> (19) | O <sub>4</sub><br>(18) | O <sub>3</sub> (17) | O <sub>2</sub><br>(15) | O <sub>1</sub> (14) | O <sub>0</sub><br>(13) | Hex<br>Data | |-------------------|------------|---------------------|---------------------|---------------------|------------------------|---------------------|------------------------|---------------------|------------------------|-------------| | Manufacturer Code | VIL | 1 | 0 | 0 | 0 | 1 | 1_ | 1 | 1 | 8F | | Device Code | VIH | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 07 | The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for the NMC27C020 is "8F07", where "8F" designates that it is made by National Semiconductor, and "07" designates a 2 Megabit byte-wide part. The code is accessed by applying 12V $\pm 0.5$ V to address pin A9. Addresses A1-A8, A10-A17, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at $V_{\mbox{\scriptsize IH}}$ for the device code. The code is read on the eight data pins, Oo-O7. Proper code access is only guaranteed at 25°C ±5°C. ### **ERASURE CHARACTERISTICS** The erasure characteristics of the NMC27C020 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å After programming, opaque labels should be placed over the NMC27C020 window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the NMC27C020 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15W-sec/cm2. The NMC27C020 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table III shows the minimum NMC27C020 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer)-the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu F$ ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 $\mu\text{F}$ bulk electrolytic capacitor should be used between VCC and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. TABLE III. NMC27C020 Minimum Erasure Time | Light intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | | | | |--------------------------------------|---------------------------|--|--|--| | 15,000 | 20 | | | | | 10,000 | 25 | | | | | 5,000 | 50 | | | |