## M29KW032E # 32 Mbit (2Mb x16, Uniform Block) 3V Supply LightFlash Memory PRODUCT PREVIEW ### **FEATURES SUMMARY** - SUPPLY VOLTAGE - V<sub>CC</sub> = 2.7V to 3.6V for Read - V<sub>PP</sub> = 11.4V to 12.6V for Program and Erase - ACCESS TIME: 90, 110ns - PROGRAMMING TIME - 9μs per Word typical - Multiple Word Programming Option (4s typical Chip Program) - ERASE TIME - 21s typical factory Chip Erase - UNIFORM BLOCKS - 16 blocks of 2 Mbits - PROGRAM/ERASE CONTROLLER - Embedded Word Program algorithms - 10,000 PROGRAM/ERASE CYCLES per BLOCK - ELECTRONIC SIGNATURE - Manufacturer Code: 0020h - Device Code: 88ACh ### Figure 1. Packages ### M29KW032E ### **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |-------------------------------------------------------------------|----| | Figure 1. Packages | 1 | | Table 1. Signal Names | | | Figure 3. TFBGA Connections (Top view through package) | 5 | | Figure 4. TSOP Connections | | | Table 2. Block Addresses | | | | _ | | SIGNAL DESCRIPTIONS | | | Address Inputs (A0-A20) | 7 | | Data Inputs/Outputs (DQ0-DQ7) | 7 | | Data Inputs/Outputs (DQ8-DQ15) | 7 | | Chip Enable (E) | 7 | | Output Enable (G) | 7 | | Write Enable (W) | | | Reset (RP) | | | Ready/Busy Output (RB) | | | V <sub>CC</sub> Supply Voltage | | | V <sub>PP</sub> Program Supply Voltage | | | Vss Ground | 7 | | BUS OPERATIONS | 8 | | Bus Read | | | Bus Write. | | | Output Disable. | | | Standby | | | Automatic Standby | | | Electronic Signature | | | Table 3. Bus Operations | | | Table 5. Dus Operations | 0 | | COMMAND INTERFACE | 9 | | Read/Reset Command | 9 | | Auto Select Command | 9 | | Word Program Command | 9 | | Multiple Word Program Command | 9 | | Setup Phase | 9 | | Program Phase | 9 | | Verify Phase | 10 | | Exit Phase | 10 | | Block Erase Command | | | Chip Erase Command | 10 | | Table 4. Standard Commands | 11 | | Table 5. Multiple Word Program Command | | | Table 6. Program, Erase Times and Program, Erase Endurance Cycles | | | Figure 5. Multiple Word Program Flowchart | 12 | | STATUS REGISTER | 13 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Data Polling Bit (DQ7) | 13 | | Toggle Bit (DQ6) | | | Error Bit (DQ5) | 13 | | VPP Status Bit (DQ4) | | | Erase Timer Bit (DQ3) | | | Alternative Toggle Bit (DQ2) | | | Multiple Word Program Bit (DQ0) | | | Table 7. Status Register Bits | | | Figure 7. Data Toggle Flowchart | | | | | | MAXIMUM RATING | 15 | | Table 8. Absolute Maximum Ratings | 15 | | DC and AC PARAMETERS | 16 | | Table 9. Operating and AC Measurement Conditions | 16 | | Figure 8. AC Measurement I/O Waveform | | | Figure 9. AC Measurement Load Circuit | 16 | | Table 10. Device Capacitance | | | Table 11. DC Characteristics | | | Figure 10. Read AC Waveforms | | | Table 12. Read AC Characteristics | | | Figure 11. Write AC Waveforms, Write Enable Controlled | | | Table 13. Write AC Characteristics, Write Enable Controlled | | | Figure 12. Write AC Waveforms, Chip Enable Controlled | | | Figure 13. Reset AC Waveforms. | | | Table 15. Reset AC Characteristics | | | | | | PACKAGE MECHANICAL | | | Figure 14. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline | | | Table 16. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Da | | | Figure 15. TFBGA48 6x9mm - 8x6 ball array, 0.80 mm pitch, Bottom View Package Outline . | | | Table 17. TFBGA48 6x9mm - 8x6 ball array, 0.80 mm pitch, Package Mechanical Data | | | Figure 16. TFBGA48 Daisy Chain - Package Connections (Top view through package) Figure 17. TFBGA48 Daisy Chain - PCB Connections (Top view through package) | | | rigure 17. Tr boa46 baisy chain - Pob connections (rop view tillough package) | 21 | | PART NUMBERING | 28 | | Table 18. Ordering Information Scheme | | | Table 19. Daisy Chain Ordering Scheme | 28 | | REVISION HISTORY | 29 | | Table 20. Document Revision History | 29 | ### SUMMARY DESCRIPTION The M29KW032E is a 32 Mbit (2Mb x16) non-volatile memory that can be read, erased and reprogrammed. Read operations can be performed using a single low voltage (2.7 to 3.6V) supply. Program and Erase operations require an additional $V_{PP}$ (11.4 to 12.6) power supply. On power-up the memory defaults to its Read mode where it can be read in the same way as a ROM or EPROM. The memory is divided into 16 uniform blocks that can be erased independently so it is possible to preserve valid data while old data is erased (see Figures 2, Block Addresses). Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller (P/E.C.) simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. Figure 2. Logic Diagram The M29KW032E features a new command, Multiple Word Program, used to program large streams of data. It greatly reduces the total programming time when a large number of Words are written to the memory at any one time. Using this command the entire memory can be programmed in 2s, compared to 9s using the standard Word Program. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with JEDEC standards. Chip Enable, Output Enable and Write Enable signals control the bus operation of the memory. They allow simple connection to most microprocessors, often without additional logic. The memory is offered in TSOP48 (12 x 20mm) and TFBGA48 (6 x 9mm, 0.8mm pitch) packages. The memory is supplied with all the bits erased (set to '1'). **Table 1. Signal Names** | A0-A20 | Address Inputs | |-----------------|------------------------------| | DQ0-DQ15 | Data Inputs/Outputs | | Ē | Chip Enable | | G | Output Enable | | $\overline{W}$ | Write Enable | | RP | Reset | | RB | Ready/Busy Output | | Vcc | Supply Voltage read | | V <sub>PP</sub> | Supply Voltage program erase | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | AI04372 Figure 4. TSOP Connections **Table 2. Block Addresses** | Block Number | Address Range | |--------------|-----------------| | 16 | 1E0000h-1FFFFh | | 15 | 1C0000h-1DFFFFh | | 14 | 1A0000h-1BFFFFh | | 13 | 180000h-19FFFFh | | 12 | 160000h-17FFFFh | | 11 | 140000h-15FFFFh | | 10 | 120000h-13FFFFh | | 9 | 100000h-11FFFFh | | 8 | 0E0000h-0FFFFh | | 7 | 0C0000h-0DFFFFh | | 6 | 0A0000h-0BFFFFh | | 5 | 080000h-09FFFFh | | 4 | 060000h-07FFFh | | 3 | 040000h-05FFFFh | | 2 | 020000h-03FFFFh | | 1 | 000000h-01FFFFh | #### SIGNAL DESCRIPTIONS See Figure 2, Logic Diagram, and Table 1, Signal Names, for a brief overview of the signals connected to this device. Address Inputs (A0-A20). The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Program/Erase Controller. **Data Inputs/Outputs (DQ0-DQ7).** The Data Inputs/Outputs outputs the data stored at the selected address during a Bus Read operation. During Bus Write operations they represent the commands sent to the Command Interface of the Program/Erase Controller. Data Inputs/Outputs (DQ8-DQ15). The Data Inputs/Outputs output the data stored at the selected address during a Bus Read operation. During Bus Write operations the Command Register does not use these bits. When reading the Status Register these bits should be ignored. Chip Enable ( $\overline{E}$ ). The Chip Enable, $\overline{E}$ , activates the memory, allowing Bus Read and Bus Write operations to be performed. When Chip Enable is High, V<sub>IH</sub>, all other pins are ignored. Output Enable $(\overline{G})$ . The Output Enable, $\overline{G}$ , controls the Bus Read operation of the memory. Write Enable ( $\overline{W}$ ). The Write Enable, $\overline{W}$ , controls the Bus Write operation of the memory's Command Interface. **Reset (RP).** The Reset pin can be used to apply a Hardware Reset to the memory. A Hardware Reset is achieved by holding Reset Low, $V_{IL}$ , for at least $t_{PLPX}$ . After Reset goes High, $V_{IH}$ , the memory will be ready for Bus Read and Bus Write operations after $t_{PHEL}$ or $t_{RHEL}$ , whichever occurs last. See the Ready/Busy Output section, Table 15 and Figure 13, Reset AC Characteristics for more details. Ready/Busy Output (RB). The Ready/Busy pin is an open-drain output that can be used to identify when the memory array can be read. Ready/Busy is high-impedance during Read mode and Auto Select mode. After a Hardware Reset, Bus Read and Bus Write operations cannot begin until Ready/Busy becomes high-impedance. See Table 15 and Figure 13, Reset AC Characteristics. During Program or Erase operations Ready/Busy is Low, $V_{OL}$ . Ready/Busy will remain Low during Read/Reset commands or Hardware Resets until the memory is ready to enter Read mode. The use of an open-drain output allows the Ready/ Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. $V_{CC}$ Supply Voltage. The $V_{CC}$ Supply Voltage supplies the power for Read operations. The Command Interface is disabled when the $V_{CC}$ Supply Voltage is less than the Lockout Voltage, $V_{LKO}$ . This prevents Bus Write operations from accidentally damaging the data during power up, power down and power surges. If the Program/ Erase Controller is programming or erasing during this time then the operation aborts and the memory contents being altered will be invalid. A 0.1 $\mu$ F capacitor should be connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations, I<sub>CC3</sub>. ${ m V_{PP}}$ Program Supply Voltage. ${ m V_{PP}}$ is both a power supply and Write Protect pin. The two functions are selected by the voltage range applied to the pin. The Supply Voltage ${ m V_{CC}}$ must be applied before the Program Supply Voltage ${ m V_{PP}}$ . If V<sub>PP</sub> is in the range 11.4V to 12.6V it acts as a power supply pin for program and erase operations. V<sub>PP</sub> must be stable until the Program/Erase algorithm is completed. If V<sub>PP</sub> is kept in a low voltage range (0V to 3.6V) V<sub>PP</sub> is seen as a Write Protect pin. In this case a voltage lower than V<sub>HH</sub> gives an absolute protection against program or erase, while V<sub>PP</sub> in the range of V<sub>HH</sub> enables these functions (see Table 11, DC Characteristics for the relevant values). Note that V<sub>PP</sub> must not be left floating or unconnected as the device may become unreliable. **Vss Ground.** The $V_{SS}$ Ground is the reference for all voltage measurements. 57 ### **BUS OPERATIONS** There are six standard bus operations that control the device. These are Bus Read, Bus Write, Output Disable, Standby, Automatic Standby and Electronic Signature. See Tables 3, Bus Operations, for a summary. Typically glitches of less than 5ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus operations. **Bus Read.** Bus Read operations read from the memory cells, or specific registers in the Command Interface. A valid Bus Read operation involves setting the desired address on the Address Inputs, applying a Low signal, $V_{IL}$ , to Chip Enable and Output Enable and keeping Write Enable High, $V_{IH}$ . The Data Inputs/Outputs will output the value, see Figure 10, Read Mode AC Waveforms, and Table 12, Read AC Characteristics, for details of when the output becomes valid. **Bus Write.** Bus Write operations write to the Command Interface. A valid Bus Write operation begins by setting the desired address on the Address Inputs. The Address Inputs are latched by the Command Interface on the falling edge of Chip Enable or Write Enable, whichever occurs last. The Data Inputs/Outputs are latched by the Command Interface on the rising edge of Chip Enable or Write Enable, whichever occurs first. Output Enable must remain High, V<sub>IH</sub>, during the whole Bus Write operation. See Figures 11 and 12, Write AC Waveforms, and Tables 13 and 14, Write AC Characteristics, for details of the timing requirements. Output Disable. The Data Inputs/Outputs are in the high impedance state when Output Enable is High, $V_{\text{IH}}$ . **Standby.** When Chip Enable is High, $V_{IH}$ , the memory enters Standby mode and the Data Inputs/Outputs pins are placed in the high-impedance state. To reduce the Supply Current to the Standby Supply Current, $I_{CC2}$ , Chip Enable should be held within $V_{CC}\pm0.2V$ . For the Standby current level see Table 11, DC Characteristics. During program or erase operations the memory will continue to use the Program/Erase Supply Current, I<sub>CC3</sub>, for Program or Erase operations until the operation completes. Automatic Standby. If CMOS levels ( $V_{CC}\pm0.2V$ ) are used to drive the bus and the bus is inactive for 150ns or more the memory enters Automatic Standby where the internal Supply Current is reduced to the Standby Supply Current, $I_{CC2}$ . The Data Inputs/Outputs will still output data if a Bus Read operation is in progress. **Electronic Signature.** The memory has two codes, the manufacturer code and the device code, that can be read to identify the memory. These codes can be read by applying the signals listed in Tables 3, Bus Operations. **Table 3. Bus Operations** | Operation | Ē | G | w | V <sub>PP</sub> | Address Inputs<br>A0-A20 | Data Inputs/Outputs<br>DQ15-DQ0 | |---------------------------|-----------------|-----------------|-----------------|--------------------------------|--------------------------------------------------------------------------------------------|---------------------------------| | Bus Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | XX <sup>(4)</sup> | Cell Address | Data Output | | Bus Write | V <sub>IL</sub> | V <sub>IH</sub> | VIL | V <sub>HH</sub> <sup>(3)</sup> | Command Address | Data Input | | Output Disable | Х | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Hi-Z | | Standby | V <sub>IH</sub> | Х | Х | Х | Х | Hi-Z | | Read Manufacturer<br>Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | XX | A0 = V <sub>IL</sub> , A1 = V <sub>IL</sub> ,<br>Others V <sub>IL</sub> or V <sub>IH</sub> | 0020h | | Read Device Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | XX | A0 = V <sub>IH</sub> , A1 = V <sub>IL</sub> ,<br>Others V <sub>IL</sub> or V <sub>IH</sub> | 88ACh | Note: 1. $X = V_{IL}$ or $V_{IH}$ . - 2. $XX = V_{IL}$ , $V_{IH}$ or $V_{HH}$ - 3. Not necessary for Auto Select or Read/Reset commands. - 4. When reading the Status Register during Program or Erase operations, $V_{PP}$ must be kept at $V_{HH}$ . ### **COMMAND INTERFACE** All Bus Write operations to the memory are interpreted by the Command Interface. Commands consist of one or more sequential Bus Write operations. Failure to observe a valid sequence of Bus Write operations will result in the memory returning to Read mode. The long command sequences are imposed to maximize data security. Refer to Tables 4 and 5, for a summary of the commands. ### Read/Reset Command. The Read/Reset command returns the memory to its Read mode where it behaves like a ROM or EPROM, unless otherwise stated. It also resets the errors in the Status Register. Either one or three Bus Write operations can be used to issue the Read/Reset command. The Read/Reset Command can be issued, between Bus Write cycles before the start of a program or erase operation, to return the device to read mode. Once the program or erase operation has started the Read/Reset command is no longer accepted. The Read/Reset command is executed regardless of the value of VPP (VIL, VIH or VHH). ### **Auto Select Command.** The Auto Select command is used to read the Manufacturer Code and the Device Code. Three consecutive Bus Write operations are required to issue the Auto Select command. Once the Auto Select command is issued the memory remains in Auto Select mode until a Read/Reset command is issued, all other commands are ignored. The Auto Select command is executed regardless of the value of $V_{PP}$ ( $V_{IL}$ , $V_{IH}$ or $V_{HH}$ ). From the Auto Select mode the Manufacturer Code can be read using a Bus Read operation with $A0 = V_{IL}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . The Device Code can be read using a Bus Read operation with $A0 = V_{IH}$ and $A1 = V_{IL}$ . The other address bits may be set to either $V_{IL}$ or $V_{IH}$ . ### Word Program Command. The Word Program command can be used to program a Word to the memory array. $V_{PP}$ must be set to $V_{HH}$ during Word Program. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored, the data will remain unchanged and the device will revert to Read/Reset mode. The command requires four Bus Write operations, the final write operation latches the address and data in the internal state machine and starts the Program/Erase Controller. During the program operation the memory will ignore all commands. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 6. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the program operation has completed the memory will return to the Read mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. Note that the Program command cannot change a bit set at '0' back to '1'. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from '0' to '1'. ### **Multiple Word Program Command** The Multiple Word Program command can be used to program large streams of data. It greatly reduces the total programming time when a large number of Words are written to the memory at any one time. $V_{PP}$ must be set to $V_{HH}$ during Multiple Word Program. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored, the data will remain unchanged and the device will revert to Read/Reset mode. It has four phases: the Setup Phase to initiate the command, the Program Phase to program the data to the memory, the Verify Phase to check that the data has been correctly programmed and reprogram if necessary and the Exit Phase. **Setup Phase.** The Multiple Word Program command requires three Bus Write operations to initiate the command (refer to Table 5, Multiple Word Program Command and Figure 5, Multiple Word Program Flowchart). The Status Register Toggle bit (DQ6) should be checked to verify that the operation has started and the Multiple Word Program bit (DQ0) checked to verify that the P/E.C. is ready for the first Word. **Program Phase.** The Program Phase requires n+1 cycles, where n is the number of Words, to execute the programming phase (refer to Table 5, Multiple Word Program Command and Figure 5, Multiple Word Program Flowchart). Three successive steps are required to issue and execute the Program Phase of the command. - 1. The fourth Bus Write operation of the command latches the Start Address and the first Word to be programmed. The Status Register Multiple Word Program bit (DQ0) should be read to check that the P/E.C. is ready for the next Word. - Each subsequent Word to be programmed is latched with a new Bus Write operation. The address can remain the Start Address, be incremented or be any address in the same block, as the device automatically increments the address with each sucssesive Bus Write cycle. If the command is used to program in more than one block then the address must remain in the starting block as any address that is not in the same block as the Start Address terminates the Program operation. The Status Register Multiple Word Program bit (DQ0) must be read between each Bus Write cycle to check that the P/E.C. is ready for the next Word. Finally, after all Words have been programmed, write one Bus Write operation to any address outside the block containing the Start Address, to terminate the programming phase. The memory is now set to enter the Verify Phase. Verify Phase. The Verify Phase is similar to the Program Phase in that all Words must be resent to the memory for them to be checked against the programmed data. If the check fails the P/E.C will try to reprogram the correct data. The P/E.C will remain busy until the correct data has been successfully programmed. The Verify Phase is mandatory. If the Verify Phase is not executed the programmed data cannot be guaranteed. Three successive steps are required to execute the Verify Phase of the command. - Use one Bus Write operation to latch the Start Address and the first Word, to be verified. The Status Register Multiple Word Program bit (DQ0) should be read to check that the P/E.C. is ready for the next Word. - 2. Each subsequent Word to be verified is latched with a new Bus Write operation. If any address that is not in the same block as the Start Address is given, the Verify operation terminates. The Status Register Multiple Word Program (DQ0) must be read to check that the P/E.C. is ready for the next Word. - Finally, after all Words have been verified, write one Bus Write operation to any address outside the block containing the Start Address, to terminate the Verify Phase. **Exit Phase**. Read the Status Register to verify that DQ6 has stopped toggling. If the Verify Phase is successfully completed the memory returns to the Read mode. If the P/E.C. fails to reprogram a given location, the Verify Phase will terminate and Error bit DQ5 will be set in the Status Register. If the error is due to a $V_{PP}$ failure DQ4 will also be set. If the operation fails a Read/Reset command must be issued to return the device to Read mode. It is not possible to issue any command to abort or pause the operation. Typical program times are given in Table 6. Bus Read operations during the program operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. cannot change a bit set at '0' back to '1'. One of the Erase Commands must be used to set all the bits in a block or in the whole memory from '0' to '1'. **Block Erase Command.** Note that the Multiple Word Program command The Block Erase command can be used to erase a block. It sets all of the bits in the block to '1'. All previous data in the block is lost. $V_{PP}$ must be set to $V_{HH}$ during Block Erase. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored, the data will remain unchanged and the device will revert to Read/Reset mode. Six Bus Write operations are required to select the block . The Block Erase operation starts the Program/Erase Controller after the last Bus Write operation. The Status Register can be read after the sixth Bus Write operation. See the Status Register for details on how to identify if the Program/Erase Controller has started the Block Erase operation. During the Block Erase operation the memory will ignore all commands. Typical block erase times are given in Table 6. All Bus Read operations during the Block Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Block Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read mode. ### Chip Erase Command. The Chip Erase command can be used to erase the entire memory. It sets all of the bits in the memory to '1'. All previous data in the memory is lost. $V_{PP}$ must be set to $V_{HH}$ during Chip Erase. If $V_{PP}$ is set to either $V_{IL}$ or $V_{IH}$ the command will be ignored, the data will remain unchanged and the device will revert to Read/Reset mode. Six Bus Write operations are required to issue the Chip Erase Command and start the Program/Erase Controller During the erase operation the memory will ignore all commands. It is not possible to issue any command to abort the operation. Typical chip erase times are given in Table 6. All Bus Read operations during the Chip Erase operation will output the Status Register on the Data Inputs/Outputs. See the section on the Status Register for more details. After the Chip Erase operation has completed the memory will return to the Read Mode, unless an error has occurred. When an error occurs the memory will continue to output the Status Register. A Read/Reset command must be issued to reset the error condition and return to Read Mode. **Table 4. Standard Commands** | | ۲ | | | | | Bus | s Write | Operation | ons | | | | | |----------------|------|------|-----|------|-----|------|---------|-----------|-----|------|-----|------|----| | Command Length | angt | 1: | st | 2r | nd | 31 | rd | 41 | :h | 51 | th | 61 | :h | | | Add | Data | Add | Data | Add | Data | Add | Data | Add | Data | Add | Data | | | Pood/Poost | 1 | Х | F0 | | | | | | | | | | | | Read/Reset 3 | 3 | 555 | AA | 2AA | 55 | Х | F0 | | | | | | | | Auto Select | 3 | 555 | AA | 2AA | 55 | 555 | 90 | | | | | | | | Word Program | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | Block Erase | 6+ | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | ВА | 30 | | Chip Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | Note: X Don't Care, PA Program Address, PD Program Data, BA Any address in the Block. All values in the table are in hexadecimal. The Command Interface only uses A0-A10 and DQ0-DQ7 to verify the commands; A11-A20, DQ8-DQ15 are Don't Care. **Table 5. Multiple Word Program Command** | | Ч | | | | | | Вι | ıs Writ | e Oper | ations | | | | | | |---------|-----------|-----|------|-----|------|-----|------|---------|--------|--------|------|------|-------|------------|------| | Phase | ength | 1: | st | 2r | nd | 3 | rd | 41 | th | 5 | th | Fina | al -1 | Fir | nal | | | Ľ | Add | Data | Program | 3+n<br>+1 | 555 | AA | 2AA | 55 | 555 | 20 | PA1 | PD1 | PA1 | PD2 | PA1 | PAn | NOT<br>PA1 | Х | | Verify | n+1 | PA1 | PD1 | PA1 | PD2 | PA1 | PD3 | PA1 | PD4 | PA1 | PD5 | PA1 | PAn | NOT<br>PA1 | Х | Note: A Bus Read must be done between each Write cycle where the data is programmed or verified, to Read the Status Register and check that the memory is ready to accept the next data. NOT PA1 is any address that is not in the same block as PA1. X Don't Care, n = number of Words to be programmed. Table 6. Program, Erase Times and Program, Erase Endurance Cycles | Parameter | Min | Тур <sup>(1)</sup> | Typical after<br>10k W/E Cycles <sup>(1)</sup> | Max | Unit | |----------------------------------|--------|--------------------|------------------------------------------------|-----|--------| | Chip Erase | | 21 | 25 | 120 | s | | Block Erase (128 KWords) | | 1.5 | | 6 | s | | Program (Word) | | 9 | | 250 | μs | | Chip Program (Multiple Word) | | 4 | | 35 | s | | Chip Program (Word by Word) | | 18 | | 35 | s | | Program/Erase Cycles (per Block) | 10,000 | | | | cycles | Note: 1. $T_A = 25$ °C, $V_{PP} = 12$ V. 57 Figure 5. Multiple Word Program Flowchart <u>577</u> ### STATUS REGISTER Bus Read operations from any address always read the Status Register during Program and Erase operations. The bits in the Status Register are summarized in Table 7, Status Register Bits. Data Polling Bit (DQ7). The Data Polling Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation. The Data Polling Bit is output on DQ7 when the Status Register is read. During a Word Program operation the Data Polling Bit outputs the complement of the bit being programmed to DQ7. After successful completion of the Word Program operation the memory returns to Read mode and Bus Read operations from the address just programmed output DQ7, not its complement. The Data Polling Bit is not available during a Multiple Word Program operation. During Erase operations the Data Polling Bit outputs '0', the complement of the erased state of DQ7. After successful completion of the Erase operation the memory returns to Read Mode. Figure 6, Data Polling Flowchart, gives an example of how to use the Data Polling Bit. A Valid Address is the address being programmed or an address within the block being erased. **Toggle Bit (DQ6).** The Toggle Bit can be used to identify whether the Program/Erase Controller has successfully completed its operation. The Toggle Bit is output on DQ6 when the Status Register is read. During Program and Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations at any address. After successful completion of the operation the memory returns to Read mode. Figure 7, Data Toggle Flowchart, gives an example of how to use the Data Toggle Bit. Error Bit (DQ5). The Error Bit can be used to identify errors detected by the Program/Erase Controller. The Error Bit is set to '1' when a Program, Block Erase or Chip Erase operation fails to write the correct data to the memory. If the Error Bit is set a Read/Reset command must be issued before other commands are issued. The Error bit is output on DQ5 when the Status Register is read. Note that the Program command cannot change a bit set to '0' back to '1' and attempting to do so will set DQ5 to '1'. A Bus Read operation to that address will show the bit is still '0'. One of the Erase commands must be used to set all the bits in a block or in the whole memory from '0' to '1'. **V<sub>PP</sub> Status Bit (DQ4).** The V<sub>PP</sub> Status Bit can be used to identify if any Program or Erase operation has failed due to a V<sub>PP</sub> error. If V<sub>PP</sub> falls below V<sub>HH</sub> during any Program or Erase operation, the operation aborts and DQ4 is set to '1'. If V<sub>PP</sub> remains at V<sub>HH</sub> throughout the Program or Erase operation, the operation completes and DQ4 is set to '0'. Erase Timer Bit (DQ3). The Erase Timer Bit can be used to identify the start of Program/Erase Controller operation during a Block Erase command. Once the Program/Erase Controller starts erasing the Erase Timer Bit is set to '1'. The Erase Timer Bit is output on DQ3 when the Status Register is read. Alternative Toggle Bit (DQ2). The Alternative Toggle Bit can be used to monitor the Program/ Erase controller during Block and Chip Erase operations. The Alternative Toggle Bit is output on DQ2 when the Status Register is read. During Erase operations the Toggle Bit changes from '0' to '1' to '0', etc., with successive Bus Read operations to any address. Once the operation completes the memory returns to Read mode. If an Erase operation fails and the Error Bit is set, the Alternative Toggle Bit will continue to toggle with successive Bus Read operations to any address. The Alternative Toggle Bit does not change if the addressed block has erased correctly. Multiple Word Program Bit (DQ0). The Multiple Word Program Bit can be used to indicate whether the Program/Erase Controller is active or inactive during Multiple Word Program. When the Program/Erase Controller has written one Word and is ready to accept the next Word, the bit is set to '0'. Status Register Bit DQ1 is reserved. **Table 7. Status Register Bits** | Operation | Condition | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ0 | RB | |--------------------------|----------------------------------------------|-----|--------|-----|-----|-----|-----------------------|-----|----| | Word Program | Any Address | DQ7 | Toggle | 0 | - | - | - | - | 0 | | Word Program | V <sub>PP</sub> = V <sub>HH</sub> | DQ7 | Toggle | 1 | 0 | - | - | - | 0 | | Error | V <sub>PP</sub> < V <sub>HH</sub> | DQ7 | Toggle | 1 | 1 | - | - | - | 0 | | Block/ Chip<br>Erase | Any Address | 0 | Toggle | 0 | 1 | 1 | Toggle <sup>(2)</sup> | _ | 0 | | F F | $V_{PP} = V_{HH}$ | 0 | Toggle | 1 | 0 | 1 | Toggle <sup>(2)</sup> | _ | 0 | | Erase Error | V <sub>PP</sub> < V <sub>HH</sub> | 0 | Toggle | 1 | 1 | 1 | Toggle <sup>(2)</sup> | _ | 0 | | | P/E.C. active | - | Toggle | 0 | _ | _ | - | 1 | 0 | | Multiple Word<br>Program | P/E.C. inactive,<br>waiting for next<br>Word | _ | Toggle | 0 | - | - | - | 0 | 1 | | Multiple Word | $V_{PP} = V_{HH}$ | _ | Toggle | 1 | 0 | _ | _ | 1 | 0 | | Program<br>Error | V <sub>PP</sub> < V <sub>HH</sub> | _ | Toggle | 1 | 1 | _ | _ | 1 | 0 | Note: 1. Unspecified data bits should be ignored. Figure 6. Data Polling Flowchart Figure 7. Data Toggle Flowchart <sup>2.</sup> DQ2 toggles on any address during Block or Chip Erase and after an Erase error. ### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings" table may cause permanent damage to the device. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 8. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |-------------------|-------------------------------|------|----------|------| | T <sub>BIAS</sub> | Temperature Under Bias | -50 | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 | 150 | °C | | V <sub>IO</sub> | Input or Output Voltage (1,2) | -0.6 | Vcc +0.6 | V | | Vcc | Read Supply Voltage | -0.6 | 4 | V | | V <sub>PP</sub> | Program/Erase Supply Voltage | -0.6 | 13.5 | V | Note: 1. Minimum voltage may undershoot to -2V for less than 20ns during transitions. <sup>2.</sup> Maximum voltage may overshoot to V<sub>CC</sub> +2V for less than 20ns during transitions. Maximum voltage may overshoot to 14.0V for less than 20ns during transitions. V<sub>PP</sub> must not remain at V<sub>HH</sub> for more than a total of 80hrs. ### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 9, Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 9. Operating and AC Measurement Conditions** | Parameter | 9 | 0 | 11 | Unit | | |----------------------------------------------|----------------|----------------------|------|-----------------|----| | | Min | Max | Min | Max | 1 | | V <sub>CC</sub> Read Supply Voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | | V <sub>PP</sub> Program/Erase Supply Voltage | 11.4 | 12.6 | 11.4 | 12.6 | V | | Ambient Operating Temperature | 0 | 70 | 0 | 70 | °C | | Load Capacitance (C <sub>L</sub> ) | 3 | 60 | 3 | 0 | pF | | Input Rise and Fall Times | | 10 | | 10 | ns | | Input Pulse Voltages | 0 to | 0 to V <sub>CC</sub> | | V <sub>CC</sub> | V | | Input and Output Timing Ref. Voltages | V <sub>C</sub> | <sub>C</sub> /2 | Vc | V | | Figure 8. AC Measurement I/O Waveform Figure 9. AC Measurement Load Circuit **Table 10. Device Capacitance** | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: Sampled only, not 100% tested. **Table 11. DC Characteristics** | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±1 | μΑ | | I <sub>CC1</sub> | Supply Current (Read) | $\overline{E} = V_{IL}, \overline{G} = V_{IH},$ $f = 6MHz$ | | 10 | mA | | I <sub>CC2</sub> | Supply Current (Standby) | $\frac{\overline{E}}{RP} = V_{CC} \pm 0.2V,$ $\overline{RP} = V_{CC} \pm 0.2V$ | | 100 | μА | | I <sub>CC3</sub> | Supply Current (Program/Erase) | | 20 | mA | | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> +0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.8mA | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>CC</sub> -0.4 | | V | | V <sub>HH</sub> | V <sub>PP</sub> Program/Erase Voltage 11.4 | | 11.4 | 12.6 | V | | I <sub>HH1</sub> | V <sub>PP</sub> Current (Read/Standby) V <sub>PP</sub> = V <sub>HH</sub> | | | 100 | μΑ | | I <sub>HH2</sub> | V <sub>PP</sub> Current (Program/Erase) | P/E.C. Active | | 10 | mA | | V <sub>LKO</sub> | Program/Erase Lockout Supply<br>Voltage | | 1.8 | 2.3 | V | Figure 10. Read AC Waveforms **Table 12. Read AC Characteristics** | Symbol | Alt | Parameter | Test Cond | lition | M29K\ | W032E | Unit | |-------------------------|------------------|-------------------------------------------------------------------------------------------|----------------------------------------------|--------|-------|-------|------| | Symbol | Ait | | | 90 | 110 | | | | t <sub>AVAV</sub> | t <sub>RC</sub> | Address Valid to Next Address Valid $\frac{\overline{E} = V_{IL}}{\overline{G} = V_{IL}}$ | | Min | 90 | 110 | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid | E = V <sub>IL</sub> ,<br>G = V <sub>IL</sub> | Max | 90 | 110 | ns | | t <sub>ELQX</sub> (1) | tLZ | Chip Enable Low to Output Transition | G = V <sub>IL</sub> | Min | 0 | 0 | ns | | tELQV | tce | Chip Enable Low to Output Valid | G = V <sub>IL</sub> | Max | 90 | 110 | ns | | t <sub>GLQX</sub> (1) | toLZ | Output Enable Low to Output Transition | E = V <sub>IL</sub> | Min | 0 | 0 | ns | | tGLQV | toE | Output Enable Low to Output Valid | E = V <sub>IL</sub> | Max | 35 | 35 | ns | | t <sub>EHQZ</sub> (1) | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | G = V <sub>IL</sub> | Max | 30 | 30 | ns | | t <sub>GHQZ</sub> (1) | t <sub>DF</sub> | Output Enable High to Output Hi-Z | E = V <sub>IL</sub> | Max | 30 | 30 | ns | | tehqx<br>tghqx<br>taxqx | t <sub>OH</sub> | Chip Enable, Output Enable or Address Transition to Output Transition | | Min | 0 | 0 | ns | Note: 1. Sampled only, not 100% tested. Figure 11. Write AC Waveforms, Write Enable Controlled ### M29KW032E Table 13. Write AC Characteristics, Write Enable Controlled | Symbol Alt Parameter | | | | | M29K\ | W032E | Unit | |------------------------|-------------------|-----------------------------------------|-------------------------------------------------|-----|-------|-------|------| | Symbol | Ait | Fair | , | 90 | 110 | | | | t <sub>AVAV</sub> | t <sub>WC</sub> | Address Valid to Next Address Va | alid | Min | 90 | 110 | ns | | t <sub>ELWL</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable | Low | Min | 0 | 0 | ns | | twLwH | twp | Write Enable Low to Write Enable | High | Min | 35 | 35 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Input Valid to Write Enable High | | Min | 35 | 35 | ns | | twhox | tDH | Write Enable High to Input Transi | tion | Min | 0 | 0 | ns | | twheh | tсн | Write Enable High to Chip Enable | High | Min | 0 | 0 | ns | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Enable High to Write Enable | Min | 30 | 30 | ns | | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Valid to Write Enable Lov | Min | 0 | 0 | ns | | | t <sub>WLAX</sub> | t <sub>AH</sub> | Write Enable Low to Address Transition | | Min | 45 | 45 | ns | | tghwl | | Output Enable High to Write | Read mode | Min | 0 | 0 | ns | | GHVVL | | Enable Low | Read SR Toggle bits | Min | 10 | 10 | ns | | | | | Read mode | Min | 0 | 0 | ns | | t <sub>WHGL</sub> | WHGL toeh | Write Enable High to Output | Read SR Toggle bits in<br>Multiple Word Program | Min | 20 | 20 | ns | | | | Read SR Toggle bits other operations | Min | 30 | 30 | ns | | | twhrl (1) | t <sub>BUSY</sub> | Program/Erase Valid to RB Low | Max | 35 | 35 | ns | | | t <sub>VCHEL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low | Min | 50 | 50 | μs | | | t <sub>VPHEL</sub> (2) | tvcs | V <sub>PP</sub> High to Chip Enable Low | Min | 500 | 500 | ns | | 577 Note: 1. Sampled only, not 100% tested. 2. Not required in Auto Select or Read/Reset command sequences. Figure 12. Write AC Waveforms, Chip Enable Controlled ### M29KW032E Table 14. Write AC Characteristics, Chip Enable Controlled | Comple el | A 14 | Powe | | | M29KW032E | | llmit | |-----------------------------------|------------------------------------|------------------------------------------|-------------------------------------------------|-----|-----------|-----|-------| | Symbol | Alt | Para | meter | | 90 | 110 | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Address Valid to Next Address Va | Min | 90 | 110 | ns | | | t <sub>WLEL</sub> | t <sub>WS</sub> | Write Enable Low to Chip Enable | Low | Min | 0 | 0 | ns | | tELEH | t <sub>CP</sub> | Chip Enable Low to Chip Enable | High | Min | 35 | 35 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Input Valid to Chip Enable High | | Min | 35 | 35 | ns | | tEHDX | t <sub>DH</sub> | Chip Enable High to Input Transiti | on | Min | 0 | 0 | ns | | tehwh | twH | Chip Enable High to Write Enable | High | Min | 0 | 0 | ns | | tehel | t <sub>CPH</sub> | Chip Enable High to Chip Enable | Min | 30 | 30 | ns | | | tavel | t <sub>AS</sub> | Address Valid to Chip Enable Low | Min | 0 | 0 | ns | | | t <sub>ELAX</sub> | t <sub>AH</sub> | Chip Enable Low to Address Transition | | | 45 | 45 | ns | | tour | tGHEL | Output Enable High Chip Enable Low | Read mode | Min | 0 | 0 | ns | | GHEL | | | Read SR Toggle bits | Min | 10 | 10 | ns | | | | | Read mode | Min | 0 | 0 | ns | | t <sub>EHGL</sub> | t <sub>EHGL</sub> t <sub>OEH</sub> | Chip Enable High to Output | Read SR Toggle bits in<br>Multiple Word Program | Min | 20 | 20 | ns | | | | Read SR Toggle bits other operations | Min | 30 | 30 | ns | | | t <sub>EHRL</sub> (1) | t <sub>BUSY</sub> | Program/Erase Valid to RB Low | | | 35 | 35 | ns | | t <sub>VCHWL</sub> | t <sub>VCS</sub> | V <sub>CC</sub> High to Write Enable Low | | | 50 | 50 | μs | | t <sub>VPHWL</sub> <sup>(2)</sup> | t <sub>VCS</sub> | V <sub>PP</sub> High to Write Enable Low | Min | 500 | 500 | ns | | Note: 1. Sampled only, not 100% tested. 2. Not required in Auto Select or Read/Reset command sequences. Figure 13. Reset AC Waveforms **Table 15. Reset AC Characteristics** | Symbol | Alt | Parameter | | M29KV | V032E | Unit | |----------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------|-----|-------|-------|------| | Syllibol | AIL | Farameter | | 90 | Onit | | | t <sub>PHWL</sub> (1)<br>t <sub>PHEL</sub><br>t <sub>PHGL</sub> (1) | t <sub>RH</sub> | RP High to Write Enable Low, Chip Enable Low,<br>Output Enable Low | Min | 50 | 50 | ns | | t <sub>RHWL</sub> <sup>(1)</sup> t <sub>RHEL</sub> <sup>(1)</sup> t <sub>RHGL</sub> <sup>(1)</sup> | t <sub>RB</sub> | RB High to Write Enable Low, Chip Enable Low, Output Enable Low | Min | 0 | 0 | ns | | t <sub>PLPX</sub> | t <sub>RP</sub> | RP Pulse Width Min | | 500 | 500 | ns | | t <sub>PLYH</sub> (1) | t <sub>READY</sub> | P Low to Read Mode M. | | 10 | 10 | μs | Note: 1. Sampled only, not 100% tested. 5// ### **PACKAGE MECHANICAL** Figure 14. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Outline Note: Drawing is not to scale. Table 16. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data | Symbol | | millimeters | | inches | | | |----------|------|-------------|-------|--------|--------|--------| | Syllibol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.20 | | | 0.0472 | | A1 | | 0.05 | 0.15 | | 0.0020 | 0.0059 | | A2 | | 0.95 | 1.05 | | 0.0374 | 0.0413 | | В | | 0.17 | 0.27 | | 0.0067 | 0.0106 | | С | | 0.10 | 0.21 | | 0.0039 | 0.0083 | | D | | 19.80 | 20.20 | | 0.7795 | 0.7953 | | D1 | | 18.30 | 18.50 | | 0.7205 | 0.7283 | | E | | 11.90 | 12.10 | | 0.4685 | 0.4764 | | е | 0.50 | - | - | 0.0197 | - | - | | L | | 0.50 | 0.70 | | 0.0197 | 0.0276 | | α | | 0° | 5° | | 0° | 5° | | N | | 48 | | | 48 | | | СР | | | 0.10 | | | 0.0039 | Figure 15. TFBGA48 6x9mm - 8x6 ball array, 0.80 mm pitch, Bottom View Package Outline Note: Drawing is not to scale. Table 17. TFBGA48 6x9mm - 8x6 ball array, 0.80 mm pitch, Package Mechanical Data | | | millimeters | | | inches | | |--------|-------|-------------|-------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.200 | | | 0.0472 | | A1 | | 0.200 | | | 0.0079 | | | A2 | | | 1.000 | | | 0.0394 | | b | 0.400 | 0.350 | 0.450 | 0.0157 | 0.0138 | 0.0177 | | D | 6.000 | 5.900 | 6.100 | 0.2362 | 0.2323 | 0.2402 | | D1 | 4.000 | - | - | 0.1575 | - | - | | ddd | | | 0.100 | | | 0.0039 | | E | 9.000 | 8.900 | 9.100 | 0.3543 | 0.3504 | 0.3583 | | е | 0.800 | - | - | 0.0315 | - | - | | E1 | 5.600 | - | - | 0.2205 | - | - | | FD | 1.000 | - | - | 0.0394 | - | - | | FE | 1.700 | - | - | 0.0669 | - | - | | SD | 0.400 | - | - | 0.0157 | - | | | SE | 0.400 | _ | _ | 0.0157 | _ | _ | 577 Figure 16. TFBGA48 Daisy Chain - Package Connections (Top view through package) Figure 17. TFBGA48 Daisy Chain - PCB Connections (Top view through package) ### **PART NUMBERING** ### Table 18. Ordering Information Scheme T = Tape & Reel Packing **Table 19. Daisy Chain Ordering Scheme** T = Tape & Reel Packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. ### **REVISION HISTORY** **Table 20. Document Revision History** | Date | Version | Revision Details | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 09-Oct-2001 | -01 | First Issue | | 07-May-2002 | -02 | LFBGA changed to TFBGA package. Write AC Characteristics t <sub>WLWH</sub> , t <sub>DVWH</sub> , t <sub>WLAX</sub> , t <sub>GHWL</sub> , t <sub>WHGL</sub> , t <sub>ELEH</sub> , t <sub>DVEH</sub> , t <sub>ELAX</sub> , t <sub>GHEL</sub> and t <sub>EHGL</sub> modified. Typical Chip Program and Erase times modified, Multiple Word Program description and flowchart clarified, Alternative Toggle Bit DQ2 description clarified, Status Register Bits Table modified. Document classed as Product Preview. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. © 2002 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. www.st.com