#### MAX98091 ### **General Description** The MAX98091 is a fully integrated audio codec whose high-performance, ultra-low power consumption and small footprint make it ideal for portable applications. The device features a highly flexible input scheme with six input pins that can be configured as analog or digital microphone inputs, differential or single-ended line inputs, or as full-scale direct differential inputs. Analog inputs can be routed to the record path ADC or directly to any analog output mixer. The device accepts master clock frequencies of either $256 \times f_S$ or from 10MHz to 60MHz. The digital audio interface supports master or slave mode operation, sample rates from 8kHz to 96kHz, and standard PCM formats such as I<sup>2</sup>S, left/right-justified, and TDM. The record/playback paths feature FlexSound® technology DSP. This includes digital gain and filtering, a biquad filter (record), dynamic range control (playback), and a seven band parametric equalizer (playback) that can improve loud-speaker performance by optimizing the frequency response. The stereo Class D speaker amplifier provides efficient amplification, features low radiated emissions, supports filterless operation, and can drive both $4\Omega$ and $8\Omega$ loads. The DirectDrive® stereo Class H headphone amplifier provides a ground-referenced output eliminating the need for large DC-blocking capacitors. The device also includes a differential receiver (earpiece) amplifier that can be reconfigured as a stereo single-ended line output. #### Ultra-Low Power Stereo Audio Codec #### **Features and Benefits** - 102dB DR Stereo DAC to HP - 4.1mW Playback Power Consumption - 99dB DR Stereo ADC - 4.5mW Record Power Consumption - 3 Stereo Single-Ended/Differential Analog Microphone/Line Inputs - Two PDM Digital Microphone Inputs - Master Clock Frequencies from 256 x f<sub>S</sub> to 60MHz - I<sup>2</sup>S/LJ/RJ/TDM Digital Audio Interface - FlexSound Technology Signal Processing - · Record Path Biquad Filter - Playback Path 7-Band Parametric EQ - Playback Path Automatic Level Control - · Digital Filtering and Gain/Level Control - Stereo Low EMI Class D Speaker Amplifiers - 3.2W/Channel (R<sub>L</sub> = $4\Omega$ , V<sub>SPKVDD</sub> = 5V) - 1.8W/Channel ( $R_L = 8\Omega$ , $V_{SPKVDD} = 5V$ ) - Stereo DirectDrive Class H Headphone Amplifier Jack Detection and Identification - Differential Receiver Amplifier/Stereo Line Output - Extensive Click-and-Pop Reduction Circuitry - RF Immune Analog Inputs and Outputs - Programmable Microphone Bias - I<sup>2</sup>C Control Interface - 56-Bump 0.4mm WLP Package ## **Simplified Block Diagram** For related parts and recommended products to use with this part, refer to <a href="https://www.maximintegrated.com/MAX98091.related">www.maximintegrated.com/MAX98091.related</a>. Ordering Information appears at end of data sheet. ### **TABLE OF CONTENTS** | General Description | | |-------------------------------------------------|----| | Features and Benefits | | | Simplified Block Diagram | | | Functional Diagram | | | Absolute Maximum Ratings | | | Package Thermal Characteristics | | | Electrical Characteristics | | | Digital Filter Specifications | | | Input Clock Characteristics | | | Digital Audio Interface Timing Characteristics | | | I2C Timing Characteristics | | | Digital Microphone Timing Characteristics | | | Quiescent Power Consumption | | | Typical Operating Characteristics | | | Bump Configuration | | | Bump Description | | | Detailed Description | | | Device I <sup>2</sup> C Register Map | | | Software Reset | | | Power and Performance Management | | | Device Performance Configuration | | | Device Enable Configuration | | | Audio Input Configuration | 82 | | Analog Microphone Inputs | | | Analog Microphone Preamplifier and PGA | | | Analog Microphone Bias Voltage | | | Digital Microphone Inputs | | | Digital Microphone Clock Configuration | | | Secondary Record Path Sample Rate Configuration | | | Digital Microphone Frequency Compensation | | | Analog Line Inputs | | | Analog Line Input Mixers | | | Analog Line Input PGAs | | | Analog Input PGA to Analog Output Mixer | | | Analog Full-Scale Direct to ADC Mixer Inputs | | | Audio Record Path | | | Analog-to-Digital Converter (ADC) | 96 | | ADC Functional Configuration | 97 | | TABLE OF CONTENTS (continu | ed) | |---------------------------------------------------|-----| | ADC Input Mixer Configuration | 97 | | Record Path FlexSound DSP | | | Record Path Digital Filters | | | Record Path Sidetone | | | Record Path Digital Gain and Level Control | | | Digital Audio Interface (DAI) Configuration | | | DAI Clock Control and Configuration | | | Master Mode Clock Configuration | | | Quick Configuration Mode | | | Exact Integer Mode | | | Manual Ratio Mode | | | Slave Mode Clock Configuration | | | DAI Digital Audio Data Path Control and Routing | | | DAI Digital Audio Data Format | | | TDM Mode Data Format | | | Audio Playback Path | | | Playback Path FlexSound DSP | | | Playback Path Digital Gain and Level Control | | | Playback Path 7-Band Parametric Equalizer | | | Playback Path Dynamic Range Control | | | Playback Path Digital Filters | | | Digital-to-Analog Converter (DAC) Configuration | | | Analog Audio Output Configuration | | | Analog Class AB Configurable Receiver/Line Output | | | Receiver/Earpiece Mixer and Gain Control | | | Line Output Mixer and Gain Control | | | Analog Class D Speaker Output | | | Speaker Output Mixer and Gain Control | | | Efficient Class D Speaker Output Driver | | | Analog Class-H Headphone Output | | | Headphone Output Mixer and Gain Control | | | Headphone Ground Sense | | | DirectDrive Headphone Amplifier | | | Class H Amplifier Charge Pump | | | Click-and-Pop Reduction | | | Jack Detection | | | Jack Detection Internal Comparators | | | Jack Detection Programmable Debounce | | | TABLE OF CONTENTS (continued) | | |-----------------------------------------------------|--| | Jack Detection Interrupt Generation | | | Operation with an Internal Pullup Resistance | | | Operation with an External Pullup Resistance | | | Accessory Button Detection | | | Jack Detection with Internal Analog Microphones | | | Quick Setup Configuration | | | Device Status Flags | | | Status Flag Masking | | | Device Revision Identification | | | I <sup>2</sup> C Serial Interface | | | Bit Transfer | | | START and STOP Conditions | | | Early STOP Conditions | | | Slave Address | | | Acknowledge | | | Write Data Format | | | Read Data Format | | | Applications Information | | | Typical Application Circuits | | | Startup/Shutdown Register Sequencing | | | Component Selection | | | AC-Coupling Capacitors | | | Charge-Pump Capacitor Selection | | | Filterless Class D Speaker Operation | | | EMI Considerations and Optional Ferrite Bead Filter | | | RF Susceptibility | | | Supply Bypassing, Layout, and Grounding | | | Recommended PCB Routing | | | Unused Pins | | | WLP Applications Information | | | Ordering Information | | | Chip Information | | | Package Information | | | Revision History | | | LIST OF FIGURES | | |----------------------------------------------------------------------------|-----| | Figure 1. I <sup>2</sup> S Audio Interface Timing Diagrams (TDM = 0) | 29 | | Figure 2. TDM Audio Interface Short Mode Timing Diagram (TDM = 1, BCI = 1) | 29 | | Figure 3. I <sup>2</sup> C Interface Timing Diagram | 30 | | Figure 4. Digital Microphone Timing Diagram | 31 | | Figure 5. Analog Audio Input Functional Diagram | 81 | | Figure 6. Analog Microphone Input Functional Diagram | 82 | | Figure 7. Digital Microphone Input Functional Diagram | 85 | | Figure 8. Secondary Record Path Sample Rate Division | 87 | | Figure 9. Digital Microphone Compensation Filter Frequency Response | 88 | | Figure 10. Analog Line Input Functional Diagram | 91 | | Figure 11. Analog Line Input External Gain Configurations | 92 | | Figure 12. Analog Direct to ADC Mixer Input Functional Diagram | 94 | | Figure 13. Record Path Block Diagram | 95 | | Figure 14. Record Path ADC Section | 96 | | Figure 15. Record Path FlexSound Technology DSP Block | 99 | | Figure 16. Simplified Digital Audio Interface Block Diagram | 106 | | Figure 17. DAI Clock Control and Configuration Section | 107 | | Figure 18. DAI Digital Data Path Configuration | | | Figure 19. Digital Audio Interface (DAI) Data Path Configurations | | | Figure 20. DAI Timing for I <sup>2</sup> S Data Format | | | Figure 21. DAI Timing for Left Justified Data Formats | | | Figure 22. DAI Timing for Right Justified Data Formats | | | Figure 23. DAI Timing for TDM Data Format | | | Figure 24. Playback Path Block Diagram | 122 | | Figure 25. Playback Path Sidetone and Level Control | 123 | | Figure 26. Playback Path DSP | 124 | | Figure 27. Dynamic Range Compression and Expansion | 127 | | Figure 28. DRC Enable and Make-Up Gain | 127 | | Figure 29. DRC Compression Ratio and Threshold | 128 | | Figure 30. DRC Expansion Ratio and Threshold | 128 | | Figure 31. DRC Attack and Release Time Waveforms | 129 | | Figure 32. Playback Path Digital-to-Analog Converter | 133 | | Figure 33. Analog Audio Output Functional Diagram | 134 | | Figure 34. Receiver Output Functional Diagram | 135 | | LIST OF FIGURES (continued) | | |----------------------------------------------------------------------------------------------|-----| | Figure 35. Stereo Single-Ended Line Output Functional Diagram | 136 | | Figure 36. Class D Speaker Output Functional Diagram | 139 | | Figure 37. DirectDrive Headphone Output Functional Diagram | 142 | | Figure 38. Reduced Power DAC Playback to Headphone Output Configuration | 144 | | Figure 39. Headphone Output Ground Sense Connections | 146 | | Figure 40. Conventional vs. DirectDrive Headphone Output Bias | | | Figure 41. Class H Amplifier Charge Pump Operating Ranges | 148 | | Figure 42. Class H Amplifier Supply Range Transitions | 149 | | Figure 43. Zero-Crossing Detection | 149 | | Figure 44. Block Diagram and Typical Application Circuit for Jack Detection | | | Figure 45. Jack Detection Cases with Internal Pullup Resistance | 153 | | Figure 46. Jack Detection Operation with External Pullup Resistance | 155 | | Figure 47. Jack Detection with Internal Analog Microphones | 156 | | Figure 48. START, STOP, and REPEATED START Conditions | 163 | | Figure 49. Acknowledge Timing | 164 | | Figure 50. Writing One Byte of Data to the MAX98091 | 164 | | Figure 51. Writing n-Bytes of Data to the MAX98091 | 164 | | Figure 52. Reading One Byte of Data from the MAX98091 | 165 | | Figure 53. Reading n-Bytes of Data from the MAX98091 | 165 | | Figure 54. Typical Application Circuit with Analog Microphone Inputs and Receiver Output | 166 | | Figure 55. Typical Application Circuit with Digital Microphone Input and Stereo Line Outputs | 167 | | Figure 56. Optional Class D Ferrite Bead Filter | | | Figure 57. Optional Class H Output Filter | | | Figure 58. PCB Breakout Routing Example for WLP Package | | | Figure 59. WLP Package Ball Dimensions | 172 | | LIST OF TABLES | | |-------------------------------------------------------------------------------------------------|-----| | Table 1. MAX98091 Control Register Map | 69 | | Table 2. Software Reset Register | 77 | | Table 3. Bias Control Register | 77 | | Table 4. DAC and Headphone Performance Mode Control Register | 78 | | Table 5. ADC Performance Mode Control Register | 78 | | Table 6. Device Shutdown Register | 79 | | Table 7. Input Enable Register | 79 | | Table 8. Output Enable Register | 80 | | Table 9. Microphone 1 Enable and Level Configuration Register | 83 | | Table 10. Microphone 2 Enable and Level Configuration Register | 83 | | Table 11. Microphone Bias Level Configuration Register | 84 | | Table 12. Digital Microphone Clocks for Commonly Used Master Clocks Settings | 85 | | Table 13. Digital Microphone Enable | 86 | | Table 14. Secondary Record Path Configuration | 87 | | Table 15. Digital Microphone Configuration | 88 | | Table 16. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 11.2896MHz | 89 | | Table 17. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 12MHz | 89 | | Table 18. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 12.288MHz | 89 | | Table 19. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 13MHz/26MHz | 90 | | Table 20. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 19.2MHz | 90 | | Table 21. Recommended Compensation Filter Settings for f <sub>MCLK</sub> = 256 x f <sub>S</sub> | 90 | | Table 22. Line Input Mixer Configuration Register | 91 | | Table 23. External Gain Mode Series Resistance Values | 92 | | Table 24. Line Input Level Configuration Register | 93 | | Table 25. Input Mode and Source Configuration Register | 93 | | Table 26. Left ADC Mixer Input Configuration Register | 98 | | Table 27. Right ADC Mixer Input Configuration Register | 98 | | Table 28. DSP Filter Configuration Register | 100 | | Table 29. DSP Biquad Filter Enable Register | 101 | | Table 30. Primary Record Path Biquad Digital Preamplifier Level Configuration Register | 102 | | Table 31. Secondary Record Path Biquad Digital Preamplifier Level Configuration Register | 102 | | Table 32. Primary Record Path Biguad Filter Coefficients | 103 | | | LIST OF TABLES (continued) | | |-----------|---------------------------------------------------------------------------------|-------| | Table 33. | Secondary Record Path Biquad Filter Coefficients | 103 | | Table 34. | Record Path Sidetone Configuration Register | 103 | | Table 35. | Primary Record Path Left Channel Digital Gain Configuration Register | 104 | | Table 36. | Primary Record Path Right Channel Digital Gain Configuration Register | 104 | | Table 37. | Secondary Record Path Left Channel Digital Digital Gain Configuration Register | 105 | | Table 38. | Secondary Record Path Right Channel Digital Digital Gain Configuration Register | 105 | | Table 39. | System Master Clock (MCLK) Prescaler Configuration Register | 108 | | Table 40. | Master Mode Clock Configuration Register | 108 | | Table 41. | Master Clock Quick Setup Register | 109 | | Table 42. | Sample Rate Quick Setup Register | 109 | | Table 43. | Quick Configuration Mode Lookup | .110 | | Table 44. | Clock Mode Configuration Register | .110 | | Table 45. | Manual Clock Ratio Configuration Register (NI MSB) | . 111 | | Table 46. | Manual Clock Ratio Configuration Register (NI LSB) | .112 | | Table 47. | Manual Clock Ratio Configuration Register (MI MSB) | .112 | | Table 48. | Manual Clock Ratio Configuration Register (MI MSB) | .112 | | Table 49. | Digital Audio Interface (DAI) Data Path Configurations | .115 | | Table 50. | Digital Audio Interface (DAI) Input/Output Configuration Register | .115 | | Table 51. | Digital Audio Interface (DAI) Format Configuration Register | .116 | | Table 52. | Digital Audio Interface (DAI) TDM Control Register | .119 | | Table 53. | Record Path TDM Slot Configuration | 120 | | Table 54. | Playback Path Digital Audio Interface (DAI) TDM Format Register | 120 | | Table 55. | Playback Gain and Level Configuration Register | 123 | | Table 56. | DSP Biquad Filter Enable Register | 125 | | Table 57. | Parametric Equalizer Playback Level Configuration Register | 125 | | Table 58. | Parametric Equalizer Band N (1–7) Biquad Filter Coefficient Registers | 126 | | Table 59. | Dynamic Range Control (DRC) Timing Register | 130 | | Table 60. | Dynamic Range Control (DRC) Gain Configuration Register | 130 | | Table 61. | Dynamic Range Control (DRC) Compressor Register | 130 | | Table 62. | Dynamic Range Control (DRC) Expander Register | .131 | | Table 63. | DSP Filter Configuration Register | 132 | | Table 64. | Receiver and Left Line Output Mixer Source Configuration Register | 136 | | Table 65. | Receiver and Left Line Output Mixer Gain Control Register | 137 | | Table 66. | Receiver and Left Line Output Volume Control Register | 137 | | Table 67. | Right Line Output Mixer Source Configuration Register | 138 | | | LIST OF TABLES (continued) | | |-----------|---------------------------------------------------------------------|-----| | Table 68. | Right Line Output Mixer Gain Control Register | 138 | | Table 69. | Right Line Output Volume Control Register | 138 | | Table 70. | Left Speaker Mixer Configuration Register | 140 | | Table 71. | Right Speaker Mixer Configuration Register | 140 | | Table 72. | Speaker Mixer Gain Control Register | 140 | | Table 73. | Left Speaker Amplifier Volume Control Register | 141 | | Table 74. | Right Speaker Amplifier Volume Control Register | 141 | | Table 75. | Left Headphone Mixer Configuration Register | 143 | | Table 76. | Right Headphone Mixer Configuration Register | 143 | | Table 77. | Headphone Mixer Control and Gain Register | 143 | | Table 78. | Left Headphone Amplifier Volume Control Register | 145 | | Table 79. | Right Headphone Amplifier Volume Control Register | 145 | | Table 80. | Charge-Pump Operating Ranges | 147 | | Table 81. | Zero-Crossing Detection and Volume Smoothing Configuration Register | 150 | | Table 82. | Jack Detection Status Results | 152 | | Table 83. | Jack Detect Configuration Register | 157 | | Table 84. | Jack Status Register | 157 | | Table 85. | Digital Audio Interface (DAI) Quick Setup Register | 158 | | Table 86. | Playback Path Quick Setup Register | 158 | | Table 87. | Analog Microphone/Direct Input to Record Path Quick Setup Register | 159 | | Table 88. | Line Input to Record Path Quick Setup Register | 159 | | Table 89. | Analog Microphone Input to Analog Output Quick Setup Register | 160 | | Table 90. | Line Input to Analog Output Quick Setup Register | 160 | | Table 91. | Device Status Interrupt Register | 161 | | Table 92. | Device Status Interrupt Mask Register | 162 | | Table 93. | Revision ID Number Register | 162 | | Table 94. | Device I <sup>2</sup> C Slave Address | 163 | | Table 95. | Detailed Device Startup Sequence | 168 | | Table 96. | Register Changes that Require SHDN = 0 | 168 | | Table 97. | Unused Pin Connections | 172 | # **Functional Diagram** ### **Absolute Maximum Ratings** | (Voltages with respect to AGND, unless otherwise noted.) | IN1, IN2, IN3, IN4, IN5, IN60.3V to +2.2V | |-----------------------------------------------------------------|----------------------------------------------------------------------------| | AVDD, DVDD, HPVDD0.3V to +2.2V | HPSNS(V <sub>HPGND</sub> - 0.3V) to (V <sub>HPGND</sub> + 0.3V) | | SPKVDD, DVDDIO0.3V to +6.0V | HPL, HPR(V <sub>CPVSS</sub> - 0.3V) to (V <sub>CPVDD</sub> + 0.3V) | | DGND, HPGND, SPKLGND, SPKRGND0.1V to +0.1V | RCVP/LOUTL(V <sub>SPKLGND</sub> - 0.3V) to (V <sub>SPKVDD</sub> + 0.3V) | | CPVDD(V <sub>HPGND</sub> - 0.3V) to (V <sub>HPGND</sub> + 2.2V) | RCVN/LOUTR(V <sub>SPKLGND</sub> - 0.3V) to (V <sub>SPKVDD</sub> + 0.3V) | | CPVSS(V <sub>HPGND</sub> - 2.2V) to (V <sub>HPGND</sub> + 0.3V) | SPKLP, SPKLN(V <sub>SPKLGND</sub> - 0.3V) to (V <sub>SPKVDD</sub> + 0.3V) | | C1N(V <sub>CPVSS</sub> - 0.3V) to (V <sub>HPGND</sub> + 0.3V) | SPKRP, SPKRN (V <sub>SPKRGND</sub> - 0.3V) to (V <sub>SPKVDD</sub> + 0.3V) | | C1P(V <sub>HPGND</sub> - 0.3V) to (V <sub>CPVDD</sub> + 0.3V) | JACKSNS0.3V to +6.0V | | MICBIAS0.3V to (V <sub>SPKVDD</sub> + 0.3V) | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | REF, BIAS0.3V to (V <sub>AVDD</sub> + 0.3V) | WLP (derate 23.8mW/°C above +70°C)1.9W | | MCLK, SDIN, SDA, SCL, IRQ0.3V to +6.0V | Operating Temperature Range40°C to +85°C | | LRCLK, BCLK, SDOUT0.3V to (V <sub>DVDDIO</sub> + 0.3V) | Storage Temperature Range65°C to +150°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Thermal Characteristics (Note 1)** WLF **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **Electrical Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, AV\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. \ f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) | PARAMETER | SYMBOL | co | MIN | TYP | MAX | UNITS | | |-------------------------------|------------------|------------------------------------|----------------------------------------|------|------|-------|----| | POWER SUPPLY | | | | | | | | | | | | V <sub>SPKVDD</sub> | 2.8 | 3.7 | 5.5 | | | Supply Voltage Bange | | Guaranteed by | V <sub>AVDD</sub> , V <sub>HPVDD</sub> | 1.65 | 1.8 | 2 | V | | Supply Voltage Range | | PSRR (Note 3) | V <sub>DVDD</sub> | 1.08 | 1.2 | 1.98 | | | | | | V <sub>DVDDIO</sub> | 1.65 | 1.8 | 3.6 | | | | | Full-duplex 8kHz | Analog | | 1.94 | | mA | | | | mono, receiver | Speaker | | 0.73 | | | | | | output | Digital | | 0.97 | | | | | | DAC playback | Analog | | 1.45 | 2 | | | Total Supply Current (Note 4) | I <sub>VDD</sub> | 48kHz stereo, headphone | Speaker | | 0 | 0.005 | | | | | outputs | Digital | | 1.04 | 1.5 | ] | | | | DAC playback 48kHz stereo, Speaker | Analog | | 0.91 | | ] | | | | | 2.18 | | | | | | | | speaker outputs | Digital | | 1.05 | | ] | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{MICPRE}} = 0 \ dB, \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20 \ -bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ | PARAMETER | SYMBOL | CONDITI | MIN | TYP | MAX | UNITS | | |-----------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|--------|-------|---------| | REF Voltage | | | | | 1.25 | | V | | DIAC Voltage | BIAS from resistive division (BIAS_MODE = 0) | | sion (BIAS_MODE | | 0.90 | | V | | BIAS Voltage | | BIAS from bandgap<br>(BIAS_MODE = 1) | | | 0.78 | | ] V | | | | | Analog | | 1 | 10 | | | Shutdown Supply Current (Note 4) | | T <sub>A</sub> = +25°C | Speaker | | 1 | 5 | μA | | | | | Digital | | 2.1 | 5 | | | Shutdown to Full Operation | | | | | 10 | | ms | | DIFFERENTIAL INPUT (ANALOG | MICROPHON | E) TO ADC RECORD PA | ATH | | | | , | | Dynamia Danga (Nata 5) | DR | f <sub>S</sub> = 48kHz, MODE = 1<br>A-weighting filter applie | | | 97 | | dB | | Dynamic Range (Note 5) | DR | | f <sub>S</sub> = 8kHz, MODE = 0 (IIR voice),<br>A-weighting filter applied | | 96 | | dB | | | | A <sub>V_MICPRE</sub> = 20dB, V <sub>II</sub><br>f = 1kHz, | N = 90mV <sub>RMS</sub> , | | -82 -7 | -75 | | | Total Harmonic Distortion + Noise | THD+N | AV_MICPRE = 0dB, V <sub>IN</sub> = 900mV <sub>RMS</sub> ,<br>f = 1kHz | | | -91 | | dB | | | | $A_{V\_MICPRE} = 30dB,$<br>$V_{IN} = 28.5mV_{RMS}, f = 1kHz$ | | | -73 | | | | Common-Mode Rejection Ratio | CMRR | f = 217Hz, V <sub>IN_CM</sub> = 10 | 0mV <sub>P-P</sub> | | 59 | | dB | | | | V <sub>AVDD</sub> = 1.65V to 2.0V<br>input referred | <del>-</del> | | 57 | | | | Power-Supply Rejection Ratio | PSRR | | f = 217Hz | | 78 | | -<br>dB | | (Note 3) | | V <sub>RIPPLE</sub> = 100mV <sub>P-P</sub> , input referred | f = 1kHz | | 78 | | 1 | | | | Imput referred | f = 10kHz | | 77 | | | | | | | MODE = 0<br>(voice) 8kHz | | 2.2 | | | | Path Phase Delay | | 1kHz, 0dB input,<br>highpass filter disabled<br>measured from analog<br>input to digital output | MODE = 0<br>(voice) 16kHz | | 1.1 | | | | | | | MODE = 1<br>(audio) 8kHz | | 4.5 | | - ms | | | | | MODE = 1<br>(audio) 48kHz | | 0.8 | | | | PARAMETER | SYMBOL | cc | MIN | TYP | MAX | UNITS | | |-----------------------------------|-----------------------|-------------------------------------------------------------|-------------------|--------|------|-------|-------------------| | Gain Error | | DC accuracy | | | 1 | | % | | DIFFERENTIAL (ANALOG MICRO | PHONE) PRE | AMP and PGA | | | | | | | Full-Scale Input | | A <sub>V_MICPRE</sub> = 0d | В | | 1 | | V <sub>RMS</sub> | | | | | PA_EN[1:0] = 01 | | 0 | | | | Microphone Preamplifier Gain | A <sub>V_MICPRE</sub> | (Note 6) | PA_EN[1:0] = 10 | 19 | 20 | 21 | dB | | | | | PA_EN[1:0] = 11 | 29 | 30 | 31.25 | | | Microphone Level Adjust Gain | | (Nata C) | PGAM_[4:0] = 0x00 | 19 | 20 | 21 | 40 | | (PGA) | A <sub>V_MICPGA</sub> | (Note 6) | PGAM_[4:0] = 0x14 | | 0 | | - dB | | MIC Input Resistance | R <sub>IN_MIC</sub> | All gain settings,<br>(measured single | 28 | 50 | | kΩ | | | MICROPHONE BIAS | l | | | | | | | | | | I <sub>LOAD</sub> = 1mA, MI | BVSEL[1:0] = 00 | 2.1 | 2.2 | 2.29 | | | MICBIAS Output Voltage | | I <sub>LOAD</sub> = 1mA, MBVSEL[1:0] = 01 | | 2.29 | 2.4 | 2.46 | 1 | | | V <sub>MICBIAS</sub> | I <sub>LOAD</sub> = 1mA, MBVSEL[1:0] = 10 | | 2.46 | 2.57 | 2.69 | - V | | | | I <sub>LOAD</sub> = 1mA, MBVSEL[1:0] = 11 | | 2.69 | 2.8 | 2.9 | | | Load Regulation | | I <sub>LOAD</sub> = 1mA to 2<br>MBVSEL[1:0] = 0 | | ±0.085 | | mV | | | Line Regulation | | V <sub>SPKLVDD</sub> = 2.8°<br>= 00 | | ±0.01 | | mV | | | Birch Brightin | | $f = 217Hz, V_{RIPF}$<br>100mV <sub>P-P</sub> | PLE (SPKLVDD) = | | 70 | | .ID | | Ripple Rejection | | $f = 10kHz, V_{RIPP}$<br>100mV <sub>P-P</sub> | PLE (SPKLVDD) = | | 75 | | - dB | | Nieiee Meldere | | A-weighted, f = 2 | 20Hz to 20kHz | | 7.4 | | μV <sub>RMS</sub> | | Noise Voltage | | f = 1kHz | | | 52.3 | | nV/√Hz | | SINGLE-ENDED (LINE) INPUT TO | ADC PATH | | | | | | | | Dynamic Range (Note 5) | DR | $f_S$ = 48kHz, $f_{MCLK}$ = 12.288MHz, MODE = 1 (FIR audio) | | | 98 | | dB | | Total Harmonic Distortion + Noise | THD+N | V <sub>IN</sub> = 0.222V <sub>RMS</sub> | S, f = 1kHz | | -85 | -80 | dB | | SINGLE-ENDED (LINE) INPUT PG | Α | | | | | | | | Full Cools Innut | | | | | 0.5 | | 1,7 | | Full-Scale Input | V <sub>IN</sub> | A <sub>V_EXTERNAL</sub> = -6dB, EXTBUF = 1 | | | 1 | | V <sub>RMS</sub> | | PARAMETER | SYMBOL | | CON | DITION | IS | MIN | TYP | MAX | UNITS | | |------------------------------------|------------------------|---------------------------------------------------------------|-----------------------------------|---------------------------------|--------------------|------|-----|-------|------------------|--| | | | | PGALII | V = 0x0 | ) | 18 | 20 | 21.5 | | | | | | | PGALII | N = 0x1 | | 13 | 14 | 15 | | | | Line Input Level Adjust Coin (DCA) | | (Note 6) | PGALII | $V = 0x^2$ | 2 | 2 | 3 | 4 | 4D | | | Line Input Level Adjust Gain (PGA) | AV_LINEPGA | (Note 6) | PGALII | V = 0x3 | 3 | -1 | 0 | +1 | - dB | | | | | | PGALII | V = 0x4 | | -4 | -3 | -2 | 2 | | | | | | PGALII | V = 0x5 | 5, 0x6, 0x7 | -7 | -6 | -5 | ] | | | Line Input Amplifier Gain | A <sub>V_LINEAMP</sub> | Single-end | led only | | | | 6 | | dB | | | Input Resistance | R <sub>IN</sub> | | | | | 14 | 20 | | kΩ | | | Feedback Resistance | R <sub>IN_FB</sub> | T <sub>A</sub> = +25°0 | 0 | | | 19 | 20 | 21 | kΩ | | | DIGITAL LOOP-THROUGH: RECO | | TO PLAYB | ACK INP | UT PA | тн | | | | | | | Dynamic Range (Note 5) | DR | f <sub>S</sub> = 48kHz<br>1 (FIR aud | | = 12.28 | 88MHz, MODE = | | 97 | | dB | | | Total Harmonic Distortion + Noise | THD+N | f <sub>IN</sub> = 1kHz<br>12.288MH | , f <sub>S</sub> = 48l<br>z, MODE | κΗz, f <sub>M</sub><br>Ε = 1 (F | CLK =<br>IR audio) | | -83 | | dB | | | DAC PLAYBACK PATH TO RECEI | VER AMPLIFI | ER PATH | | | | | | | | | | Dynamic Range (Note 5) | DR | f <sub>S</sub> = 48kHz | , f <sub>MCLK</sub> | = 12.28 | 88MHz | | 100 | | dB | | | Total Harmonic Distortion + Noise | THD+N | f = 1kHz, F<br>R <sub>REC</sub> = 32 | | 0mW, | | | -68 | -58 | dB | | | DIFFERENTIAL ANALOG INPUT T | O RECEIVER | AMPLIFIE | R PATH | | | | | | | | | Dynamic Range (Note 5) | DR | | | | | 90 | 96 | | dB | | | Total Harmonic Distortion + Noise | THD+N | | | | | | -71 | | dB | | | | | V <sub>SPKVDD</sub> : | = 2.8V to | 5.5V | | | 80 | | | | | Power-Supply Rejection Ratio | Denn | | | | f = 217Hz | | 77 | | 40 | | | (Note 3) | PSRR | V <sub>RIPPLE</sub> = | 100mV <sub>F</sub> | P-P | f = 1kHz | | 77 | | dB | | | | | | | | f = 10kHz | | 69 | | ] | | | RECEIVER AMPLIFIER (Note 7) | | | | | | | | | | | | Output Davies | D | R <sub>REC</sub> = 32<br>MODE = 0 | | Hz, Th | ID < 1%, BIAS_ | | 97 | | 2010/ | | | Output Power | P <sub>OUT</sub> | R <sub>REC</sub> = 32Ω, f = 1kHz, THD < 1%, BIAS_<br>MODE = 1 | | | 74 | | mW | | | | | Full-Scale Output | | A <sub>V_RECPG</sub> | $_{SA} = 0 dB$ | (Note | 8) | | 1 | | V <sub>RMS</sub> | | | Pagaiyar Valuma Control (PCA) | Λ | | | | /OL = 0x00 | -63 | -61 | -59.5 | | | | Receiver Volume Control (PGA) | A <sub>V_RECPGA</sub> | (Notes 6 a | 110 9) | RCVLV | /OL = 0x1F | +7.2 | +8 | +8.75 | - dB | | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ Av_{MICPRE} = Av_{MICPRA} = Av_{LINEPGA} = 0dB, \ Av_{ADCLVL} = Av_{ADCGAIN} = 0dB, \ Av_{DACLVL} = Av_{DACGAIN} = 0dB, \ Av_{MICPRA} = 0dB, \ Av_{RCV} = Av_{LOUT} = Av_{HP} = Av_{SPK} = 0dB. \ f_{MCLK} = 12.288MHz, \ f_{LRCLK} = 48kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25^{\circ}C.) \ (Note 2)$ | PARAMETER | SYMBOL | CON | IDITIO | ONS | MIN | TYP | MAX | UNITS | |-----------------------------------|------------------------|-----------------------------------------------------------------|--------------------|---------------|-----|-------|-----|------------------| | | | +8dB to +6dB | | | | 0.5 | | | | | | +6dB to +0dB | | | | 1 | | | | Volume Control Step Size | | 0dB to -14dB | | | | 2 | | dB | | | | -14dB to -38dB | | | | 3 | | 1 | | | | -38dB to -62dB | | | | 4 | | 1 | | Mute Attenuation | | f = 1kHz | | | 85 | 97 | | dB | | Output Offset Voltage | Vos | $A_{V\_REC} = -62dB$ , | Γ <sub>A</sub> = + | +25°C | | | ±3 | mV | | Click and Dan Lovel | W | Peak voltage,<br>A-weighted, | | | | -67 | | - dBV | | Click-and-Pop Level | K <sub>CP</sub> | per second,<br>A <sub>V_REC</sub> = 0dB | Ou | t of shutdown | | -68 | | иву | | Canacitiva Driva Canability | | No sustained | RL | <b>=</b> 32Ω | | 500 | | nF | | Capacitive Drive Capability | | oscillations | $R_L$ | = ∞ | | 100 | | pF | | DAC PLAYBACK PATH TO LINEO | UT AMPLIFIE | R PATH | | | | | | | | Dynamic Range (Note 5) | DR | f <sub>S</sub> = 48kHz, f <sub>MCLK</sub> | = 12. | 288MHz | | 100 | | dB | | Total Harmonic Distortion + Noise | THD+N | f = 1kHz, R <sub>LOUT</sub> =<br>(0.5V <sub>RMS</sub> output le | | 2 | | -86 | -70 | dB | | SINGLE-ENDED ANALOG INPUT | TO LINE OUT | AMPLIFIER PATH | | | | | | | | Dynamic Range (Note 5) | DR | | | | | 98 | | dB | | Total Harmonic Distortion + Noise | THD+N | f = 1kHz, R <sub>LOUT</sub> =<br>(0.5V <sub>RMS</sub> output le | | 2 | | -86 | | dB | | | | V <sub>SPKVDD</sub> = 2.8V to | 0 5.5\ | / | | 74 | | | | Power-Supply Rejection Ratio | | | | f = 217Hz | | 74 | | 1 | | (Note 3) | PSRR | V <sub>RIPPLE</sub> = 100mV <sub>P-P</sub> | | f = 1kHz | | 74 | | dB | | | | | | f = 10kHz | | 73 | | | | LINE OUT AMPLIFIER (Note 7) | | | | | | | | | | Full-Scale Output | | (Note 8) | | | | 0.707 | | V <sub>RMS</sub> | | Line Output Amplifier Gain | A <sub>V_LOUTAMP</sub> | | | | | -3 | | dB | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = $2.2\mu$ F, \ C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. \ A\_V\_MICPRE\_ = A\_V\_MICPGA\_ = A\_V\_LINEPGA\_ = 0dB, \ A\_V\_ADCLVL = A\_V\_ADCGAIN = 0dB, \ A\_V\_DACLVL = A\_V\_DACGAIN = 0dB, \ A\_V\_MICPRE\_ = A\_V\_LOUT = A\_V\_{HP} = A\_V\_{SPK} = 0dB. \ f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit \ source \ data. \ T\_A = T\_{MIN} \ to T\_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T\_A = +25°C.) \ (Note 2) | PARAMETER | SYMBOL | CON | IDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------------|--------------|----------------------------------------------------------------------------|----------------------|------------|------|------|-------|-------------------| | Line Output Volume | | (1) - 1 0 1 (2) | RCV_V | 'OL = 0x00 | -63 | -61 | -59.5 | -ID | | Control (PGA) | AV_LOUTPGA | (Notes 6 and 9) | RCV_V | 'OL = 0x1F | +7.2 | +8 | +8.75 | dB | | | | 8dB to 6dB | | | | 0.5 | | | | | | 6dB to 0dB | | | | 1 | | 1 | | Volume Control Step Size | | 0dB to -14dB | | | | 2 | | dB | | | | -14dB to -38dB | | | | 3 | | 1 | | | | -38dB to -62dB | | | 4 | | 1 | | | Mute Attenuation | | f = 1kHz | | | 85 | 97 | | dB | | Occasion Disas Constitution | | No sustained | R <sub>LOUT</sub> | - = 1kΩ | | 500 | | | | Capacitive Drive Capability | | oscillations | R <sub>LOUT</sub> | - = ∞ | | 100 | | pF | | DAC PLAYBACK PATH TO SPEA | KER AMPLIFIE | R PATH | | | | | | | | Dynamic Range (Note 5) | DR | | | | | 91 | | dB | | Total Harmonic Distortion + Noise | THD+N | f = 1kHz, $P_{OUT}$ = 200mW, $Z_{SPK}$ = 8Ω + 68μH, $f_{MCLK}$ = 12.288MHz | | | | -73 | | dB | | Crosstalk | | SPKL to SPKR and<br>P <sub>OUT</sub> = 640mW, f | | SPKL, | | -104 | | dB | | Output Noise | | | | | | 27 | | μV <sub>RMS</sub> | | DIFFERENTIAL ANALOG INPUT | TO SPEAKER | AMPLIFIER PATH | | | | | | | | Dynamic Range (Note 5) | DR | Output referenced | to 2V <sub>RMS</sub> | <br>S | | 91 | | dB | | Total Harmonic Distortion + Noise | THD+N | f = 1kHz, $P_{OUT} = 2$<br>$Z_{SPK} = 8Ω + 68μH$ | | | | -73 | | dB | | Output Noise | | | | | | 28 | | μV <sub>RMS</sub> | | | | V <sub>SPKVDD</sub> = 2.8V to | 5.5V | | | 80 | | | | Power-Supply Rejection Ratio | DODD | | | f = 217Hz | | 68 | | 10 | | (Note 3) | PSRR | $V_{RIPPLE} = 100 \text{mV}_{P-P}$ | P-P | f = 1kHz | | 67 | d | - dB | | | | | | f = 10kHz | | 61 | | 1 | | PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------|------------------|-----------------------------------------------------------|----------------------------|-----|------|-------|------------------|--| | SPEAKER AMPLIFIER (Note 7) | | | | , | | | | | | | | | V <sub>SPKVDD</sub> = 5.0V | | 1400 | | | | | | | f = 1kHz, THD+N | V <sub>SPKVDD</sub> = 4.2V | | 1000 | | 1 | | | | | = 1%, $Z_{SPK}$ = 8 $\Omega$ | V <sub>SPKVDD</sub> = 3.7V | | 780 | | 1 | | | | | + 68µH | V <sub>SPKVDD</sub> = 3.3V | | 600 | | ] | | | 0.4.45 | | | V <sub>SPKVDD</sub> = 3.0V | | 500 | | 1 | | | Output Power | P <sub>OUT</sub> | | V <sub>SPKVDD</sub> = 5.0V | | 1800 | | mW | | | | | f = 1kHz, THD+N | V <sub>SPKVDD</sub> = 4.2V | | 1250 | | 1 | | | | | $= 10\%, Z_{SPK} = 8\Omega$ | V <sub>SPKVDD</sub> = 3.7V | | 970 | | 1 | | | | | + 68µH | V <sub>SPKVDD</sub> = 3.3V | | 760 | | 1 | | | | | | V <sub>SPKVDD</sub> = 3.0V | | 620 | | 1 | | | | | f = 1kHz, THD+N<br>= 1%, Z <sub>SPK</sub> = 4Ω<br>+ 33μH | V <sub>SPKVDD</sub> = 5.0V | | 2600 | | | | | | | | V <sub>SPKVDD</sub> = 4.2V | | 1800 | | 1 | | | | Pout | | V <sub>SPKVDD</sub> = 3.7V | | 1400 | | mW | | | | | | V <sub>SPKVDD</sub> = 3.3V | | 1050 | | | | | | | | V <sub>SPKVDD</sub> = 3.0V | | 850 | | | | | Output Power | | f = 1kHz, THD+N<br>= 10%, Z <sub>SPK</sub> = 4Ω<br>+ 33μH | V <sub>SPKVDD</sub> = 5.0V | | 3200 | | | | | | | | V <sub>SPKVDD</sub> = 4.2V | | 2200 | | | | | | | | | | 1700 | | | | | | | | V <sub>SPKVDD</sub> = 3.3V | | 1350 | | | | | | | | V <sub>SPKVDD</sub> = 3.0V | | 1100 | | 1 | | | Full-Scale Output | | A <sub>V SPK</sub> = +6dB (N | L | | 2 | | V <sub>RMS</sub> | | | Speaker Output Amplifier Gain | AV SPKAMP | | · | | +6 | | dB | | | | | | SPVOLL/<br>SPVOLR = 0x00 | -51 | -48 | -44.5 | | | | Speaker Volume Control (PGA) | Av_spkpga | (Notes 6 and 9) | SPVOLL/<br>SPVOLR = 0x1F | 13 | 14 | 15 | - dB | | | Volume Control Step Size | | 14dB to 9dB | | | 0.5 | | | | | | | +9dB to -6dB | | | 1 | | 1 | | | | | -6dB to -14dB | | | 2 | | dB | | | | | -14dB to -32dB | -14dB to -32dB | | 3 | | | | | | | -32dB to -48dB | | 4 | | | | | | Mute Attenuation | | f = 1kHz | | 76 | 84 | | dB | | | PARAMETER | SYMBOL | CONDIT | IONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-----------------|-----------------------------------------------------------------|----------------------------------------------------|-----|------|-----|-------| | Output Offset Voltage | Vos | A <sub>V_SPKPGA</sub> = -62dB, T | A = +25°C | | ±0.5 | ±4 | mV | | Click-and-Pop Level | K <sub>CP</sub> | Peak voltage,<br>A-weighted,<br>32 samples | Into shutdown | | -65 | | - dBV | | | 1.02 | per second,<br>A <sub>V_SPK</sub> = 0dB | Out of shutdown | | -65 | | | | DAC PLAYBACK PATH TO HEAD! | PHONE AMPI | IFIER PATH | | | | | | | Dynamic Range (Note 5) | DR | f <sub>S</sub> = 48kHz,<br>f <sub>MCLK</sub> = | Master or slave mode | | 102 | | dB | | | | 12.288MHz | Slave mode | 94 | | | | | | | | R <sub>HP</sub> = 16Ω | | -86 | -77 | | | Total Harmonic Distortion + Noise | THD+N | 10mW | $R_{HP}$ = $32\Omega$ | | -88 | | dB | | | | $f = 1kHz, V_{OUT} = 1V_{RN}$ | $_{\text{IS}}$ , $R_{\text{HP}}$ = $10$ k $\Omega$ | | -88 | | | | | | f = 1kHz, V <sub>IN</sub> = -1dBFS | $R_{HP} = 10k\Omega$ | | -105 | | dB | | Crosstalk | | HPL to HPR and HPR to POUT = 5mW, f = 1kHz | ' | | -104 | | dB | | | | V <sub>AVDD</sub> = V <sub>HPVDD</sub> = 1.65V to 2.0V | | | 80 | | | | Power-Supply Rejection Ratio | PSRR | | f = 217Hz | | 79 | | 40 | | (Note 3) | PORK | $V_{RIPPLE} = 100 \text{mV}_{P-P},$<br>$A_{V HP} = 0 \text{dB}$ | f = 1kHz | | 79 | | - dB | | | | /W_HP GGB | f = 10kHz | | 74 | | | | | | | MODE = 0 (voice)<br>8kHz | | 2.2 | | | | DAG Bally Bloom Balan | | 1kHz, 0dB input,<br>highpass filter disabled | MODE = 0 (voice)<br>16kHz | | 1.1 | | | | DAC Path Phase Delay | | measured from digital input to analog output | MODE = 1<br>(music) 8kHz | | 4.5 | | - ms | | | | | MODE = 1<br>(music) 48kHz | | 0.76 | | | | Gain Error | | | | | 1 | 5 | % | | Channel Gain Mismatch | | | | | 1 | | % | | SINGLE-ENDED ANALOG INPUT | TO HEADPH | ONE AMPLIFIER PATH | | | | | | | Dynamic Range (Note 5) | | A <sub>V_LINE</sub> = 0dB A <sub>V_HPF</sub> | o <sub>GA</sub> = 0 dB | | 101 | | dB | | Total Harmonic Distortion + Noise | THD+N | V <sub>IN</sub> = 250mV <sub>RMS</sub> , f =1 | kHz | | -80 | | dB | | Crosstalk | | HPL to HPR and HPR to POUT = 5mW, f = 1kHz | | | -94 | | dB | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = $2.2\mu$ F, \ C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. \ Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, \ Av\_ADCLVL = Av\_ADCGAIN = 0dB, \ Av\_DACLVL = Av\_DACGAIN = 0dB, \ Av\_MICPRE\_ = 48kHz, \ MAS = 0, 20-bit \ source \ data. \ T\_A = T\_{MIN} \ to T\_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T\_A = +25°C.) \ (Note 2) | PARAMETER | SYMBOL | CON | NDITION | IS | MIN | TYP | MAX | UNITS | |-----------------------------------|----------------------|-------------------------------------------------------------|--------------------------------|-------------------------|-----|------|------------------|-------| | | | V <sub>AVDD</sub> = V <sub>HPVDD</sub> | = 1.65V | to 2.0V | | 60 | | | | Power-Supply Rejection Ratio | DODD | | | f = 217Hz | | 61 | | 1 | | (Note 3) | PSRR | $V_{RIPPLE} = 100 \text{mV}$<br>$A_{V TOTAL} = 0 \text{dB}$ | P-P, | f = 1kHz | | 61 | | - dB | | | | AV_IOIAL - OUB | | f = 10kHz | | 60 | - | | | HEADPHONE AMPLIFIER (Note 7) | ) | | | | | | | | | Output Dower | Б | f = 4141 = TUD = 4 | 0/ | R <sub>HP</sub> = 16Ω | 20 | 40 | | ma\A/ | | Output Power | Pout | f = 1kHz, THD = 1 | 70 | R <sub>HP</sub> = 32Ω | | 30 | | mW | | | | $R_{HP}$ = 16 $\Omega$ , $P_{OUT}$ | = 10mV | V, f = 1kHz | | -88 | -77 | | | Total Harmonic Distortion + Noise | THD+N | $R_{HP} = 10k\Omega, V_{OU}$<br>f = 1kHz | <sub>T</sub> = 1V <sub>R</sub> | MS, | | -88 | | dB | | Full-Scale Output | | A <sub>VHP</sub> = 0dB (Note 8) | | | 1 | | V <sub>RMS</sub> | | | Handahana Valuma Control (DCA) | ^ | HPVOL_ = 0x00 | | -68 | -67 | -65 | - dB | | | Headphone Volume Control (PGA) | A <sub>V_HPPGA</sub> | HPVOL_ = 0x1F | | 2.25 | 3 | 3.5 | QB | | | | | +3dB to +1dB | | | 0.5 | | | | | | | +1dB to -5dB | | | | 1 | | dB | | Volume Control Step Size | | -5dB to -19dB | | | 2 | | | | | | | -19dB to -43dB | | | | 3 | | ] | | | | -43dB to -67dB | 3 | | | 4 | | | | Mute Attenuation | | f = 1kHz | | | | 110 | | dB | | Output Offeet Veltege | | AV/ LID = 674D | T <sub>A</sub> = + | -25°C | | ±0.5 | ±1 | m)/ | | Output Offset Voltage | Vos | AV_HP = -67dB | $T_A = T$ | MIN to T <sub>MAX</sub> | | | ±3 | mV | | Canaditive Drive Canability | | No sustained | R <sub>HP</sub> = | 32Ω | | 500 | | 25 | | Capacitive Drive Capability | | oscillations | R <sub>HP</sub> = | ∞ | | 100 | | pF | | Click and Pop Level | K | Peak voltage,<br>A-weighted, | Into sh | nutdown | | -73 | | - dBV | | Click-and-Pop Level | K <sub>CP</sub> | 32 samples<br>per second,<br>A <sub>V_HP</sub> = -67dB | | shutdown | | -73 | | UD V | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|---------------------|----------------------------|--------------------------------|--------------------------------|--------------------------------|-------| | JACK DETECTION | | | | | | | | JACKSNS High Threshold | V= | MICBIAS enabled | 0.80 x<br>V <sub>MICBIAS</sub> | 0.95 x<br>V <sub>MICBIAS</sub> | 0.98 x<br>V <sub>MICBIAS</sub> | V | | MONORO Flight Hileshold | VTH_HIGH | MICBIAS disabled | 0.80 x<br>V <sub>SPKVDD</sub> | 0.95 x<br>V <sub>SPKVDD</sub> | 0.98 x<br>V <sub>SPKVDD</sub> | • | | JACKSNS Low Threshold | V | MICBIAS enabled | 0.06 x<br>V <sub>MICBIAS</sub> | 0.10 x<br>V <sub>MICBIAS</sub> | | V | | JACKSINS LOW THIESHOID | $V_{TH\_LOW}$ | MICBIAS disabled | 0.06 x<br>V <sub>SPKVDD</sub> | 0.10 x<br>V <sub>SPKVDD</sub> | 0.17 x<br>V <sub>SPKVDD</sub> | | | JACKSNS Sense Voltage | V <sub>SENSE</sub> | MICBIAS disabled | | V <sub>SPKVDD</sub> | | V | | JACKSNS Strong Pullup<br>Resistance | R <sub>SPU</sub> | MICBIAS disabled, JDWK = 0 | 1.9 | 2.4 | 2.7 | kΩ | | JACKSNS Weak Pullup Current | I <sub>WPU</sub> | MICBIAS disabled, JDWK = 1 | | 5 | 12 | μA | | JACKSNS Glitch Debounce Period | t | JDEB = 00 | | 25 | | me | | JACKSINS GIRCH Debourice Period | <sup>t</sup> GLITCH | JDEB = 11 | | 200 | | ms | #### **Digital Filter Specifications** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line Output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVDS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_HP = Av\_SPK = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Notes 2, 10) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|------------------------|---------------------------------------------------|---------------------------|-----|--------------------------|-------| | RECORD PATH LEVEL CONTR | OL | | , | | | | | Record Level Adjust Range | Av_adclvl | AVL/AVR = 0xF to 0x0 (Note 6) | -12 | | +3 | dB | | Record Level Adjust Step Size | | | | 1 | | dB | | Record Gain Adjust Range | A <sub>V_ADCGAIN</sub> | AVLG/AVRG = 0x0 to 0x3 (Note 6) | 0 | | 42 | dB | | Record Gain Adjust Step Size | | | | 6 | | dB | | RECORD PATH VOICE MODE I | IR LOWPASS FI | ILTER (MODE = 0) | | | | | | | | Ripple limit cutoff | 0.444<br>x f <sub>S</sub> | | | | | Passband Cutoff | f <sub>PLP</sub> | -3dB cutoff | 0.449<br>x f <sub>S</sub> | | | Hz | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | | 0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | | 0.47<br>x f <sub>S</sub> | Hz | | Stopband Attenuation | | f > f <sub>SLP</sub> | 74 | | | dB | | RECORD PATH STEREO AUDIO | O MODE FIR LO | WPASS FILTER (MODE = 1, DHF = 0, f <sub>LRC</sub> | LK < 50kH | lz) | | | | | | Ripple limit cutoff | 0.43<br>x f <sub>S</sub> | | | | | Passband Cutoff | f <sub>PLP</sub> | -3dB cutoff | 0.48<br>x f <sub>S</sub> | | , | Hz | | | | -6.02dB cutoff | 0.5<br>x f <sub>S</sub> | | | | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | | +0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | | 0.58<br>x f <sub>S</sub> | Hz | | Stopband Attenuation | | f < f <sub>SLP</sub> | 60 | | | dB | | RECORD PATH STEREO AUDIO | O MODE FIR LO | WPASS FILTER (MODE = 1, DHF = 1, f <sub>LRC</sub> | LK > 50kH | lz) | | I. | | | | Ripple limit cutoff | 0.208<br>x f <sub>S</sub> | | | | | Passband Cutoff | f <sub>PLP</sub> | -3dB cutoff | 0.28<br>x f <sub>S</sub> | | | - Hz | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | | +0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | | 0.45<br>x f <sub>S</sub> | Hz | | Stopband Attenuation | | f < f <sub>SLP</sub> | 60 | | | dB | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line Output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ A\_{V\_{MICPRE}} = \(A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICP | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------------|-----------------------------------------------|------------------------|----------------------------|-----|------|-------| | RECORD PATH DC-BLOCKING | HIGHPASS FIL | TER | | | | | | | DC Attenuation | A <sub>V_ADCHPF</sub> | AHPF = 1 | | | 90 | | dB | | RECORD PATH PROGRAMMAL | E BIQUAD FILT | ΓER | | | | | | | Preattenuator Gain Range | | | | -15 | | 0 | dB | | Preattenuator Step Size | | | | | 1 | | dB | | | | Highpass filter | | 0.0008<br>x f <sub>S</sub> | | | | | | | High-frequency shelving filter | | 0.02<br>x f <sub>S</sub> | | | | | Cutoff Frequency | | Lowpass filter | | 0.002<br>x f <sub>S</sub> | | | Hz | | | | Low-frequency shelving filter | | 0.0008<br>x f <sub>S</sub> | | | | | | | Peak filter | | 0.0008<br>x f <sub>S</sub> | | | | | Quality Factor | Q | Peak filter | | | | 10 | | | DIGITAL SIDETONE: RECORD P | ATH TO PLAY | BACK PATH (MODE = 0) | | | | | | | Sidetone Level Adjust Range | A <sub>V_STLVL</sub> | DVST = 0x1F to 0x01 | | -60.5 | | -0.5 | dB | | Sidetone Level Adjust Step Side | _ | | | | 2 | | dB | | O'data a Bath Bhasa Balan | | f <sub>IN</sub> = 1kHz, full-scale amplitude, | f <sub>S</sub> = 8kHz | | 1.8 | | | | Sidetone Path Phase Delay | | highpass filter disabled | f <sub>S</sub> = 16kHz | | 0.9 | | ms | | PLAYBACK PATH LEVEL CONT | ROL | | | | | | | | Playback Path Attenuation Range | A <sub>V_DACLVL</sub> | DV = 0xF to 0x0 (Note 6) | | -15 | | 0 | dB | | Playback Path Attenuation Step<br>Size | | | | | 1 | | dB | | Playback Path Gain Adjust<br>Range | A <sub>V_DACGAIN</sub> | DVG = 00 to 11 (Note 6) | | 0 | | 18 | dB | | Playback Path Gain Adjust Step<br>Size | | | | | 6 | | dB | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line Output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ A\_{V\_{MICPRE}} = \(A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICP | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP MAX | UNITS | |--------------------------------|------------------|---------------------------------|------------------------------|---------------------------|-------| | PLAYBACK PATH VOICE MODE | IIR LOWPASS | FILTER (MODE = 0) | | | | | Passband Cutoff | f | Ripple limit cutoff | 0.448<br>x f <sub>S</sub> | | Hz | | Passband Cuton | f <sub>PLP</sub> | -3dB cutoff | 0.451<br>x f <sub>S</sub> | | ΠZ | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | +0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | 0.476<br>x f <sub>S</sub> | Hz | | Stopband Attenuation (Note 11) | | f > f <sub>SLP</sub> | 75 | | dB | | PLAYBACK PATH STEREO AUD | IO MODE FIR | LOWPASS FILTER (MODE = 1, DHF = | 0, f <sub>LRCLK</sub> < 50kl | lz) | | | | | Ripple limit cutoff | 0.43<br>x f <sub>S</sub> | | | | Passband Cutoff | f <sub>PLP</sub> | -3dB cutoff | 0.47<br>x f <sub>S</sub> | | Hz | | | | -6.02dB cutoff | 0.5<br>x f <sub>S</sub> | | | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | +0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | 0.58<br>x f <sub>S</sub> | Hz | | Stopband Attenuation (Note 11) | | f > f <sub>SLP</sub> | 60 | | dB | | PLAYBACK PATH STEREO AUD | IO MODE FIR | LOWPASS FILTER (MODE1 = 1, DHF | = 1 for f <sub>LRCLK</sub> > | 50kHz) | | | Danahand Outoff | f <sub>PLP</sub> | Ripple limit cutoff | 0.24<br>x f <sub>S</sub> | | 11- | | Passband Cutoff | | -3dB cutoff | 0.31<br>x f <sub>S</sub> | | Hz | | Passband Ripple | | f < f <sub>PLP</sub> | -0.1 | +0.1 | dB | | Stopband Cutoff | f <sub>SLP</sub> | | | 0.477<br>x f <sub>S</sub> | Hz | | Stopband Attenuation (Note 11) | | f < f <sub>SLP</sub> | 60 | | dB | | PLAYBACK PATH DC-BLOCKIN | G HIGHPASS | FILTER | | | | | DC Attenuation | | DHPF = 1 | | 89 | dB | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line Output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_HP = Av\_SPK = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Notes 2, 10) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------|------------|--------------------------------|----------------------------|-----|-----|-------| | PLAYBACK PATH DYNAMIC RA | NGE CONTRO | L | | | | | | Gain Range | | | 0 | | 12 | dB | | Compression Threshold | | | -31 | | 0 | dBFS | | Expansion Threshold | | | -66 | | -35 | dBFS | | Attack Time | | | 0.0005 | | 0.2 | s | | Release Time | | | 0.0625 | | 8 | s | | PLAYBACK PATH PARAMETRIC | EQUALIZER | | | | | | | Number of Bands | | | | 7 | | Bands | | Per Band Gain Range | | | -12 | | +12 | dB | | Preattenuator Gain Range | | | -15 | | 0 | dB | | Preattenuator Step Size | | | | 1 | | dB | | | | Highpass filter | 0.0008<br>x f <sub>S</sub> | | | | | | | High-frequency shelving filter | 0.02<br>x f <sub>S</sub> | | | | | Cutoff Frequency | | Lowpass filter | 0.002<br>x f <sub>S</sub> | | | Hz | | | | Low-frequency shelving filter | 0.0008<br>x f <sub>S</sub> | | | | | | | Peak filter | 0.0008<br>x f <sub>S</sub> | | | | | Quality Factor | Q | Peak filter | | | 10 | | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line Output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ A\_{V\_{MICPRE}} = \(A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICP | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------|-----------------------------------|-----------------------------------------------------------------------------|------------------------------|-----|------------------------------|-------| | MCLK | • | | | | | | | Input High Voltage | V <sub>IH</sub> | | 1.26 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | 0.6 | V | | Input Leakage Current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>DVDDIO</sub> = 2.0V, T <sub>A</sub> = +25°C | -1 | | +1 | μA | | Input Capacitance | | | | 10 | | pF | | SDIN, BCLK, LRCLK (Input) | | | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>DVDDIO</sub> | | | ٧ | | Input Low Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>DVDDIO</sub> | V | | Input Hysteresis | | | | 100 | | mV | | Input Leakage Current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>DVDDIO</sub> = 3.6V, T <sub>A</sub> = +25°C | -1 | | +1 | μA | | Input Capacitance | | | | 10 | | pF | | BCLK, LRCLK, SDOUT (Outp | ut) | | | | | | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = 3mA | V <sub>DVDDIO</sub><br>- 0.4 | | | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3mA | | | 0.4 | V | | Input Leakage Current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>DVDDIO</sub> = 2.0V, T <sub>A</sub> = +25°C,<br>high-impedance state | -1 | | +1 | μA | | SDA, SCL (Input) | | | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>DVDDIO</sub> | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>DVDDIO</sub> | V | | Input Hysteresis | | | | 100 | | mV | | Input Leakage Current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>DVDDIO</sub> = 2.0V, T <sub>A</sub> = +25°C | -1 | | +1 | μA | | Input Capacitance | | | | 10 | | pF | | SDA, IRQ (Output) | | | | | | | | Output Low Voltage | V <sub>OL</sub> | V <sub>DVDDIO</sub> = 1.65V, I <sub>OH</sub> = 3mA | | | 0.2 x<br>V <sub>DVDDIO</sub> | V | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line Output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ A\_{V\_{MICPRE}} = \(A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICP | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------------------------|----------------------------------------------------|------------------------------|-----|------------------------------|-------| | Output High Current | I <sub>OH</sub> | V <sub>DVDDIO</sub> = 1.65V, I <sub>OL</sub> = 3mA | | | 1 | μA | | DMD1, DMD2 INPUT | | | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>DVDDIO</sub> | | | V | | Input Low Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>DVDDIO</sub> | V | | Input Hysteresis | | | | 100 | | mV | | Input Leakage Current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>DVDDIO</sub> = 2.0V, T <sub>A</sub> = +25°C | -25 | | +25 | μA | | Input Capacitance | | | | 10 | | pF | | DMC1, DMC2 OUTPUT | | | | | | | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = 3mA | V <sub>DVDDIO</sub><br>- 0.4 | | | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3mA | | | 0.4 | V | ### **Input Clock Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = $2.2\mu$ F, \ C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. \ A\_V\_MICPGA\_ = A\_V\_LINEPGA\_= 0dB, \ A\_V\_ADCLVL = A\_V\_ADCGAIN = 0dB, \ A\_V\_DACLVL = A\_V\_DACGAIN = 0dB, \ A\_V\_DACLVL = A\_V\_DACGAIN = 0dB, \ A\_V\_RCV = A\_V\_LOUT = A\_V\_{HP} = A\_V\_{SPK} = 0dB. \ f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit \ source \ data. \ T\_A = T\_{MIN} \ to T\_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T\_A = +25^{\circ}C.) \ (Notes 2, 10) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|-------------------|----------------------------------------------------------|--------|-----|--------|-------| | INPUT CLOCK CHARACTERIST | ics | | • | | | | | | | f <sub>S</sub> = 8kHz, voice mode filters<br>(MODE = 0) | 2.048 | | 60 | | | MCLK Input Frequency | f <sub>MCLK</sub> | f <sub>S</sub> = 48kHz, music mode filters<br>(MODE = 1) | 10 | | 60 | MHz | | | | f <sub>S</sub> = 96kHz, music mode filters<br>(MODE = 1) | 12.288 | | 60 | | | MCLK Input Duty Cycle | | PSCLK = 01 | 40 | 50 | 60 | - % | | | | PSCLK = 10 or 11 | 30 | | 70 | 7 % | | Maximum MCLK Input Jitter | | | | 1 | | ns | | LDCLK Comple Date (Note 12) | £ | DHF = 0 | 8 | | 48 | kHz | | LRCLK Sample Rate (Note 12) | fLRCLK | DHF = 1 | 48 | | 96 | KHZ | | DAI LRCLK Average Frequency | | FREQ = 0x8 to 0xF | 0 | | 0 | - % | | Error (Note 13) | | FREQ = 0x0 | -0.025 | | +0.025 | 70 | | PLL Lock Time | | | | 2 | 7 | ms | | Maximum LRCLK Input Jitter to Maintain PLL Lock | | | | | ±100 | ns | | Soft-Start/Stop Time | | | | 10 | | ms | ### **Digital Audio Interface Timing Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{MICPRE} 4V_{$ | PARAMETER | SYMBOL | СО | MIN | TYP | MAX | UNITS | | |-----------------------------------------------|---------------------------------|----------------------------------|---------------------------|-----|-----|----------------------------|----| | DIGITAL AUDIO INTERFACE TIM | | | | | | | | | BCLK Cycle Time | t <sub>BCLK</sub> | Slave mode | | 80 | | | ns | | BCLK High Time | t <sub>BCLKH</sub> | Slave mode | | 20 | | | ns | | BCLK Low Time | <sup>t</sup> BCLKL | Slave mode | | 20 | | | ns | | BCLK or LRCLK Rise and Fall Time | t <sub>r</sub> , t <sub>f</sub> | Master mode, C | <sub>L</sub> = 15pF | | 5 | | ns | | SDIN to BCLK Setup Time | t <sub>SETUP</sub> | | | 20 | | | ns | | LRCLK to BCLK Setup Time | t <sub>SYNCSET</sub> | Slave mode | | 20 | | | ns | | SDIN to BCLK Hold Time | t <sub>HOLD</sub> | | 20 | | | ns | | | LRCLK to BCLK Hold Time | tsynchold | Slave mode | Slave mode | | | | ns | | | | | TDM = 1 | | 20 | | | | Minimum Delay Time from LSB | | Master mode | TDM = 1, FSW = 1 | | 20 | | | | BCLK Falling Edge to High-<br>Impedance State | <sup>t</sup> HIZOUT | Master mode | TDM = 1, FSW = 0 | | 20 | | ns | | | | | TDM = 0, DLY = 1 | | 20 | | | | LRCLK Rising Edge to<br>SDOUT MSB Delay | tsynctx | C = 30pF, TDM | = 1, FSW = 1 | | | 40 | ns | | BCLK to SDOUT Delay | t <sub>CLKTX</sub> | C = 30pF | TDM = 1, BCLK rising edge | | | 50 | ns | | | | | TDM = 0 | | | 50 | | | | | | TDM = 1 | -15 | | +15 | | | Delay Time from BCLK to LRCLK | <sup>t</sup> CLKSYNC | t <sub>CLKSYNC</sub> Master mode | TDM = 0 | | | 0.8 x<br>t <sub>BCLK</sub> | ns | Figure 1. I<sup>2</sup>S Audio Interface Timing Diagrams (TDM = 0) Figure 2. TDM Audio Interface Short Mode Timing Diagram (TDM = 1, BCI = 1) ### **I2C Timing Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (RHP) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ A_{V_{MICPRE}} = A_{V_{MICPGA}} = 00\text{B}, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 00\text{B}, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 00\text{B}, \ A_{V_{MICPRE}} = A_{V_{COUT}} = A_{V_{COUT}} = A_{V_{COUT}} = A_{V_{COUT}} = A_{V_{COUT}} = 00\text{B}. \ A_{V_{COUT}} = A_{V_$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------|---------------------|--------------------------------------------------------------|---------------------------------------|-----|-----|-------| | I <sup>2</sup> C TIMING CHARACTERISTICS | | | | | | | | Serial Clock Frequency | fscl | Guaranteed by SCL pulse width low and high | · · · · · · · · · · · · · · · · · · · | | | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 1.3 | | | μs | | Hold Time (Repeated) START<br>Condition | <sup>t</sup> HD,STA | | 0.6 | | | μs | | SCL Pulse-Width Low | $t_{LOW}$ | | 1.3 | | | μs | | SCL Pulse-Width High | tHIGH | | 0.6 | | | μs | | Setup Time for a Repeated START Condition | <sup>t</sup> su,sta | | 0.6 | | | μs | | | | $R_{PU} = 475\Omega$ , $C_B = 100pF$ , $400pF$ | 0 | | 900 | | | Data Hold Time | t <sub>HD,DAT</sub> | Transmitting | 0 | | 900 | ns | | | | Receiving | | | 0 | | | Data Setup Time | t <sub>SU,DAT</sub> | | 100 | | | ns | | SDA and SCL Receiving Rise Time | $t_{R}$ | (Note 14) | 20 + 0.1<br>x C <sub>B</sub> | | 300 | ns | | SDA and SCL Receiving Fall Time | t <sub>F</sub> | (Note 14) | 20 + 0.1<br>x C <sub>B</sub> | | 300 | ns | | SDA Transmitting Fall Time | t <sub>F</sub> | $R_{PU}$ = 475 $\Omega$ , $C_{B}$ = 100pF to 400pF (Note 14) | 20 + 0.1<br>x C <sub>B</sub> | | 250 | ns | | Setup Time for STOP Condition | t <sub>SU,STO</sub> | | 0.6 | | | μs | | Bus Capacitance | C <sub>B</sub> | Guaranteed by SDA transmitting fall time | | | 400 | pF | | Pulse Width of Suppressed Spike | t <sub>SP</sub> | | 0 | | 50 | ns | Figure 3. I<sup>2</sup>C Interface Timing Diagram ### **Digital Microphone Timing Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ AV\_MICPRE\_ = AV\_MICPGA\_ = AV\_LINEPGA\_ = 0dB, \ AV\_ADCLVL = AV\_ADCGAIN = 0dB, \ AV\_DACLVL = AV\_DACGAIN = 0dB, \ AV\_DACLVL = AV\_DACGAIN = 0dB, \ AV\_RCV = AV\_LOUT = AV\_{HP} = AV\_{SPK} = 0dB. \ f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit \ source \ data. \ T\_A = T\_{MIN} \ to T\_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T\_A = +25^{\circ}C.) \ (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------|---------------------|-------------------|-----|----------------------|-----|-------| | DIGITAL MICROPHONE TIMING | CHARACTERIS | TICS | | | | | | DMC | | MICCLK = 000 | | f <sub>PCLK</sub> /2 | | | | | | MICCLK = 001 | | f <sub>PCLK</sub> /3 | | 1 | | | fDMC | MICCLK = 010 | | MHz | | | | DIVIC | | MICCLK = 011 | | f <sub>PCLK</sub> /5 | | | | | | MICCLK = 100 | | | | | | | | MICCLK = 101 | | | | | | DMD to DMC Setup Time | t <sub>SU,MIC</sub> | Either clock edge | 20 | | | ns | | DMD to DMC Hold Time | t <sub>HD,MIC</sub> | Either clock edge | 0 | | | ns | Figure 4. Digital Microphone Timing Diagram - Note 2: The MAX98091 is 100% production tested at T<sub>A</sub> =+25°C. Specifications over temperature limits are guaranteed by design. - **Note 3:** BIAS derived from a bandgap reference (BIAS\_MODE = 1). - Note 4: Analog supply current = AVDD + HPVDD, speaker supply current = SPKVDD and digital supply current = DVDD + DVDDIO. - Note 5: Dynamic range measurements are performed with the EIAJ method (a -60dBFS output signal at 1kHz, A-weighted and normalized to 0dBFS; f = 20Hz 20kHz). - Note 6: Gain measured relative to the 0dB setting. - Note 7: Performance measured using DAC Inputs, unless otherwise stated. - **Note 8:** Full-scale analog output with 0dB of programmable gain, and a 0dBFS DAC input amplitude, a 1V<sub>RMS</sub> differential analog input amplitude, or a 0.5V<sub>RMS</sub> single-ended analog input amplitude. - Note 9: Performance measured using an analog input to amplifier output path. - **Note 10:** Digital filter performance is invariant over temperature and production tested at $T_A = +25$ °C. - Note 11: The filter specification is accurate only for synchronous clocking modes (integer MCLK to LRCLK ratio). - Note 12: f<sub>LRCLK</sub> may be any rate in the indicated range. Asynchronous and non-integer f<sub>MCLK</sub>/f<sub>LRCLK</sub> ratios can exhibit some full-scale performance degradation compared to synchronous integer ratios. - Note 13: In master-mode operation, the accuracy of the MCLK input proportionally determines the accuracy of the sample clock rate. - Note 14: $C_B$ is in pF. # **Quiescent Power Consumption** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V, slave mode operation.)$ | DEVICE MODE AND CONFIGURATION | I <sub>AVDD</sub> (mA) | I <sub>HPVDD</sub> (mA) | I <sub>DVDD</sub> (mA) | I <sub>DVDDIO</sub> (mA) | I <sub>SPKVDD</sub> (mA) | POWER (mW) | DYNAMIC<br>RANGE<br>(dB) | |------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------------------------|--------------------------|--------------------------|------------|--------------------------| | Digital Audio Input to Playback Path to Headphone | | | | | | | | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ | 1.41 | 1.28 | 1.28 | 0.02 | 0.00 | 6.41 | 102 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ , Low-Power Mode | 0.96 | 0.51 | 1.28 | 0.02 | 0.00 | 4.23 | 99 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ Dynamic Range Control Enabled | 1.41 | 1.28 | 1.37 | 0.02 | 0.00 | 6.51 | 102 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ Parametric Equalizer Enabled | 1.41 | 1.28 | 1.91 | 0.02 | 0.00 | 7.15 | 102 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 96kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ | 1.41 | 1.28 | 1.45 | 0.02 | 0.00 | 6.62 | 102 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 44.1kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ | 1.40 | 1.28 | 1.15 | 0.02 | 0.00 | 6.23 | 102 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 44.1kHz, 20-bit, Music Filters, $R_{LOAD}$ = 32 $\Omega$ , Low-Power Mode | 0.96 | 0.52 | 1.18 | 0.02 | 0.00 | 4.10 | 99 | | Digital Audio Input to Playback Path to Headphone | Output ( | Voice Filte | ers) | | | | | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_S$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ | 1.42 | 1.28 | 1.17 | 0.02 | 0.00 | 6.28 | 101 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ , Low-Power Mode | 0.97 | 0.51 | 1.17 | 0.02 | 0.00 | 4.10 | 98.5 | | Mono DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_S$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ | 0.81 | 0.70 | 1.07 | 0.02 | 0.00 | 4.03 | 101 | | Mono DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ , Low-Power Mode | 0.59 | 0.31 | 1.07 | 0.02 | 0.00 | 2.92 | 98.5 | | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 16kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ | 1.41 | 1.28 | 1.28 | 0.02 | 0.00 | 6.39 | 99 | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V, slave mode operation.)$ | DEVICE MODE AND CONFIGURATION | I <sub>AVDD</sub><br>(mA) | I <sub>HPVDD</sub> (mA) | I <sub>DVDD</sub> (mA) | I <sub>DVDDIO</sub> (mA) | I <sub>SPKVDD</sub> (mA) | POWER (mW) | DYNAMIC<br>RANGE<br>(dB) | |-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|------------------------|--------------------------|--------------------------|------------|--------------------------| | Stereo DAC Playback to Headphone Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 16kHz, 16-bit, Voice Filters, R <sub>LOAD</sub> = 32 $\Omega$ , Low-Power Mode | 0.96 | 0.51 | 1.27 | 0.02 | 0.00 | 4.21 | 97 | | Digital Audio Input to Playback Path to Speaker Ou | ıtput | | | | | | | | Stereo DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = $8\Omega$ , $L_{LOAD}$ = $68\mu H$ | 1.24 | 0.00 | 1.28 | 0.02 | 2.27 | 12.16 | 91 | | Stereo DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = 8 $\Omega$ , $L_{LOAD}$ = 68 $\mu$ H, Low Power Mode | 0.94 | 0.00 | 1.28 | 0.02 | 2.27 | 11.62 | 91 | | Mono DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = $8\Omega$ , $L_{LOAD}$ = $68\mu H$ | 0.67 | 0.00 | 1.14 | 0.02 | 1.17 | 6.94 | 91 | | Mono DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, $R_{LOAD}$ = $8\Omega$ , $L_{LOAD}$ = $68\mu$ H, Low-Power Mode | 0.53 | 0.00 | 1.14 | 0.02 | 1.17 | 6.68 | 91 | | Stereo DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 96kHz, 20-bit, Music Filters, $R_{LOAD}$ = $8\Omega$ , $L_{LOAD}$ = $68\mu H$ | 1.24 | 0.00 | 1.45 | 0.02 | 2.27 | 12.38 | 91 | | Stereo DAC Playback to Speaker Output | | | | | | | | | $f_{MCLK}$ = 13MHz, $f_{S}$ = 44.1kHz, 20-bit, Music Filters, $R_{LOAD}$ = $8\Omega$ , $L_{LOAD}$ = $68\mu H$ | 1.24 | 0.00 | 1.15 | 0.02 | 2.27 | 11.99 | 91 | | Analog Audio Line Input to Digital Record Path Ou | tput | | | | | | | | Stereo Differential Line Input to Record Path | 3.14 | 0.00 | 1.68 | 0.16 | 0.00 | 7.91 | 98 | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters | 3.14 | 0.00 | 1.00 | 0.16 | 0.00 | 7.91 | 90 | | Stereo Differential Line Input to Record Path | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters, Low-Power Mode | 1.99 | 0.00 | 1.68 | 0.16 | 0.00 | 5.88 | 98 | | Stereo Differential Line Input to Record Path | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters Digital Biquad Filter Enabled | 3.13 | 0.00 | 1.75 | 0.16 | 0.00 | 8.00 | 98 | | Mono Differential Line Input to Record Path | 1.89 | 0.00 | 1.40 | 0.10 | 0.00 | 5.25 | 98 | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters | 1.09 | 0.00 | 1.40 | 0.10 | 0.00 | 0.20 | 90 | | Stereo Single-Ended Line Input to Record Path | 3.23 | 0.00 | 1.65 | 0.17 | 0.00 | 8.06 | 97 | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters | 0.20 | 0.00 | 1.00 | 0.17 | 0.00 | 0.00 | | | Stereo Single-Ended Line Input to Record Path | | | | | | | | | $f_{MCLK}$ = 12.288MHz, $f_{S}$ = 48kHz, 20-bit, Music Filters Low-Power Mode | 2.04 | 0.00 | 1.65 | 0.18 | 0.00 | 5.97 | 97 | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V, slave mode operation.)$ | DEVICE MODE AND CONFIGURATION | I <sub>AVDD</sub> (mA) | I <sub>HPVDD</sub> (mA) | I <sub>DVDD</sub> (mA) | I <sub>DVDDIO</sub> (mA) | I <sub>SPKVDD</sub> (mA) | POWER (mW) | DYNAMIC<br>RANGE<br>(dB) | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------------------------|--------------------------|--------------------------|------------|--------------------------| | Stereo Single-Ended Line Input to Record Path $f_{MCLK} = 13MHz$ , $f_{S} = 8kHz$ , 16-bit, Voice Filters | 2.93 | 0.00 | 1.04 | 0.05 | 0.00 | 6.59 | 98 | | Stereo Single-Ended Line Input to Record Path f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 8kHz, 16-bit, Voice Filters Low-Power Mode | 1.74 | 0.00 | 1.04 | 0.05 | 0.00 | 4.48 | 97 | | Analog Microphone Input to Digital Record Path O | utput (Mu | sic Filters | 5) | | | | | | Stereo Analog Microphone Input to Record Path f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters | 3.54 | 0.00 | 1.67 | 0.14 | 0.00 | 8.57 | 97 | | Stereo Analog Microphone Input to Record Path f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters, Low-Power Mode | 2.25 | 0.00 | 1.68 | 0.14 | 0.00 | 6.29 | 97 | | Mono Analog Microphone Input to Record Path f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters | 2.05 | 0.00 | 1.36 | 0.10 | 0.00 | 5.49 | 97 | | Mono Analog Microphone Input to Record Path f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters, Low-Power Mode | 1.37 | 0.00 | 1.36 | 0.08 | 0.00 | 4.25 | 97 | | Analog Microphone Input to Digital Record Path O | utput (Vo | ice Filters | ) | | | | | | Stereo Analog Microphone Input to Record Path $f_{MCLK} = 13MHz$ , $f_{S} = 8kHz$ , 16-bit, Voice Filters | 3.24 | 0.00 | 1.13 | 0.04 | 0.00 | 7.23 | 99 | | Stereo Analog Microphone Input to Record Path f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 8kHz, 16-bit, Voice Filters, Low-Power Mode | 1.94 | 0.00 | 1.14 | 0.06 | 0.00 | 4.97 | 98 | | Mono Analog Microphone Input to Record Path<br>f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 8kHz, 16-bit, Voice Filters | 1.90 | 0.00 | 1.05 | 0.04 | 0.00 | 4.73 | 99 | | Mono Analog Microphone Input to Record Path<br>f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 8kHz, 16-bit, Voice Filters,<br>Low-Power Mode | 1.22 | 0.00 | 1.05 | 0.03 | 0.00 | 3.51 | 98 | | Stereo Analog Microphone Input to Record Path f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 16kHz, 16-bit, Voice Filters | 3.30 | 0.00 | 1.30 | 0.05 | 0.00 | 7.55 | 98 | | Stereo Analog Microphone Input to Record Path f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 16kHz, 16-bit, Voice Filters, Low-Power Mode | 2.00 | 0.00 | 1.32 | 0.06 | 0.00 | 5.29 | 97 | | Mono Analog Microphone Input to Record Path $f_{MCLK}$ = 13MHz, $f_{S}$ = 16kHz, 16-bit, Voice Filters | 1.93 | 0.00 | 1.12 | 0.04 | 0.00 | 4.89 | 98 | | Mono Analog Microphone Input to Record Path f <sub>MCLK</sub> = 13MHz, f <sub>S</sub> = 16kHz, 16-bit, Voice Filters, Low-Power Mode | 1.25 | 0.00 | 1.12 | 0.04 | 0.00 | 3.66 | 97 | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V, slave mode operation.)$ | DEVICE MODE AND CONFIGURATION | I <sub>AVDD</sub> (mA) | I <sub>HPVDD</sub> (mA) | I <sub>DVDD</sub> (mA) | I <sub>DVDDIO</sub> (mA) | I <sub>SPKVDD</sub> (mA) | POWER (mW) | DYNAMIC<br>RANGE<br>(dB) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|------------------------|--------------------------|--------------------------|------------|--------------------------| | Analog Audio Input Direct to Digital Record Path O | utput | | | | | | | | Stereo Differential Input Direct to Record Path f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters | 2.88 | 0.00 | 1.69 | 0.13 | 0.00 | 7.44 | 99 | | Stereo Differential Input Direct to Record Path | | | | | | | | | f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters, Low-Power Mode | 1.86 | 0.00 | 1.68 | 0.14 | 0.00 | 5.60 | 98 | | Mono Differential Input Direct to Record Path | 1.64 | 0.00 | 1.26 | 0.07 | 0.00 | 4 74 | 99 | | f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters | 1.04 | 0.00 | 1.36 | 0.07 | 0.00 | 4.71 | 99 | | Mono Differential Input Direct to Record Path | | | | | | | | | f <sub>MCLK</sub> = 12.288MHz, f <sub>S</sub> = 48kHz, 20-bit, Music Filters, Low-Power Mode | 1.11 | 0.00 | 1.36 | 0.08 | 0.00 | 3.77 | 98 | | Analog Audio Input to Analog Audio Output | | | | | 1 | | | | Stereo Single-Ended Line Input to Headphones $(R_{LOAD} = 32\Omega)$ | 1.16 | 2.48 | 0.14 | 0.02 | 0.00 | 6.72 | 99 | | Mono Single-Ended Line Input to Headphones $(R_{LOAD} = 32\Omega)$ | 0.74 | 1.25 | 0.14 | 0.02 | 0.00 | 3.79 | 99 | | Stereo Differential Line Input to Headphones $(R_{LOAD} = 32\Omega)$ | 1.11 | 1.27 | 0.14 | 0.02 | 0.00 | 4.48 | 100 | | Stereo Differential Line Input to Speaker Output $(R_{LOAD} = 8\Omega, L_{LOAD} = 68\mu H)$ | 0.36 | 0.00 | 0.14 | 0.02 | 2.27 | 9.22 | 91 | | Mono Differential Line Input to Speaker Output $(R_{LOAD} = 8\Omega, L_{LOAD} = 68\mu H)$ | 0.32 | 0.00 | 0.14 | 0.02 | 1.17 | 4.33 | 91 | | Stereo Single-Ended Line Input to Line Output $(R_{LOAD} = 10k\Omega)$ | 0.76 | 0.00 | 0.14 | 0.02 | 0.76 | 4.39 | 99 | | Full Duplex Audio Operation | | | | | | | | | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Receiver Output $f_{MCLK} = 13 \text{MHz}, f_S = 8 \text{kHz}, 16\text{-bit}, \text{Voice Filters}, \\ R_{LOAD} = 32 \Omega$ | 2.89 | 0.00 | 1.16 | 0.04 | 0.75 | 9.46 | REC: 99<br>PB: 100 | | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Receiver Output $f_{MCLK} = 13 \text{MHz}, f_S = 8 \text{kHz}, 16\text{-bit}, \text{Voice Filters}, \\ R_{LOAD} = 32 \Omega, \text{Low-Power Mode}$ | 2.07 | 0.00 | 1.18 | 0.04 | 0.75 | 8.00 | REC: 99<br>PB: 98 | $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, V_{DVDD} = 1.2V, V_{SPKVDD} = 3.7V, slave mode operation.)$ | DEVICE MODE AND CONFIGURATION | I <sub>AVDD</sub><br>(mA) | I <sub>HPVDD</sub> (mA) | I <sub>DVDD</sub> (mA) | I <sub>DVDDIO</sub> (mA) | I <sub>SPKVDD</sub> (mA) | POWER (mW) | DYNAMIC<br>RANGE<br>(dB) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|------------------------|--------------------------|--------------------------|------------|--------------------------| | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphone Output $f_{MCLK} = 12.288 \text{MHz}, f_S = 48 \text{kHz}, 20\text{-bit}, \text{Music} \\ \text{Filters}, R_{LOAD} = 32 \Omega$ | 2.82 | 1.28 | 1.47 | 0.1 | 0.00 | 9.27 | REC: 97<br>PB: 102 | | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphone Output $f_{MCLK} = 12.288 \text{MHz}, f_S = 48 \text{kHz}, 20\text{-bit}, \text{Music} \\ \text{Filters}, R_{LOAD} = 32\Omega, \text{Low-Power Mode}$ | 1.85 | 0.50 | 1.47 | 0.08 | 0.00 | 6.15 | REC: 97<br>PB: 99 | | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphone Output $f_{MCLK} = 13 \text{MHz}, f_S = 8 \text{kHz}, 16\text{-bit}, \text{Voice Filters}, \\ R_{LOAD} = 32 \Omega$ | 2.75 | 1.28 | 1.05 | 0.04 | 0.00 | 8.54 | REC: 99<br>PB: 102 | | Mono Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphone Output $f_{MCLK} = 13 \text{MHz}, f_S = 8 \text{kHz}, 16\text{-bit}, \text{Voice Filters}, \\ R_{LOAD} = 32 \Omega, \text{Low-Power Mode}$ | 1.79 | 0.51 | 1.05 | 0.04 | 0.00 | 5.45 | REC: 99<br>PB: 99 | | Stereo Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphones $f_{MCLK}$ = 13MHz, $f_{S}$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ | 4.58 | 1.28 | 1.15 | 0.00 | 0.00 | 11.81 | REC: 99<br>PB: 102 | | Stereo Full Duplex: Analog Microphone Input to Record Path and DAC Playback to Headphones $f_{MCLK}$ = 13MHz, $f_{S}$ = 8kHz, 16-bit, Voice Filters, $R_{LOAD}$ = 32 $\Omega$ , Low-Power Mode | 2.85 | 0.51 | 1.15 | 0.07 | 0.00 | 7.52 | REC: 99<br>PB: 99 | # **Typical Operating Characteristics** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T_A = +25°C.) \ (Note 2)$ #### ANALOG MICROPHONE INPUT TO ADC RECORD PATH OUTPUT $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. AV\_MICPRE\_ = AV\_MICPGA\_ = AV\_LINEPGA\_ = 0dB, AV\_ADCLVL = AV\_ADCGAIN = 0dB, AV\_DACLVL = AV\_DACGAIN = 0dB, AV\_MICPGA\_ = AV\_LOUT = AV\_{HP} = AV\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### ANALOG MICROPHONE INPUT TO ADC RECORD PATH OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_HP = Av\_SPK = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### ANALOG MICROPHONE INPUT TO ADC RECORD PATH OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### DIGITAL MICROPHONE INPUT TO RECORD PATH OUTPUT TOTAL HARMONIC DISTORTION $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20 \ bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ #### **DIGITAL MICROPHONE INPUT TO RECORD PATH OUTPUT (continued)** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T_A = +25°C.) \ (Note 2)$ #### LINE INPUT TO ADC RECORD PATH OUTPUT TOTAL HARMONIC DISTORTION PLUS NOISE vs. FREQUENCY (LINE TO ADC) TOTAL HARMONIC DISTORTION PLUS NOISE vs. FREQUENCY (LINE TO ADC) POWER-SUPPLY REJECTION RATIO vs. FREQUENCY (LINE TO ADC) CROSSTALK vs. FREQUENCY (LINE TO ADC) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20 \ bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ #### LINE INPUT TO ADC RECORD PATH OUTPUT (continued) #### DIRECT ANALOG INPUT TO ADC RECORD PATH OUTPUT **POWER-SUPPLY REJECTION** $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{DACGAIN} = 0 \ dB, \ AV_{RCV} = AV_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ #### **DIRECT ANALOG INPUT TO ADC RECORD PATH OUTPUT (continued)** #### ADC RECORD PATH TO DAC PLAYBACK INTERNAL LOOP THROUGH TOTAL HARMONIC DISTORTION PLUS $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ #### ADC RECORD PATH TO DAC PLAYBACK INTERNAL LOOP THROUGH (continued) #### DAC PLAYBACK PATH INPUT TO RECEIVER OUTPUT $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### DAC PLAYBACK PATH INPUT TO RECEIVER OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### LINE INPUT TO RECEIVER OUTPUT $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ AV\_MICPRE\_ = AV\_MICPGA\_ = AV\_LINEPGA\_ = 0dB, \ AV\_ADCLVL = AV\_ADCGAIN = 0dB, \ AV\_DACLVL = AV\_DACGAIN = 0dB, \ AV\_DACLVL = AV\_LOUT = AV\_HP = AV\_SPK = 0dB. \ f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, \ MAS = 0, 20-bit \ source \ data. \ T\_A = T\_{MIN} \ to T\_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T\_A = +25^{\circ}C.) \ (Note 2) #### LINE INPUT TO RECEIVER OUTPUT (continued) #### DAC PLAYBACK PATH INPUT TO LINE OUTPUT $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### LINE INPUT TO LINE OUTPUT $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ Av_{MICPRE} = Av_{MICPGA} = Av_{LINEPGA} = 0dB, \ Av_{ADCLVL} = Av_{ADCGAIN} = 0dB, \ Av_{DACLVL} = Av_{DACGAIN} = 0dB, \ Av_{MIXGAIN} = 0dB, \ Av_{RCV} = Av_{LOUT} = Av_{HP} = Av_{SPK} = 0dB. \ f_{MCLK} = 12.288MHz, \ f_{LRCLK} = 48kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25^{\circ}C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO SPEAKER OUTPUT OUTPUT POWER (W) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_{HP} = Av\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### DAC PLAYBACK PATH INPUT TO SPEAKER OUTPUT (continued) # TOTAL HARMONIC DISTORTION PLUS NOISE vs. Output power (DAC to Speaker) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Speaker) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Speaker) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Speaker) # TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Speaker) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{LOUT}} = A_{V_{HP}} = A_{V_{SPK}} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T_A = +25°C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO SPEAKER OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPGA}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{LOUT}} = A_{V_{HP}} = A_{V_{SPK}} = 0 \ dB. \ f_{MCLK} = 12.288MHz, \ f_{LRCLK} = 48kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_{A} = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_{A} = +25^{\circ}C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO SPEAKER OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_HP = Av\_SPK = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### DAC PLAYBACK PATH INPUT TO SPEAKER OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = 2.2 $\mu$ F, C\_{BIAS} = C\_{MICBIAS} = 1 $\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1 $\mu$ F. Av\_MICPRE\_ = Av\_MICPGA\_ = Av\_LINEPGA\_ = 0dB, Av\_ADCLVL = Av\_ADCGAIN = 0dB, Av\_DACLVL = Av\_DACGAIN = 0dB, Av\_MIXGAIN = 0dB, Av\_RCV = Av\_LOUT = Av\_HP = Av\_SPK = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### LINE INPUT TO SPEAKER OUTPUT # TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT POWER (LINE TO SPEAKER) #### TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (Line to Speaker) GAIN vs. FREQUENCY (LINE TO SPEAKER) # POWER-SUPPLY REJECTION RATIO vs. FREQUENCY (LINE TO SPEAKER) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu\text{F}, \ C_{BIAS} = C_{MICBIAS} = 1\mu\text{F}, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu\text{F}. \ Av_{MICPRE} = Av_{MICPGA} = 0dB, \ Av_{ADCLVL} = Av_{ADCGAIN} = 0dB, \ Av_{DACLVL} = Av_{DACGAIN} = 0dB, \ Av_{DACLVL} = Av_{DACGAIN} = 0dB, \ Av_{CV} = Av_{LOUT} = Av_{HP} = Av_{SPK} = 0dB. \ f_{MCLK} = 12.288MHz, \ f_{LRCLK} = 48kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25^{\circ}C.) \ (Note 2)$ #### LINE INPUT TO SPEAKER OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{CN}} = A_{V_{CN}}$ #### DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT # TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT POWER (DAC TO HEADPHONE) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Output Power (dac to headphone) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Output power (dac to headphone) TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT POWER (DAC TO HEADPHONE) # TOTAL HARMONIC DISTORTION PLUS NOISE vs. OUTPUT POWER (DAC TO HEADPHONE) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = <math>\infty$ , \ R\_{LOUT} = $\infty$ , \ R\_{HP} = $\infty$ , \ Z\_{SPK} = $\infty$ . \ C\_{REF} = 2.2\(\mu\)F, \ C\_{BIAS} = \(C\_{MICBIAS} = 1\(\mu\)F, \ C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = 1\(\mu\)F. \ A\_{V\_{MICPRE}} = \(A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICPRE}} = 0 \ A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = A\_{V\_{MICPRE}} = 0 \ #### DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT (continued) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Output power (DAC to Headphone) TOTAL HARMONIC DISTORTION PLUS Noise vs. Frequency (DAC to Headphone) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Headphone) TOTAL HARMONIC DISTORTION PLUS NOISE vs. FREQUENCY (DAC TO HEADPHONE) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Headphone) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20 \ -bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT (continued) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Headphone) TOTAL HARMONIC DISTORTION PLUS NOISE vs. Frequency (DAC to Headphone) GAIN vs. FREQUENCY (DAC TO HEADPHONE) GAIN vs. FREQUENCY (LINE TO HEADPHONE) # POWER CONSUMPTION vs. OUTPUT POWER (DAC TO HEADPHONE) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T_A = +25°C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line \ output \ loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone \ loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker \ loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 \ dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 \ dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 \ dB, \ AV_{MICPRE} = 4V_{LOUT} = AV_{HP} = AV_{SPK} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20 \ -bit \ source \ data. \ T_A = T_{MIN} \ to \ T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at \ T_A = +25°C.) \ (Note 2)$ # DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load \ (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads \ (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads \ (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads \ (Z_{SPK}) \ connected between SPK_P and SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2 \mu F, \ C_{BIAS} = C_{MICBIAS} = 1 \mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1 \mu F. \ AV_{MICPRE} = AV_{MICPGA} = AV_{LINEPGA} = 0 dB, \ AV_{ADCLVL} = AV_{ADCGAIN} = 0 dB, \ AV_{DACLVL} = AV_{DACGAIN} = 0 dB, \ AV_{MICPRE} = AV_{LOUT} = AV_{HP} = AV_{SPK} = 0 dB. \ f_{MCLK} = 12.288 MHz, \ f_{LRCLK} = 48 kHz, \ MAS = 0, 20-bit source data. \ T_A = T_{MIN} \ to T_{MAX} \ unless otherwise noted. \ Typical values are at T_A = +25 °C.) \ (Note 2)$ #### DAC PLAYBACK PATH INPUT TO HEADPHONE OUTPUT (continued) $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver load (R_{RCV}) \ connected between RCVP/LOUTL and RCVN/LOUTR (LINMOD = 0). Line output loads (R_{LOUT}) \ connected between from RCVP/LOUTL and RCVN/LOUTR to GND (LINMOD = 1). Headphone loads (R_{HP}) \ connected from HPL or HPR to GND. Speaker loads (Z_{SPK}) \ connected between SPK_P and SPK_N. R_{RCV} = <math>\infty$ , R\_{LOUT} = $\infty$ , R\_{HP} = $\infty$ , Z\_{SPK} = $\infty$ . C\_{REF} = $2.2\mu$ F, C\_{BIAS} = C\_{MICBIAS} = $1\mu$ F, C\_{C1N-C1P} = C\_{CPVDD} = C\_{CPVSS} = $1\mu$ F. AV\_MICPRE\_ = AV\_MICPGA\_ = AV\_LINEPGA\_ = 0dB, AV\_ADCLVL = AV\_ADCGAIN = 0dB, AV\_DACLVL = AV\_DACGAIN = 0dB, AV\_MIXGAIN = 0dB, AV\_RCV = AV\_LOUT = AV\_{HP} = AV\_{SPK} = 0dB. f\_{MCLK} = 12.288MHz, f\_{LRCLK} = 48kHz, MAS = 0, 20-bit source data. T\_A = T\_{MIN} to T\_{MAX} unless otherwise noted. Typical values are at T\_A = +25°C.) (Note 2) #### LINE INPUT TO HEADPHONE OUTPUT 0.02 0.03 OUTPUT POWER (W) 0.04 0.05 -120 0 $(V_{AVDD} = V_{HPVDD} = V_{DVDDIO} = 1.8V, \ V_{DVDD} = 1.2V, \ V_{SPKVDD} = 3.7V. \ Receiver \ load \ (R_{RCV}) \ connected \ between \ RCVP/LOUTL \ and \ RCVN/LOUTR \ (LINMOD = 0). \ Line output loads \ (R_{LOUT}) \ connected \ between \ from \ RCVP/LOUTL \ and \ RCVN/LOUTR \ to \ GND \ (LINMOD = 1). \ Headphone loads \ (R_{HP}) \ connected \ from \ HPL \ or \ HPR \ to \ GND. \ Speaker loads \ (Z_{SPK}) \ connected \ between \ SPK_P \ and \ SPK_N. \ R_{RCV} = \infty, \ R_{LOUT} = \infty, \ R_{HP} = \infty, \ Z_{SPK} = \infty. \ C_{REF} = 2.2\mu F, \ C_{BIAS} = C_{MICBIAS} = 1\mu F, \ C_{C1N-C1P} = C_{CPVDD} = C_{CPVSS} = 1\mu F. \ A_{V_{MICPRE}} = A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB, \ A_{V_{ADCLVL}} = A_{V_{ADCGAIN}} = 0 \ dB, \ A_{V_{DACLVL}} = A_{V_{DACGAIN}} = 0 \ dB, \ A_{V_{MICPRE}} = A_{V_{LINEPGA}} = 0 \ dB. \ f_{MCLK} = 12.288 \ MHz, \ f_{LRCLK} = 48 \ kHz, \ MAS = 0, \ 20-bit \ source \ data. \ T_A = T_{MIN} \ to T_{MAX} \ unless \ otherwise \ noted. \ Typical \ values \ are \ at T_A = +25°C.) \ (Note 2)$ #### LINE INPUT TO HEADPHONE OUTPUT (continued) # **Bump Configuration** # **Bump Description** | BUMP | NAME | FUNCTION | |-------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | SPKRGND | Right Speaker Amplifier Ground | | A2 | SPKRN | Negative Right-Channel Class D Speaker Output | | А3 | SPKRP | Positive Right-Channel Class D Speaker Output | | A4 | SPKLP | Positive Left-Channel Class D Speaker Output | | A5 | SPKLN | Negative Left-Channel Class D Speaker Output | | A6 | SPKLGND | Left Speaker Amplifier Ground | | A7, A8 | IN1/DMD1 | Negative Differential Microphone 1 Input or Single-Ended Line Input 1. AC-couple with a series 1µF capacitor. Can be retasked as digital microphone 1 data input. | | B1 | RCVN/LOUTR | Negative Earpiece Amplifier Output/Right Line Output | | B2, C2,<br>C3, C5,<br>D5, E3,<br>E4 | N.C. | No Connection. Not internally connected. | | B3, B4 | SPKVDD | Speaker and Microphone Bias Power Supply. Bypass each to SPK_GND with a 1µF capacitor with a single shared 10µF bulk capacitor. | | B5 | JACKSNS | Jack Detection Input. Connect to the microphone terminal of the headset jack to detect jack activity. | | В6 | IN3 | Negative Differential Microphone 2 Input or Single-Ended Line Input 3. AC-couple with a series 1µF capacitor. | | B7, B8 | IN2/DMC1 | Positive Differential Microphone 1 Input or Single-Ended Line Input 2. AC-couple with a series 1µF capacitor. Can be retasked as digital microphone 1 clock output. | | C1 | RCVP/LOUTL | Positive Earpiece Amplifier Output/Left Line Output | | C4 | IN5/DMD2 | Auxiliary Negative Differential Microphone Input or Single-Ended Line Input. AC-couple with a series 1µF capacitor. Can be retasked as digital microphone 2 data input. | | C6 | IN4 | Positive Differential Microphone 2 Input or Single-Ended Line Input 4. AC-couple with a series 1µF capacitor. | | C7, C8 | MICBIAS | Low-Noise Bias Voltage. The bias voltage is programmable. An external resistor in the $2.2k\Omega$ to $1k\Omega$ range should be used to set the microphone current. | | D1 | HPR | Right-Channel Headphone Output | | D2 | HPSNS | Headphone Amplifier Ground Sense. Connect to the headphone jack ground terminal or connect to ground. | | D3 | SCL | I <sup>2</sup> C Serial-Clock Input. Connect a pullup resistor to DVDD for full output swing. | # **Bump Description (continued)** | BUMP | NAME | FUNCTION | |--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D4 | IN6/DMC2 | Auxiliary Positive Differential Microphone Input or Single-Ended Line Input. AC-couple with a series 1µF capacitor. Can be retasked as digital microphone 2 clock output. | | D6 | REF | Converter Reference. Bypass to AGND with a 2.2µF capacitor. | | D7, D8 | AGND | Analog Ground | | E1 | HPL | Left-Channel Headphone Output | | E2 | SDA | I <sup>2</sup> C Serial-Data Input/Output. Connect a pullup resistor to DVDD for full output swing. | | E5 | SDIN | Digital Audio Serial-Data DAC Input. The input voltage is referenced to DVDDIO. | | E6 | BIAS | Common-Mode Reference Voltage. Bypass to AGND with a 1µF capacitor. | | E7, E8 | AVDD | Analog Power Supply. Bypass to AGND with a 1µF capacitor. | | F1 | CPVDD | Noninverting Charge-Pump Output. Bypass to HPGND with a 1µF ceramic capacitor. | | F2 | C1N | Charge-Pump Flying Capacitor Negative Terminal. Connect a 1µF ceramic capacitor between C1N and C1P. | | F3 | C1P | Charge-Pump Flying Capacitor Positive Terminal. Connect a 1µF ceramic capacitor between C1N and C1P. | | F4 | /IRQ\ | Active-Low Hardware Interrupt Output. Connect a 10kΩ pullup resistor to V <sub>DD</sub> . | | F5 | LRCLK | Digital Audio Left-Right Clock Input/Output. LRCLK is the audio sample rate clock and determines whether audio data is routed to the left or right channel. In TDM mode, LRCLK is a frame sync pulse. LRCLK is an input when the MAX98091 is in slave mode and an output when in master mode. The input/output voltage is referenced to DVDDIO. | | F6 | DVDDIO | Digital Audio Interface Power-Supply Input. Bypass to DGND with a 1µF capacitor. | | F7, F8 | DVDD | Digital Power Supply. Bypass to DGND with a 1µF capacitor. | | G1 | HPGND | Headphone Ground | | G2 | CPVSS | Inverting Charge-Pump Output. Bypass to HPGND with a 1µF ceramic capacitor. | | G3 | HPVDD | Headphone Power Supply. Bypass to HPGND with a 10μF bulk capacitor with a parallel 0.1μF capacitor as close as possible to the device. | | G4 | MCLK | Master Clock Input. Acceptable input frequency range is 10MHz to 60MHz. | | G5 | BCLK | Digital Audio Bit Clock Input/Output. BCLK is an input when the IC is in slave mode and an output when in master mode. The input/output voltage is referenced to DVDDIO. | | G6 | SDOUT | Digital Audio Serial-Data ADC Output. The output voltage is referenced to DVDDIO. | | G7, G8 | DGND | Digital Ground | # **Detailed Description** The MAX98091 is a fully integrated stereo audio codec with FlexSound audio processing and integrated input and output audio amplifiers. The device features six flexible analog inputs. Each pair can be configured as a differential analog microphone input, a stereo single-ended or differential line input(s), or as a reduced power, direct differential analog input to the ADC mixer. Two input pairs, IN1-IN2 and IN5-IN6, can also be retasked to support up to four digital microphones. As a result, four microphones (two digital and two analog or digital) can be recorded from simultaneously. The analog input signals can be amplified by up to 50dB before being routed either to the stereo ADC or directly to the analog output mixers for playback. The device contains two independent stereo record paths, each providing voice (IIR) and music (FIR) filtering, an optional DC-blocking highpass filter, a fully configurable biquad filter and a -12dB to 45dB range of programmable digital gain and level control. The primary record path receives data from either the ADC or digital microphones 1L and 1R, while the secondary record path is dedicated to digital microphones 2L and 2R. The ADC supports sample rates between 8kHz and 96kHz, features two performance modes, and provides two oversampling rate options. The digital audio interface (DAI) can simultaneously transmit and receive separate and distinct stereo audio signals. The DAI supports a wide range of PCM digital audio formats including I<sup>2</sup>S, left justified (LJ), right justified (RJ), and four-slot TDM. As with the record path, the DAI to DAC playback path supports sample rates from 8kHz to 96kHz, both voice (IIR) and music (FIR) filtering (high stopband attenuation at $f_{\rm S/2}$ ), optional DC-blocking filters, and a -15dB to 18dB range of programmable digital gain and level control. In addition, the playback path also features a 7-band parametric biquad equalizer, dynamic range control (DRC), and a summing digital sidetone from the primary record path DSP. The device includes three analog output drivers. The first is a Class AB differential receiver/earpiece amplifier. Alternatively, the receiver amplifier can also be configured as a stereo single-ended line output driver. The second is an integrated, filterless, Class D stereo speaker amplifier. This amplifier provides efficient amplification for two speakers, and includes active-emissions-limiting to minimize the radiated emissions (EMI) traditionally associated with Class D. The right channel features a slave mode, where the switching is synchronized to that of the left channel to eliminate the beat tone that can occur with asynchronous operation. In most systems with short speaker traces, no Class D output filtering is required. The third is a Class H, ground-referenced stereo headphone amplifier featuring Maxim's second-generation DirectDrive architecture. The Class H headphone amplifier features an internal charge pump that generates both a positive and negative supply for the headphone amplifier. This provides a ground-referenced output signal that eliminates the need for either DC-blocking capacitors or a midrail bias for the headphone jack ground return. The headphone dedicated ground sense current return reduces crosstalk and output noise. A tracking circuit monitors the signal level and automatically selects the appropriate charge-pump switching frequency and supply voltage level. For low signal levels, the charge pump switches at a reduced frequency and outputs ±V<sub>HPVDD/2</sub> for improved efficiency. When the signal amplitude increases, the charge-pump switching frequency also increases and continues to output ±V<sub>HPVDD/2</sub>. For high signal levels, the charge pump outputs full-scale rails at ±VHPVDD to maximize output power. The device also includes several additional features such as a programmable external microphone bias, configurable jack detection and identification, extensive click-and-pop reduction circuitry, power and performance management settings, and a full range of quick configuration options. # **Device I<sup>2</sup>C Register Map** Table 1 lists all of the registers, their addresses, and power-on-reset (PoR) states. Registers 0x01, 0x02, and 0xFF are read-only. All others are read/write. Write zeros to any unused bits in the register table when updating the register, unless otherwise noted. Table 1. MAX98091 Control Register Map | REGISTER DESCRIPTION | | | REGISTER CONTENTS | | | | | | | | | |-----------------------|-----------------------|-------|-------------------|-----------------|----------------|------------------|----------------|-----------------|------------------|-------------------|-------| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | IT 2 BIT 1 BIT 0 | | STATE | | RESE | T/STATUS/INTERRU | PT RE | GISTERS | | | | | | | | | | 0x00 | SOFTWARE<br>RESET | W | SWRESET | _ | _ | _ | _ | _ | _ | _ | 0x00 | | 0x01 | DEVICE STATUS | CoR | CLD | SLD | ULK | _ | _ | JDET | DRCACT | DRCCLP | 0x00 | | 0x02 | JACK STATUS | R | _ | _ | _ | _ | _ | LSNS | JKSNS | _ | 0x00 | | 0x03 | INTERUPT MASKS | R/W | ICLD | ISLD | IULK | _ | _ | IJDET | IDRCACT | IDRCCLP | 0x04 | | QUICK SETUP REGISTERS | | | | | | | | | | | | | 0x04 | SYSTEM CLOCK | W | 26M | 19P2M | 13M | 12P288M | 12M | 11P2896M | _ | 256F <sub>S</sub> | 0x00 | | 0x05 | SAMPLE RATE | W | _ | _ | SR_96K | SR_32K | SR_48K | SR_44K1 | SR_16K | SR_8K | 0x00 | | 0x06 | DAI INTERFACE | W | _ | _ | RJ_M | RJ_S | LJ_M | LJ_S | I2S_M | I2S_S | 0x00 | | 0x07 | DAC PATH | W | DIG2_HP | DIG2_<br>EAR | DIG2_<br>SPK | DIG2_<br>LOUT | _ | _ | _ | _ | 0x00 | | 0x08 | MIC/DIRECT TO<br>ADC | W | IN12_MIC1 | IN34_<br>MIC2 | _ | _ | IN12_<br>DADC | IN34_<br>DADC | IN56_<br>DADC | _ | 0x00 | | 0x09 | LINE TO ADC | W | IN12S_AB | IN34S_AB | IN56S_AB | IN34D_A | IN65D_B | _ | _ | _ | 0x00 | | 0x0A | ANALOG MIC<br>LOOP | W | IN12_<br>M1HPL | IN12_<br>M1SPKL | IN12_<br>M1EAR | IN12_<br>M1LOUTL | IN34_<br>M2HPR | IN34_<br>M2SPKR | IN34_<br>M2EAR | IN34_<br>M2LOUTR | 0x00 | | 0x0B | ANALOG LINE<br>LOOP | W | IN12S_<br>ABHP | IN34D_<br>ASPKL | IN34D_<br>AEAR | IN12S_<br>ABLOUT | IN34S_<br>ABHP | IN65D<br>_BSPKR | IN65D_<br>BEAR | IN34S_<br>ABLOUT | 0x00 | | RESE | RVED REGISTER | | | | | | | | | | | | 0x0C | RESERVED | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0x00 | | ANAL | OG INPUT CONFIGL | JRATI | ON REGIST | ERS | | | | | | | | | 0x0D | LINE INPUT<br>CONFIG | R/W | IN34DIFF | IN65DIFF | IN1SEEN | IN2SEEN | IN3SEEN | IN4SEEN | IN5SEEN | IN6SEEN | 0x00 | | 0x0E | LINE INPUT LEVEL | R/W | MIXG135 | MIXG246 | L | INAPGA[2:0 | ] | L | INBPGA[2:0] | Ì | 0x1B | | 0x0F | INPUT MODE | R/W | EXTBUFA | EXTBUFB | _ | _ | _ | _ | EXT_M | 1IC[1:0] | 0x00 | | 0x10 | MIC1 INPUT<br>LEVEL | R/W | _ | PA1E | N[1:0] | | | PGAM1[4:0] | | | 0x14 | | 0x11 | MIC2 INPUT<br>LEVEL | R/W | _ | PA2E | N[1:0] | PGAM2[4:0] | | | | | 0x14 | | MICRO | PHONE CONFIGUR | RATIO | N REGISTE | RS | | 1- | | | | | | | 0x12 | MIC BIAS<br>VOLTAGE | R/W | | | | | | _ | MBVS | EL[1:0] | 0x00 | | 0x13 | DIGITAL MIC<br>ENABLE | R/W | _ | DMICCLK[2:0] | | | DIGMIC2R | DIGMIC2L | DIGMIC1R | DIGMIC1L | 0x00 | | 0x14 | DIGITAL MIC<br>CONFIG | R/W | | DMIC_C | OMP[3:0] | | _ | _ | DMIC_F | REQ[1:0] | 0x00 | **Table 1. MAX98091 Control Register Map (continued)** | REG | SISTER DESCRIPTION | NC | REGISTER CONTENTS | | | | | | | | | | | |-------|-------------------------|-------|-------------------|----------------------|-----------|--------|----------------|---------------|-----------|--------|-------|--|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | | RECO | RD PATH AND CON | FIGUE | RATION RE | GISTERS | | | | | | | | | | | 0x15 | LEFT ADC MIXER | R/W | _ | | | | MIXADL[6:0] | | | | 0x00 | | | | 0x16 | RIGHT ADC MIXER | R/W | _ | — MIXADR[6:0] | | | | | | | | | | | 0x17 | LEFT RECORD<br>LEVEL | R/W | _ | — AVLG[2:0] AVL[3:0] | | | | | | | | | | | 0x18 | RIGHT RECORD<br>LEVEL | R/W | _ | | AVRG[2:0] | | | AVR[ | [3:0] | | 0x03 | | | | 0x19 | RECORD BIQUAD<br>LEVEL | R/W | _ | AVBQ[3:0] | | | | | | | 0x00 | | | | 0x1A | RECORD SIDETONE | R/W | DST | S[1:0] | _ | | | DVST[4:0] | , | | 0x00 | | | | CLOCI | K CONFIGURATION | REGI | STERS | | | | | | | | | | | | 0x1B | SYSTEM CLOCK | R/W | _ | _ | PSCL | K[1:0] | _ | _ | _ | _ | 0x00 | | | | 0x1C | CLOCK MODE | R/W | | FRE | Q[3:0] | | _ | _ | _ | USE_MI | 0x00 | | | | 0x1D | CLOCK RATIO<br>NI MSB | R/W | _ | — NI[14:8] | | | | | | | | | | | 0x1E | CLOCK RATIO<br>NI LSB | R/W | | NI[7:0] | | | | | | | | | | | 0x1F | CLOCK RATIO<br>MI MSB | R/W | | | | MI[ | 15:8] | | | | 0x00 | | | | 0x20 | CLOCK RATIO<br>MI LSB | R/W | | | | MI | [7:0] | | | | 0x00 | | | | 0x21 | MASTER MODE | R/W | MAS | _ | _ | _ | | | BSEL[2:0] | | 0x00 | | | | INTER | FACE CONTROL RI | EGIST | ERS | | | | | | | | | | | | 0x22 | INTERFACE<br>FORMAT | R/W | _ | _ | RJ | WCI | BCI | DLY | WS | [1:0] | 0x00 | | | | 0x23 | TDM CONTROL | R/W | _ | _ | _ | _ | _ | _ | FSW | TDM | 0x00 | | | | 0x24 | TDM FORMAT | R/W | SLOT | L[1:0] | SLOT | R[1:0] | | SLOTD | LY[3:0] | | 0x00 | | | | 0x25 | I/O<br>CONFIGURATION | R/W | _ | _ | LTEN | LBEN | DMONO | HIZOFF | SDOEN | SDIEN | 0x00 | | | | 0x26 | FILTER<br>CONFIGURATION | R/W | MODE | AHPF | DHPF | DHF | DMIC2_<br>MODE | DMIC2_<br>HPF | _ | _ | 0x88 | | | | 0x27 | DAI PLAYBACK<br>LEVEL | R/W | DVM | | | | | | | | 0x00 | | | | 0x28 | EQ PLAYBACK<br>LEVEL | R/W | _ | _ | _ | EQCLP | | DVEC | 0[3:0] | | 0x00 | | | Table 1. MAX98091 Control Register Map (continued) | REG | SISTER DESCRIPTION | ON | REGISTER CONTENTS | | | | | | | | | | |---------------------------------------|----------------------|--------|-------------------|---------------|---------------|---------------|---------|---------------|---------------|---------------|-------|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | HEADI | PHONE (HP) CONTE | ROL R | EGISTERS | | I | | | | | | | | | 0x29 | LEFT HP MIXER | R/W | _ | _ | - MIXHPL[5:0] | | | | | | | | | 0x2A | RIGHT HP MIXER | R/W | _ | _ | MIXHPR[5:0] | | | | | | | | | 0x2B | HP CONTROL | R/W | _ | _ | MIXHP<br>RSEL | | | | | | | | | 0x2C | LEFT HP VOLUME | R/W | HPLM | _ | _ | | l | HPVOLL[4:0] | Į. | | 0x1A | | | 0x2D | RIGHT HP<br>VOLUME | R/W | HPRM | _ | _ | | | HPVOLR[4:0] | | | 0x1A | | | SPEAKER (SPK) CONFIGURATION REGISTERS | | | | | | | | | | | | | | 0x2E | LEFT SPK MIXER | R/W | _ | _ | | | MIXSF | PL[5:0] | | | 0x00 | | | 0x2F | RIGHT SPK MIXER | R/W | _ | SPK_<br>SLAVE | | | MIXSF | PR[5:0] | | | 0x00 | | | 0x30 | SPK CONTROL | R/W | _ | _ | _ | _ | MIXSF | PRG[1:0] | MIXSP | LG[1:0] | 0x00 | | | 0x31 | LEFT SPK<br>VOLUME | R/W | SPLM | _ | | 1 | SPVO | LL[5:0] | | | 0x2C | | | 0x32 | RIGHT SPK<br>VOLUME | R/W | SPRM | _ | | | SPVOI | _R[5:0] | | | 0x2C | | | DYNAI | VIC RANGE CONTR | ROL (E | RC) CONF | IGURATION | REGISTERS | 3 | | | | | | | | 0x33 | DRC TIMING | R/W | DRCEN | | DRCRLS[2:0 | ] | _ | | RCATK[2:0] | | 0x00 | | | 0x34 | DRC<br>COMPRESSOR | R/W | | DRCCMP[2: | 0] | | | DRCTHC[4:0] | | | 0x00 | | | 0x35 | DRC EXPANDER | R/W | | DRCEXP[2: | 0] | | | DRCTHE[4:0] | | | 0x00 | | | 0x36 | DRC GAIN | R/W | _ | _ | _ | | | DRCG[4:0] | | | 0x00 | | | RECEI | VER (RCV OR EAR | PIECE | ) AND LINE | OUTPUT ( | LOUT) REGI | STERS | | | | | | | | 0x37 | RCV/LOUTL MIXER | R/W | _ | _ | | | MIXRC | VL[5:0] | | | 0x00 | | | 0x38 | RCV/LOUTL<br>CONTROL | R/W | _ | _ | _ | _ | _ | _ | MIXRC | /LG[1:0] | 0x00 | | | 0x39 | RCV/LOUTL<br>VOLUME | R/W | RCVLM | _ | _ | | F | RCVLVOL[4:0 | ] | | 0x15 | | | 0x3A | LOUTR MIXER | R/W | LINMOD | _ | | | MIXRC | VR[5:0] | | | 0x00 | | | 0x3B | LOUTR CONTROL | R/W | _ | _ | _ | _ | _ | _ | MIXRC\ | /RG[1:0] | 0x00 | | | 0x3C | LOUTR VOLUME | R/W | RCVRM | _ | _ | | F | RCVRVOL[4:0 | )] | | 0x15 | | | JACK | DETECT AND ENA | BLE R | EGISTERS | | | | | | | | | | | 0x3D | JACK DETECT | R/W | JDETEN | JDWK | _ | _ | _ | _ | JDE | 3[1:0] | 0x00 | | | 0x3E | INPUT ENABLE | R/W | _ | _ | _ | MBEN | LINEAEN | LINEBEN | ADREN | ADLEN | 0x00 | | | 0x3F | OUTPUT ENABLE | R/W | HPREN | HPLEN | SPREN | SPLEN | RCVLEN | RCVREN | DAREN | DALEN | 0x00 | | | 0x40 | ZCD/SLEW<br>CONTROL | R/W | _ | _ | _ | _ | _ | ZDEN | VS2EN | VSEN | 0x00 | | | 0x41 | DSP FILTER<br>ENABLE | R/W | _ | _ | _ | DMIC2BQ<br>EN | RECBQEN | EQ3BAND<br>EN | EQ5BAND<br>EN | EQ7BAND<br>EN | 0x00 | | **Table 1. MAX98091 Control Register Map (continued)** | REGISTER DESCRIPTION | | | REGISTER CONTENTS | | | | | | | | | | | |----------------------|--------------------|------|--------------------------------------------------------|-------------|-------------|------------|------------|--------|---------------|---------------|------|--|--| | ADDR | NAME | R/W | BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 | | | | | | | POR<br>STATE | | | | | BIAS A | ND POWER MODE | CONI | FIGURATIO | N REGISTE | RS | J. | | | | | | | | | 0x42 | BIAS CONTROL | R/W | _ | _ | _ | _ | | _ | _ | BIAS_<br>MODE | 0x00 | | | | 0x43 | DAC CONTROL | R/W | _ | _ | _ | _ | _ | _ | PERF<br>MODE | DACHP | 0x00 | | | | 0x44 | ADC CONTROL | R/W | _ | _ | _ | _ | _ | OSR128 | ADC<br>DITHER | ADCHP | 0x06 | | | | 0x45 | DEVICE<br>SHUTDOWN | R/W | SHDN | _ | _ | _ | - | _ | _ | _ | 0x00 | | | | PLAYB | ACK PARAMETRIC | EQU | ALIZER BA | ND 1: BIQU | AD FILTER ( | COEFFICIEN | IT REGISTE | RS | | | | | | | 0x46 | EQUALIZER | R/W | | | | B0_1[ | 23:16] | | | | _ | | | | 0x47 | BAND 1 | R/W | | | | B0_1 | [15:8] | | | | _ | | | | 0x48 | COEFFICIENT B0 | R/W | | | | B0_ | 1[7:0] | | | | _ | | | | 0x49 | EQUALIZER | R/W | | | | B1_1[ | 23:16] | | | | _ | | | | 0x4A | BAND 1 | R/W | | B1_1[15:8] | | | | | | | | | | | 0x4B | COEFFICIENT B1 | R/W | | B1_1[7:0] | | | | | | | | | | | 0x4C | EQUALIZER | R/W | B2_1[23:16] | | | | | | | _ | | | | | 0x4D | BAND 1 | R/W | B2_1[15:8] | | | | | | | | | | | | 0x4E | COEFFICIENT B2 | R/W | B2_1[7:0] | | | | | | | | | | | | 0x4F | EQUALIZER | R/W | | A1_1[23:16] | | | | | | | | | | | 0x50 | BAND 1 | R/W | | A1_1[15:8] | | | | | | | | | | | 0x51 | COEFFICIENT A1 | R/W | | | | A1_ | 1[7:0] | | | | _ | | | | 0x52 | EQUALIZER | R/W | | | | A2_1[ | 23:16] | | | | _ | | | | 0x53 | BAND 1 | R/W | | A2_1[15:8] | | | | | | | | | | | 0x54 | COEFFICIENT A2 | R/W | | | | A2_ | 1[7:0] | | | | _ | | | | PLAYB | ACK PARAMETRIC | EQU | ALIZER BA | ND 2: BIQU | AD FILTER ( | COEFFICIEN | IT REGISTE | RS | | | | | | | 0x55 | EQUALIZER | R/W | | | | B0_2[ | 23:16] | | | | _ | | | | 0x56 | BAND 2 | R/W | | B0_2[15:8] | | | | | | | | | | | 0x57 | COEFFICIENT B0 | R/W | | | | B0_2 | 2[7:0] | | | | _ | | | | 0x58 | EQUALIZER | R/W | | | | B1_2[ | 23:16] | | | | _ | | | | 0x59 | BAND 2 | R/W | | | | B1_2 | [15:8] | | | | _ | | | | 0x5A | COEFFICIENT B1 | R/W | | | | B1_2 | 2[7:0] | | | | _ | | | | 0x5B | EQUALIZER | R/W | | | | B2_2[ | 23:16] | | | | _ | | | | 0x5C | BAND 2 | R/W | | | | B2_2 | [15:8] | | | | _ | | | | 0x5D | COEFFICIENT B2 | R/W | | | | B2_2 | 2[7:0] | | | | _ | | | Table 1. MAX98091 Control Register Map (continued) | REG | SISTER DESCRIPTION | ON | | | | REGISTER | CONTENTS | <b>,</b> | | | POR | | | | |---------------------------------------------------------------------------|--------------------|-----|--------------|-------------|------------|-----------|------------|----------|-------|-------|-------|--|--|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | | | 0x5E | EQUALIZER | R/W | | | | A1_2 | 2[23:16] | | | | _ | | | | | 0x5F | BAND 2 | R/W | | | | A1_: | 2[15:8] | | | | _ | | | | | 0x60 | COEFFICIENT A1 | R/W | | | | A1_ | _2[7:0] | | | | _ | | | | | 0x61 | EQUALIZER | R/W | | A2_2[23:16] | | | | | | | | | | | | 0x62 | BAND 2 | R/W | | | | A2_2 | 2[15:8] | | | | _ | | | | | 0x63 | COEFFICIENT A2 | R/W | | | | A2_ | _2[7:0] | | | | _ | | | | | PLAYBACK PARAMETRIC EQUALIZER BAND 3: BIQUAD FILTER COEFFICIENT REGISTERS | | | | | | | | | | | | | | | | 0x64 | EQUALIZER | R/W | | | | B0_3 | 3[23:16] | | | | _ | | | | | 0x65 | BAND 3 | R/W | | B0_3[15:8] | | | | | | | | | | | | 0x66 | COEFFICIENT B0 | R/W | | | | B0_ | 3[7:0] | | | | | | | | | 0x67 | EQUALIZER | R/W | | | | B1_3 | 3[23:16] | | | | _ | | | | | 0x68 | BAND 3 | R/W | | | | B1_3 | 3[15:8] | | | | _ | | | | | 0x69 | COEFFICIENT B1 | R/W | | | | B1_ | 3[7:0] | | | | _ | | | | | 0x6A | EQUALIZER | R/W | | | | B2_3 | 3[23:16] | | | | _ | | | | | 0x6B | BAND 3 | R/W | V B2_3[15:8] | | | | | | | | _ | | | | | 0x6C | COEFFICIENT B2 | R/W | | B2_3[7:0] | | | | | | | | | | | | 0x6D | EQUALIZER | R/W | | A1_3[23:16] | | | | | | | | | | | | 0x6E | BAND 3 | R/W | A1_3[15:8] | | | | | | | | | | | | | 0x6F | COEFFICIENT A1 | R/W | | | | A1_ | 3[7:0] | | | | _ | | | | | 0x70 | EQUALIZER | R/W | | | | A2_3 | 8[23:16] | | | | _ | | | | | 0x71 | BAND 3 | R/W | | | | A2_: | 3[15:8] | | | | _ | | | | | 0x72 | COEFFICIENT A2 | R/W | | | | A2_ | 3[7:0] | | | | _ | | | | | PLAYE | BACK PARAMETRIC | EQU | ALIZER BA | ND 4: BIQU | JAD FILTER | COEFFICIE | NT REGISTE | RS | | | | | | | | 0x73 | EQUALIZER | R/W | | | | B0_4 | [23:16] | | | | | | | | | 0x74 | BAND 4 | R/W | | | | B0_4 | 4[15:8] | | | | _ | | | | | 0x75 | COEFFICIENT B0 | R/W | | | | B0_ | 4[7:0] | | | | _ | | | | | 0x76 | EQUALIZER | R/W | | | | B1_4 | [23:16] | | | | _ | | | | | 0x77 | BAND 4 | R/W | | | | B1_4 | 4[15:8] | | | | _ | | | | | 0x78 | COEFFICIENT B1 | R/W | | B1_4[7:0] | | | | | | | _ | | | | | 0x79 | EQUALIZER | R/W | | B2_4[23:16] | | | | | | | _ | | | | | 0x7A | BAND 4 | R/W | | | | B2_4 | 4[15:8] | | | | | | | | | 0x7B | COEFFICIENT B2 | R/W | | B2_4[7:0] | | | | | | | | | | | | 0x7C | EQUALIZER | R/W | | | | A1_4 | [23:16] | | | | _ | | | | | 0x7D | BAND 4 | R/W | | | | A1_4 | 4[15:8] | | | | | | | | | 0x7E | COEFFICIENT A1 | R/W | | | | A1_ | _4[7:0] | | | | | | | | **Table 1. MAX98091 Control Register Map (continued)** | REG | SISTER DESCRIPTION | ON | | | | REGISTER | CONTENTS | 1 | | | POR | | |---------------------------------------------------------------------------|--------------------|------|-----------|-------------|------------|-----------|------------|-------|-------|-------|-------|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | 0x7F | EQUALIZER | R/W | | | • | A2_4 | [23:16] | | | | _ | | | 0x80 | BAND 4 | R/W | | | | A2_4 | 4[15:8] | | | | _ | | | 0x81 | COEFFICIENT A2 | R/W | | A2_4[7:0] | | | | | | | | | | PLAYBACK PARAMETRIC EQUALIZER BAND 5: BIQUAD FILTER COEFFICIENT REGISTERS | | | | | | | | | | | | | | 0x82 | EQUALIZER | R/W | | B0_5[23:16] | | | | | | | _ | | | 0x83 | BAND 5 | R/W | | | | B0_ | 5[15:8] | | | | _ | | | 0x84 | COEFFICIENT B0 | R/W | | | | B0_ | 5[7:0] | | | | _ | | | 0x85 | EQUALIZER | R/W | | | | B1_5 | [23:16] | | | | _ | | | 0x86 | BAND 5 | R/W | | | | B1_ | 5[15:8] | | | | _ | | | 0x87 | COEFFICIENT B1 | R/W | | | | B1_ | 5[7:0] | | | | _ | | | 0x88 | EQUALIZER | R/W | | | | B2_5 | [23:16] | | | | _ | | | 0x89 | BAND 5 | R/W | | | | B2_! | 5[15:8] | | | | _ | | | 0x8A | COEFFICIENT B2 | R/W | | | | B2_ | 5[7:0] | | | | _ | | | 0x8B | EQUALIZER | R/W | | | | A1_5 | [23:16] | | | | _ | | | 0x8C | BAND 5 | R/W | | | | A1_ | 5[15:8] | | | | _ | | | 0x8D | COEFFICIENT A1 | R/W | | A1_5[7:0] | | | | | | | _ | | | 0x8E | EQUALIZER | R/W | | A2_5[23:16] | | | | | | | _ | | | 0x8F | BAND 5 | R/W | | | | A2_ | 5[15:8] | | | | _ | | | 0x90 | COEFFICIENT A2 | R/W | | | | A2_ | 5[7:0] | | | | _ | | | PLAYE | ACK PARAMETRIC | EQU/ | ALIZER BA | ND 6: BIQU | JAD FILTER | COEFFICIE | NT REGISTE | RS | | | | | | 0x91 | EQUALIZER | R/W | | | | B0_6 | [23:16] | | | | _ | | | 0x92 | BAND 6 | R/W | | | | B0_6 | 6[15:8] | | | | _ | | | 0x93 | COEFFICIENT B0 | R/W | | | | B0_ | 6[7:0] | | | | _ | | | 0x94 | EQUALIZER | R/W | | | | B1_6 | [23:16] | | | | _ | | | 0x95 | BAND 6 | R/W | | | | B1_6 | 6[15:8] | | | | _ | | | 0x96 | COEFFICIENT B1 | R/W | | | | B1_ | 6[7:0] | | | | _ | | | 0x97 | EQUALIZER | R/W | | | | B2_6 | [23:16] | | | | _ | | | 0x98 | BAND 6 | R/W | | | | B2_6 | 6[15:8] | | | | _ | | | 0x99 | COEFFICIENT B2 | R/W | B2_6[7:0] | | | | | | | | _ | | | 0x9A | EQUALIZER | R/W | | | | A1_6 | [23:16] | | | | _ | | | 0x9B | BAND 6 | R/W | | | | A1_6 | 6[15:8] | | | | _ | | | 0x9C | COEFFICIENT A1 | R/W | A1_6[7:0] | | | | | | | | | | | 0x9D | EQUALIZER | R/W | | | | A2_6 | [23:16] | | | | _ | | | 0x9E | BAND 6 | R/W | | | | A2_0 | 6[15:8] | | | | _ | | | 0x9F | COEFFICIENT A2 | R/W | | | | A2_ | 6[7:0] | | | | _ | | Table 1. MAX98091 Control Register Map (continued) | REG | ISTER DESCRIPTION | | | | | REGISTER CONTENTS | | | | | | | | |-------|------------------------------|------|-------------|-------------|------------|-------------------|------------|-------|-------|-------|-------|--|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | | PLAYB | ACK PARAMETRIC | EQU | ALIZER BA | ND 7: BIQU | JAD FILTER | COEFFICIE | NT REGISTE | RS | -1 | | | | | | 0xA0 | EQUALIZER | R/W | | | | B0_7 | [23:16] | | | | _ | | | | 0xA1 | BAND 7 | R/W | | B0_7[15:8] | | | | | | | | | | | 0xA2 | COEFFICIENT B0 | R/W | | | | B0_ | 7[7:0] | | | | _ | | | | 0xA3 | EQUALIZER | R/W | | | | B1_7 | [23:16] | | | | _ | | | | 0xA4 | BAND 7 | R/W | | | | B1_7 | 7[15:8] | | | | _ | | | | 0xA5 | COEFFICIENT B1 | R/W | | | | B1_ | 7[7:0] | | | | _ | | | | 0xA6 | EQUALIZER | R/W | | | | B2_7 | [23:16] | | | | _ | | | | 0xA7 | BAND 7 | R/W | | | | B2_7 | 7[15:8] | | | | _ | | | | 0xA8 | COEFFICIENT B2 | R/W | | | | B2_ | 7[7:0] | | | | _ | | | | 0xA9 | EQUALIZER | R/W | | | | A1_7 | [23:16] | | | | _ | | | | 0xAA | BAND 7 | R/W | | A1_7[15:8] | | | | | | | | | | | 0xAB | COEFFICIENT A1 | R/W | | A1_7[7:0] | | | | | | | | | | | 0xAC | EQUALIZER | R/W | | A2_7[23:16] | | | | | | | _ | | | | 0xAD | BAND 7 | R/W | | | | A2_7 | 7[15:8] | | | | _ | | | | 0xAE | COEFFICIENT A2 | R/W | | | | A2_ | 7[7:0] | | | | _ | | | | PRIMA | RY RECORD PATH | BIQU | AD FILTER | COEFFICII | ENT REGIST | ERS | | | | | | | | | 0xAF | DECORD BIOLIAD | R/W | | | | REC_E | 30[23:16] | | | | | | | | 0xB0 | RECORD BIQUAD COEFFICIENT BO | R/W | | | | REC_ | B0[15:8] | | | | _ | | | | 0xB1 | | R/W | | REC_B0[7:0] | | | | | | | | | | | 0xB2 | DECORD BIOLIAD | R/W | | | | REC_E | 31[23:16] | | | | | | | | 0xB3 | RECORD BIQUAD COEFFICIENT B1 | R/W | | | | REC_I | B1[15:8] | | | | _ | | | | 0xB4 | | R/W | | | | REC_ | B1[7:0] | | | | _ | | | | 0xB5 | DECORD BIOLIAD | R/W | | | | REC_E | 32[23:16] | | | | _ | | | | 0xB6 | RECORD BIQUAD COEFFICIENT B2 | R/W | | | | REC_ | B2[15:8] | | | | - | | | | 0xB7 | | R/W | | | | REC_ | B2[7:0] | | | | _ | | | | 0xB8 | DECORD BIOLIAD | R/W | | | | REC_A | 1[23:16] | | | | - | | | | 0xB9 | RECORD BIQUAD COEFFICIENT A1 | R/W | | | | REC_ | A1[15:8] | | | | - | | | | 0xBA | | R/W | REC_A1[7:0] | | | | | | | | - | | | | 0xBB | DECORD BIOLIAD | R/W | | | | REC_A | A2[23:16] | | | | | | | | 0xBC | RECORD BIQUAD COEFFICIENT A2 | R/W | | | | REC_ | A2[15:8] | | | | _ | | | | 0xBD | 002111012111712 | R/W | | | | REC_ | A2[7:0] | | | | - | | | **Table 1. MAX98091 Control Register Map (continued)** | REC | SISTER DESCRIPTION | NC | REGISTER CONTENTS | | | | | | | | | | |-------|---------------------------------|-------|-------------------|-----------------|----------------------|-----------|-----------|-----------|------------|-----------|-------|--| | ADDR | NAME | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | STATE | | | SECON | IDARY RECORD PA | TH C | ONFIGURA | TION REGIS | STERS | | <u>.</u> | | | | | | | 0xBE | DMIC2L<br>RECORD LEVEL | R/W | _ | | AV2LG[2:0] AV2L[3:0] | | | | | | 0x03 | | | 0xBF | DMIC2R<br>RECORD LEVEL | R/W | _ | | AV2RG[2:0] | | | AV2R | [3:0] | | 0x03 | | | 0xC0 | DMIC2 BIQUAD<br>LEVEL | R/W | _ | _ | _ | _ | | AV2B0 | ગૂ[3:0] | | 0x00 | | | 0xC1 | RECORD TDM<br>SLOT | R/W | SLOT_R | EC1L[1:0] | SLOT_RE | EC1R[1:0] | SLOT_RI | EC2L[1:0] | SLOT_R | EC2R[1:0] | 0x1B | | | 0xC2 | DMIC2 SAMPLE<br>RATE | R/W | _ | _ | _ | ZEROPAD | _ | | SRDIV[2:0] | | 0x10 | | | SECON | IDARY RECORD PA | TH BI | QUAD COE | FFICIENT F | REGISTERS | | | | | | | | | 0xC3 | | R/W | | | | DMIC2_I | 30[23:16] | | | | _ | | | 0xC4 | DMIC34 BIQUAD<br>COEFFICIENT B0 | R/W | | DMIC2_B0[15:8] | | | | | | | | | | 0xC5 | OOLI I IOILITI BO | R/W | | | | DMIC2 | _B0[7:0] | | | | _ | | | 0xC6 | | R/W | DMIC2_B1[23:16] | | | | | | | | _ | | | 0xC7 | DMIC34 BIQUAD COEFFICIENT B1 | R/W | | DMIC2_B1[15:8] | | | | | | | _ | | | 0xC8 | 00211101211121 | R/W | DMIC2_B1[7:0] | | | | | | | | _ | | | 0xC9 | | R/W | | DMIC2_B2[23:16] | | | | | | | _ | | | 0xCA | DMIC34 BIQUAD<br>COEFFICIENT B2 | R/W | | | | DMIC2_ | B2[15:8] | | | | _ | | | 0xCB | 002111012111122 | R/W | | | | DMIC2 | _B2[7:0] | | | | _ | | | 0xCC | | R/W | | | | DMIC2_/ | A1[23:16] | | | | _ | | | 0xCD | DMIC34 BIQUAD COEFFICIENT A1 | R/W | | | | DMIC2_ | A1[15:8] | | | | _ | | | 0xCE | | R/W | | | | DMIC2_ | _A1[7:0] | | | | _ | | | 0xCF | DMICOA DIOLIAD | R/W | | | | DMIC2_/ | A2[23:16] | | | | _ | | | 0xD0 | DMIC34 BIQUAD<br>COEFFICIENT A2 | R/W | | | | DMIC2_ | A2[15:8] | | | | _ | | | 0xD1 | | | | DMIC2_A2[7:0] | | | | | | | | | | REVIS | ION ID REGISTER | | | | | | | | | | | | | 0xFF | REVISION ID | R | | | | REVI | D[7:0] | | | | 0x51 | | | | | | | | | | | | | | | | # **Software Reset** The device provides a software controlled reset (Table 2) that is used to return most registers to their default (POR) states (the record biquad and playback parametric equalizer coefficients are not reset). The software reset register is a pushbutton, write only register. As a result, a read of this register always returns 0x00. Writing logic-high to SWRESET triggers a software register reset, while writing a logic-low to SWRESET has no effect. # **Power and Performance Management** The device includes comprehensive power management to allow the disabling of unused blocks to minimize supply current. In addition to this, the available power modes provide a software configurable choice between highest performance and reduced power consumption. # **Device Performance Configuration** The Bias Control register (Table 3) selects the method used to derive the common-mode reference voltage. A common-mode bias created by resistive division (from the AVDD supply) facilitates lower overall power consumption by disabling the bandgap reference circuit. However, this type of BIAS reference has the disadvantage of scaling with the AVDD supply voltage (and thus also has reduced PSRR). When derived from a bandgap reference, BIAS is constant regardless of the supply voltage, but the additional circuitry increases power consumption. **Table 2. Software Reset Register** | | ADDRESS: 0x00 | | | DESCRIPTION | | | |-----|---------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | 7 | SWRESET | W | 0 | Pushbutton Software Device Reset 0: Writing a logic low to SWRESET has no effect. 1: Reset all registers to their default POR values. This excludes the primary and secondary record biquad and playback parametric equalizer filter coefficients (Tables 32, 33, and 58). | | | | 6 | _ | _ | _ | _ | | | | 5 | _ | _ | _ | _ | | | | 4 | _ | _ | _ | _ | | | | 3 | _ | _ | _ | _ | | | | 2 | _ | _ | _ | _ | | | | 1 | _ | _ | _ | _ | | | | 0 | _ | _ | _ | _ | | | # **Table 3. Bias Control Register** | | ADDRESS: 0x | 42 | | DESCRIPTION | |-----|-------------|------|-----|----------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | _ | _ | _ | _ | | 2 | _ | _ | _ | _ | | 1 | _ | _ | _ | _ | | 0 | BIAS_MODE | R/W | 0 | Select source for BIAS. 0: BIAS derived from resistive division. 1: BIAS created by bandgap reference. | The ADC, DAC, and headphone playback all have optional high-performance modes (Tables 4 and 5). In each case, these modes trade additional power consumption for enhanced performance. The ADC also has optional dither (recommended for the cleanest spectrum), and can be configured to two different oversampling rates. See the <u>Analog-to-Digital Converter (ADC)</u> section for additional details on ADC operation. Table 4. DAC and Headphone Performance Mode Control Register | | ADDRESS: 0x | 43 | | DESCRIPTION | |-----|--------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | <del>_</del> | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | _ | _ | _ | _ | | 2 | _ | _ | _ | _ | | 1 | PERFMODE | R/W | 0 | Performance Mode Selects DAC to headphone playback performance mode: 1: Low power headphone playback mode. 0: High performance headphone playback mode. | | 0 | DACHP | R/W | 0 | DAC High-Performance Mode 0: DAC settings optimized for lowest power consumption. 1: DAC settings optimized for best performance. | **Table 5. ADC Performance Mode Control Register** | | ADDRESS: 0x | 44 | | DECORIDATION | |-----|-------------|------|-----|-------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | _ | _ | _ | _ | | 2 | OSR128 | R/W | 1 | ADC Oversampling Rate 0: f <sub>ADCCLK</sub> = 64 x f <sub>S</sub> 1: f <sub>ADCCLK</sub> = 128 x f <sub>S</sub> | | 1 | ADCDITHER | R/W | 1 | ADC Quantizer Dither 0: Dither disabled. 1: Dither enabled. | | 0 | ADCHP | R/W | 0 | ADC High-Performance Mode 0: ADC is optimized for low power operation. 1: ADC is optimized for best performance. | # **Device Enable Configuration** In addition to a device global shutdown control, the major input and output blocks can be independently enabled (or disabled) to optimize power consumption. The device global shutdown control is detailed in Table 6. Table 7 details the available input signal path enables (with the exception of the analog microphone inputs 1/2, which are enabled from registers 0x10 and 0x11, or Tables 9 and 10, respectively). Table 8 details the available output signal path enables. When the device is in global shutdown, the major input and output blocks are all disabled to conserve power. However, the I<sup>2</sup>C interface remains active and all device registers can be configured. Certain registers should be programmed while in shutdown only (detailed in Table 96). Changing these registers when the device is active could result in unexpected behavior. For optimal minimized power consumption, only enable the stage blocks that are part of the intended signal path configuration. Table 6. Device Shutdown Register | | ADDRESS: 0x45 | | | DESCRIPTION | |-----|---------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | SHDN | R/W | 0 | Device Active-Low Global Shutdown Control 0: Device is in shutdown. 1: Device is active. Certain registers should not be written to while the device is active (Table 96). | | 6 | _ | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | _ | _ | _ | _ | | 2 | _ | _ | - | _ | | 1 | _ | _ | _ | _ | | 0 | _ | l — | _ | _ | # Table 7. Input Enable Register | | ADDRESS: 0) | :3E | | | | | | |-----|-------------|------|-----|------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | MBEN | R/W | 0 | Microphone Bias Enable 0: Microphone bias disabled. 1: Microphone bias enabled. | | | | | 3 | LINEAEN | R/W | 0 | Enables Line A Analog Input Block 0: Line A input amplifier disabled. 1: Line A input amplifier enabled. | | | | | 2 | LINEBEN | R/W | 0 | Enables Line B Analog Input Block 0: Line B input amplifier disabled. 1: Line B input amplifier enabled. | | | | | 1 | ADREN | R/W | 0 | Right ADC Enable 0: Right ADC disabled. 1: Right ADC enabled. | | | | | 0 | ADLEN | R/W | 0 | Left ADC Enable 0: Left ADC disabled. 1: Left ADC enabled. | | | | **Table 8. Output Enable Register** | | ADDRESS: 0 | x3F | | DESCRIPTION | | |-----|------------|------|-----|--------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | HPREN | R/W | 0 | Right Headphone Output Enable 0: Right headphone output disabled. 1: Right headphone output enabled | | | 6 | HPLEN | R/W | 0 | Left Headphone Output Enable 0: Left headphone output disabled. 1: Left headphone output enabled. | | | 5 | SPREN | R/W | 0 | Right Class D Speaker Output Enable 0: Right speaker output disabled. 1: Right speaker output enabled. | | | 4 | SPLEN | R/W | 0 | Left Class D Speaker Output Enable 0: Left speaker output disabled. 1: Left speaker output enabled. | | | 3 | RCVLEN | R/W | 0 | Receiver (Earpiece)/Left Line Output Enable 0: Receiver/left line output disabled. 1: Receiver/left line output enabled. | | | 2 | RCVREN | R/W | 0 | Right Line Output Enable 0: Right line output disabled. 1: Right line output enabled. | | | 1 | DAREN | R/W | 0 | Right DAC Digital Input Enable 0: Right DAC input disabled. 1: Right DAC input enabled. | | | 0 | DALEN | R/W | 0 | Left DAC Digital Input Enable 0: Left DAC input disabled. 1: Left DAC input enabled. | | Figure 5. Analog Audio Input Functional Diagram # **Audio Input Configuration** The device features six flexible analog inputs. Each pair can be configured as either an analog microphone input, a single-ended or differential line input(s), or as a reduced power, full-scale differential analog input direct to the ADC mixer. The analog microphone and line inputs can either be routed to the stereo ADC mixer for recording or directly to any analog output mixer for playback. ### **Analog Microphone Inputs** The device includes three differential microphone inputs and a programmable, low-noise microphone bias generator for powering a wide variety of external microphones (Figure 6). By default, analog inputs IN1 and IN2 differentially (IN1/IN2) provide the input to microphone amplifier 1, while IN3 and IN4 differentially (IN3/IN4) form the input to microphone amplifier 2. The additional analog input pair (IN5/IN6) can be configured as a differential input (IN5/IN6) to either microphone amplifier 1 or 2 (Table 25). In the typical application, one microphone input is used for the handset microphone and the other is used as an accessory microphone (IN1/IN2 and IN3/IN4). In systems using a background noise microphone, IN5/IN6 can be retasked as another microphone input. Figure 6. Analog Microphone Input Functional Diagram # **Analog Microphone Preamplifier and PGA** The analog microphone inputs have two stages of programmable gain amplifiers, and are then routed to the ADC mixer (record), the analog outputs (playback), or simultaneously to both. The first, a coarse preamplifier gain stage, includes the analog microphone enable, and offers selectable 0dB, 20dB, or 30dB gain settings. The second, a fine gain stage, is a programmable-gain ampli- fier (PGA) adjustable from 0dB to 20dB in 1dB steps (Tables 9 and 10). Together, the two stages provide up to 50dB of signal gain for the analog microphone inputs. To maximize the signal-to-noise ratio, use the coarse gain settings of the first stage whenever possible. Zero-crossing detection is included on the PGA to minimize zipper noise while making gain changes. Table 9. Microphone 1 Enable and Level Configuration Register | | ADDRESS: 0> | c10 | | | DESCRIPTION | | | | | |-----|--------------|--------|-----|--------------|-------------|--------------------------------------------|------------|--|--| | BIT | NAME | TYPE | POR | | | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | | | 6 | DA 45 N/4 03 | D 0.44 | 0 | • | | r Enable and Coarse Gain Setting | | | | | 5 | PA1EN[1:0] | R/W | 0 | 00: Disabled | 10: 20dB | | | | | | 5 | | | U | 01: 0dB | 11: 30dB | | | | | | 4 | | | 1 | Microphone 1 | Programmabl | e Gain Amplifier Fine Adjust Configuration | | | | | 3 | | | 0 | 0x1F: 0dB | 0x0E: 6dB | 0x06: 14dB | | | | | | | | | • | 0x0D: 7dB | 0x05: 15dB | | | | | 2 | | | | 1 | 0x14: 0dB | 0x0C: 8dB | 0x04: 16dB | | | | | PGAM1[4:0] | R/W | ' | 0x13: 1dB | 0x0B: 9dB | 0x03: 17dB | | | | | | | | | 0x12: 2dB | 0x0A: 10dB | 0x02: 18dB | | | | | 1 1 | | | 0 | 0x11: 3dB | 0x09: 11dB | 0x01: 19dB | | | | | | | | | 0x10: 4dB | 0x08: 12dB | 0x00: 20dB | | | | | 0 | | | 0 | 0x0F: 5dB | 0x07: 13dB | | | | | Table 10. Microphone 2 Enable and Level Configuration Register | | ADDRESS: 02 | <b>c11</b> | | | | DESCRIPTION | |-----|----------------|------------|-----|--------------|------------------------|------------------------------------------| | BIT | NAME | TYPE | POR | | | DESCRIPTION | | 7 | _ | _ | _ | _ | | | | 6 | | | 0 | Microphone 2 | nput Amplifier | Enable and Coarse Gain Setting | | | PA2EN[1:0] | R/W | | 00: Disabled | | 10: 20dB | | 5 | | | 0 | 01: 0dB | | 11: 30dB | | 4 | | | 1 | Microphone 2 | Programmable | Gain Amplifier Fine Adjust Configuration | | 3 | | | 0 | 0x1F: 0dB | 0x0E: 6dB | 0x06: 14dB | | | | | | : | 0x0D: 7dB<br>0x0C: 8dB | 0x05: 15dB<br>0x04: 16dB | | 2 | PGAM2[4:0] | R/W | 1 | 0x14: 0dB | 0x0B: 9dB | 0x03: 17dB | | | 1 0/11/12[4.0] | 1000 | | 0x13: 1dB | 0x0A: 10dB | 0x02: 18dB | | 1 | | | 0 | 0x12: 2dB | 0x09: 11dB | 0x01: 19dB | | | | | | 0x11: 3dB | 0x08: 12dB | 0x00: 20dB | | | | | | 0x10: 4dB | 0x07: 13dB | | | 0 | | | 0 | 0x0F: 5dB | | | #### **Analog Microphone Bias Voltage** The device features a regulated, low noise microphone bias output (MICBIAS) that can be configured to power a wide range of external microphone devices. To enable the microphone bias output, set MBEN in the input enable register (Table 7). When the device is powered and the microphone bias is disabled (MBEN is low or the device is in shutdown), MICBIAS is placed in a high-impedance state. The microphone bias voltage can be set by the software to any one of four voltages (2.2V, 2.4V, 2.55V, or 2.8V) by programming the Microphone Bias Level Configuration register (Table 11). #### **Digital Microphone Inputs** Two pairs of inputs (IN1/IN2 and IN5/IN6) can also be configured to interface to up to four digital microphones (Figure 7). IN5 and IN6 provide dedicated digital microphone input to the secondary record path, while IN1 and IN2 can be configured to accept analog input to the ADC or digital microphone inputs. The record path DSP is automatically switched to accept the appropriate digital microphone data channel when enabled (Table 13). Both channels (left and right) must be enabled to use the digital microphone interface. When both DMIC1L and DMIC1R are enabled, the digital microphone interface provides a digital microphone clock on IN2/DMC1 and accepts PDM data on IN1/DMD1. When both DMIC2L and DMIC2R are enabled, the digital microphone interface provides a digital microphone clock on IN6/DMC2 and accepts PDM data on IN5/DMD2. A single digital microphone input cannot be paired with a single analog microphone input. Left channel data is accepted on falling clock edges while the right channel data is accepted on the rising clock edges. See Figure 4 for timing requirements. If DMIC2L and DMIC2R are enabled, the DAI must be set to TDM mode. Two-channel interface formats (I<sup>2</sup>S, LJ, RJ) cannot be used when the secondary record path is enabled. To avoid any potential clipping and distortion, always enable the record path DC-blocking filters to remove any built-in DC offsets when using a digital microphone input (AHPF and DMIC2\_HPF, Table 28). The record path biquad filter and digital gain and level control stages can also be applied to digital microphone input signals. #### **Digital Microphone Clock Configuration** The digital microphone clock frequency ( $f_{DMICCLK}$ ) can be configured to any one of six settings using DMICCLK[2:0] (Table 13). The digital microphone clock is derived from a PCLK divider, with available settings ranging incrementally from $f_{PCLK}/2$ to $f_{PCLK}/8$ . This wide range of available digital microphone clock frequencies is intended to support both current and next generation digital microphones. Table 12 lists the resulting clock frequencies for commonly used master clock (and resulting PCLK) frequencies. Table 11. Microphone Bias Level Configuration Register | | ADDRESS: 0x | 12 | | DESCRIPTION | |-----|-------------|-------|-----|-------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | - | _ | | 6 | _ | _ | _ | _ | | 5 | _ | _ | — | _ | | 4 | _ | _ | - | _ | | 3 | _ | _ | _ | _ | | 2 | | _ | _ | | | 1 | MDVOELIA OI | D 44/ | 0 | Microphone Bias Level Configuration | | 0 | MBVSEL[1:0] | R/W | 0 | 00: 2.2V | **Table 12. Digital Microphone Clocks for Commonly Used Master Clocks Settings** | Master Clock Frequenc | aster Clock Frequency (f <sub>MCLK</sub> ) | | 11.2896MHz | 12MHz | 12.288MHz | 13/26MHz | 19.2MHz | |--------------------------------------|--------------------------------------------|----------|------------|--------|-----------|----------|---------| | | f <sub>PCLK</sub> /2 | 5.0MHz | 5.645MHz | 6.0MHz | 6.144MHz | 6.5MHz | _ | | | f <sub>PCLK</sub> /3 | 3.333MHz | 3.763MHz | 4.0MHz | 4.096MHz | 4.333MHz | 6.4MHz | | Approximate Digital Microphone Clock | f <sub>PCLK</sub> /4 | 2.5MHz | 2.822MHz | 3.0MHz | 3.072MHz | 3.25MHz | 4.8MHz | | Frequency (f <sub>DMICCLK</sub> ) | f <sub>PCLK</sub> /5 | 2.0MHz | 2.258MHz | 2.4MHz | 2.458MHz | 2.6MHz | 3.84MHz | | Control (Applied Liv) | f <sub>PCLK</sub> /6 | 1.667MHz | 1.882MHz | 2.0MHz | 2.048MHz | 2.167MHz | 3.2MHz | | | f <sub>PCLK</sub> /8 | 1.25MHz | 1.411MHz | 1.5MHz | 1.536MHz | 1.625MHz | 2.4MHz | Figure 7. Digital Microphone Input Functional Diagram # **Secondary Record Path Sample Rate Configuration** The secondary record path can be configured to have a lower sampling rate than the primary path. The relative sampling rate for the secondary path is set with SRDIV (Table 14). If a slower sampling rate is chosen for the secondary record path there are empty data slots in the serial output, which runs at the sampling frequency of the primary path. ZEROPAD (Table 14) controls whether these empty slots are filled with copies of the previous sample or with zeros (Figure 8) **Table 13. Digital Microphone Enable** | | ADDRESS: 0x | 13 | | DESCRIPTION | | | | |-----|--------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | | _ | _ | | | | | 6 | | | 0 | Digital Microphone Clock Rate Configuration | | | | | 5 | DMICCLK[2:0] | R/W | 0 | 000: f <sub>DMICCLK</sub> = f <sub>PCLK</sub> /2 100: f <sub>DMICCLK</sub> = f <sub>PCLK</sub> /6 001: f <sub>DMICCLK</sub> = f <sub>PCLK</sub> /8 | | | | | 4 | | | 0 | 010: f <sub>DMICCLK</sub> = f <sub>PCLK</sub> /4 110: Reserved 111: Reserved | | | | | 3 | DIGMIC2R | R/W | 0 | Digital Microphone 2 Right Channel Enable 0: Digital microphone 2 right record disabled. 1: Digital microphone 2 right record enabled. Digital microphone clock is enabled when channels 2L and 2R are both enabled. | | | | | 2 | DIGMIC2L | R/W | 0 | Digital Microphone 2 Left Channel Enable 0: Digital microphone 2 left record disabled. 1: Digital microphone 2 left record enabled. Digital microphone clock is enabled when channels 2L and 2R are both enabled. | | | | | 1 | DIGMIC1R | R/W | 0 | Digital Microphone 1 Right Channel Enable 0: Right record channel uses on-chip ADC. 1: Right record channel uses digital microphone data input. Digital microphone clock is enabled when both data channels are enabled. | | | | | 0 | DIGMIC1L | R/W | 0 | Digital Microphone 1 Left Channel Enable 0: Left record channel uses on-chip ADC. 1: Left record channel uses digital microphone input. Digital microphone clock is enabled when both data channels are enabled. | | | | | Table 14. | Secondary | Record Pa | ath Config | uration | |-----------|-----------|-----------|------------|---------| | | | | | | | | ADDRESS: 0x | C2 | | DESCRIPTION | | | | | |-----|-------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | _ | _ | _ | _ | | | | | | 5 | _ | _ | — | _ | | | | | | | | | | Secondary Record Path Zero Padding Configuration | | | | | | 4 | ZEROPAD | R/W | 1 | 0: TDM data samples are repeated N times, where N is the division<br>rate for the secondary record path set by DMIC34_SRDIV[2:0] | | | | | | | | | | 1: TDM data samples are interleaved with zero samples | | | | | | 3 | _ | _ | _ | _ | | | | | | | | | | Secondary Record Path Sample Rate Configuration | | | | | | | | | | 000: $f_{S\_DMIC2} = f_{S\_DMIC1}$ 100: $f_{S\_DMIC2} = f_{S\_DMIC1/6}$ | | | | | | 2 | SRDIV[2:0] | R/W | 0 | 001: $f_{S\_DMIC2} = f_{S\_DMIC1/2}$ 101: Reserved | | | | | | | | | | 010: $f_{S\_DMIC2} = f_{S\_DMIC1/3}$ 110: Reserved | | | | | | | | | | 011: f <sub>S_DMIC2</sub> = f <sub>S_DMIC1</sub> /4 111: Reserved | | | | | Figure 8. Secondary Record Path Sample Rate Division #### **Digital Microphone Frequency Compensation** The digital microphone inputs can be configured to produce a wide range of digital microphone clock frequencies. To optimize performance over the entire range of available frequencies, the device provides configurable Figure 9. Digital Microphone Compensation Filter Frequency Response frequency range and compensation settings. Once the master clock (and thus prescaled clock) frequency is decided, and the digital microphone clock divider is chosen, the digital microphone frequency range bits should be programmed to the correct range (DMIC\_FREQ, Table 15). If quick configuration mode is used and a system clock bit is selected (Table 41), then the device automatically calculates and selects the correct range once the digital microphone clock divider is configured. The digital microphone inputs also provide a configurable frequency compensation filter with nine frequency response settings (Figure 9). Every digital microphone clock and sample rate combination results in a different baseline frequency response. Table 16 to Table 21 provide the recommended compensation filter settings for the most commonly used clock and sample rate combinations. For nonstandard combinations either use the closest recommended setting or choose the curve that best fits the measured response. In quick configuration mode, once both the system clock and sample rate bits are selected (Table 41 and Table 42), the device automatically selects the recommended response curve once the digital microphone clock divider is configured. The digital microphone input does not support sample rates in excess of 50kHz (where DHF = 1, Table 28). **Table 15. Digital Microphone Configuration** | | ADDRESS: 0x | 14 | | DESCRIPTION | | | | | |-----|----------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | | | 0 | Digital Microphone Compensation Filter Configuration | | | | | | 6 | DMIC COMPINAL | DAA | 0 | 0000–1000: Figure 8 details the available compensation filter configurations. | | | | | | 5 | DMIC_COMP[3:0] | R/W | 0 | 1001–1111: Configures the compensation filter to a pass through response. The compensation filter response scales with the sample rate up to the Nyquist | | | | | | 4 | | | 0 | bandwidth limit (f <sub>S</sub> /2). Automatically decoded in quick configuration mode. | | | | | | 3 | _ | _ | _ | _ | | | | | | 2 | _ | _ | _ | - | | | | | | 1 | DMIC EDEO[1:0] | R/W | 0 | Digital Microphone Frequency Range Configuration 00: f <sub>DIGMICCLK</sub> < 3.5MHz 10: 4.5MHz ≤ f <sub>DIGMICCLK</sub> 11: Reserved | | | | | | 0 | DMIC_FREQ[1:0] | R/W | 0 | 01: 3.5MHz ≤ f <sub>DIGMICCLK</sub> < 4.5MHz 11: Reserved If any of the system clock quick configuration bits in register 0x04 are set, then the frequency range configuration is automatically decoded. | | | | | Table 16. Recommended Compensation Filter Settings for f<sub>MCLK</sub> = 11.2896MHz | | f <sub>PCL</sub> | <sub>ζ</sub> = 11.2896MHz | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----|--| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | | 0 | f <sub>PCLK</sub> /2 | 5.6448 | 2 | 7 | 8 | 3 | 3 | 3 | | | 1 | f <sub>PCLK</sub> /3 | 3.7632 | 1 | 7 | 8 | 2 | 2 | 2 | | | 2 | f <sub>PCLK</sub> /4 | 2.8224 | 0 | 7 | 8 | 3 | 3 | 3 | | | 3 | f <sub>PCLK</sub> /5 | 2.25792 | 0 | 7 | 8 | 6 | 6 | 6 | | | 4 | f <sub>PCLK</sub> /6 | 1.8816 | 0 | 7 | 8 | 3 | 3 | 3 | | | 5 | f <sub>PCLK</sub> /8 | 1.4112 | 0 | 7 | 8 | 3 | 3 | 3 | | Table 17. Recommended Compensation Filter Settings for $f_{MCLK} = 12MHz$ | | fp | CLK = 12MHz | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----|--| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | | 0 | f <sub>PCLK</sub> /2 | 6 | 2 | 7 | 8 | 3 | 3 | 3 | | | 1 | f <sub>PCLK</sub> /3 | 4 | 1 | 7 | 8 | 2 | 2 | 2 | | | 2 | f <sub>PCLK</sub> /4 | 3 | 0 | 7 | 8 | 3 | 3 | 3 | | | 3 | f <sub>PCLK</sub> /5 | 2.4 | 0 | 7 | 8 | 5 | 5 | 6 | | | 4 | f <sub>PCLK</sub> /6 | 2 | 0 | 7 | 8 | 3 | 3 | 3 | | | 5 | f <sub>PCLK</sub> /8 | 1.5 | 0 | 7 | 8 | 3 | 3 | 3 | | Table 18. Recommended Compensation Filter Settings for $f_{MCLK}$ = 12.288MHz | | f <sub>PCL</sub> | ( = 12.288(MHz) | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----|--| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | | 0 | f <sub>PCLK</sub> /2 | 6.144 | 2 | 7 | 8 | 3 | 3 | 3 | | | 1 | f <sub>PCLK</sub> /3 | 4.096 | 1 | 7 | 8 | 2 | 2 | 2 | | | 2 | f <sub>PCLK</sub> /4 | 3.072 | 0 | 7 | 8 | 3 | 3 | 3 | | | 3 | f <sub>PCLK</sub> /5 | 2.4576 | 0 | 7 | 8 | 6 | 6 | 6 | | | 4 | f <sub>PCLK</sub> /6 | 2.048 | 0 | 7 | 8 | 3 | 3 | 3 | | | 5 | f <sub>PCLK</sub> /8 | 1.536 | 0 | 7 | 8 | 3 | 3 | 3 | | Table 19. Recommended Compensation Filter Settings for f<sub>MCLK</sub> = 13MHz/26MHz | | fp( | <sub>CLK</sub> = 13MHz | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----|--| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | | 0 | f <sub>PCLK</sub> /2 | 6.5 | 2 | 7 | 8 | 1 | 1 | 1 | | | 1 | f <sub>PCLK</sub> /3 | 4.333 | 1 | 7 | 8 | 0 | 0 | 1 | | | 2 | f <sub>PCLK</sub> /4 | 3.25 | 0 | 7 | 8 | 1 | 1 | 1 | | | 3 | f <sub>PCLK</sub> /5 | 2.6 | 0 | 7 | 8 | 4 | 4 | 5 | | | 4 | f <sub>PCLK</sub> /6 | 2.167 | 0 | 7 | 8 | 1 | 1 | 1 | | | 5 | f <sub>PCLK</sub> /8 | 1.625 | 0 | 7 | 8 | 1 | 1 | 1 | | Table 20. Recommended Compensation Filter Settings for f<sub>MCLK</sub> = 19.2MHz | | f <sub>PC</sub> | LK = 19.2MHz | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----|--| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | | 0 | f <sub>PCLK</sub> /2 | _ | _ | _ | _ | _ | _ | _ | | | 1 | f <sub>PCLK</sub> /3 | 6.4 | 2 | 7 | 8 | 1 | 1 | 1 | | | 2 | f <sub>PCLK</sub> /4 | 4.8 | 2 | 7 | 8 | 5 | 5 | 6 | | | 3 | f <sub>PCLK</sub> /5 | 3.84 | 1 | 7 | 8 | 2 | 2 | 3 | | | 4 | f <sub>PCLK</sub> /6 | 3.2 | 0 | 7 | 8 | 1 | 1 | 2 | | | 5 | f <sub>PCLK</sub> /8 | 2.4 | 0 | 7 | 8 | 5 | 5 | 6 | | Table 21. Recommended Compensation Filter Settings for f<sub>MCLK</sub> = 256 x f<sub>S</sub> | | f <sub>PC</sub> | CLK = 256 x f <sub>S</sub> | | RECOMMENDED DMIC_COMP SETTING BY SAMPLE RATE (kHz) | | | | | |--------|----------------------|----------------------------|-----------|----------------------------------------------------|----|----|------|----| | MICCLK | DIVIDER | f <sub>DMICCLK</sub> (MHz) | DMIC_FREQ | 8 | 16 | 32 | 44.1 | 48 | | 0 | f <sub>PCLK</sub> /2 | _ | _ | 7 | 8 | 3 | 3 | 3 | | 1 | f <sub>PCLK</sub> /3 | _ | _ | 7 | 8 | 2 | 2 | 2 | | 2 | f <sub>PCLK</sub> /4 | _ | _ | 7 | 8 | 3 | 3 | 3 | | 3 | f <sub>PCLK</sub> /5 | _ | _ | 7 | 8 | 6 | 6 | 6 | | 4 | f <sub>PCLK</sub> /6 | _ | _ | 7 | 8 | 3 | 3 | 3 | | 5 | f <sub>PCLK</sub> /8 | _ | _ | 7 | 8 | 3 | 3 | 3 | #### **Analog Line Inputs** The device includes multiple line level input options and two analog line input programmable gain amplifiers (PGAs, Figure 10). The line input structure supports multiple configurations including stereo single-ended inputs, stereo differential inputs, and stereo mixed single-ended inputs (any two per line input mixer). #### **Analog Line Input Mixers** The analog line input mixer allows the selection of either single-ended or differential inputs to each line input channel (Table 22). The line A input mixer can accept single-ended inputs from IN1, IN3, and IN5, or a differential input from IN3 and IN4 (IN3/IN4). The line B input mixer can accept single-ended inputs from IN2, IN4, and IN6, or a Figure 10. Analog Line Input Functional Diagram # **Table 22. Line Input Mixer Configuration Register** | | ADDRESS: 0x0D | | | DESCRIPTION | |-----|---------------|------|-----|------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | IN34DIFF | R/W | 0 | Selects IN3, IN4 differentially as an input to the line A mixer. | | 6 | IN65DIFF | R/W | 0 | Selects IN6, IN5 differentially as an input to the line B mixer. | | 5 | IN1SEEN | R/W | 0 | Selects IN1 single ended as an input to the line A mixer. | | 4 | IN2SEEN | R/W | 0 | Selects IN2 single ended as an input to the line B mixer. | | 3 | IN3SEEN | R/W | 0 | Selects IN3 single ended as an input to the line A mixer. | | 2 | IN4SEEN | R/W | 0 | Selects IN4 single ended as an input to the line B mixer. | | 1 | IN5SEEN | R/W | 0 | Selects IN5 single ended as an input to the line A mixer. | | 0 | IN6SEEN | R/W | 0 | Selects IN6 single ended as an input to the line B mixer. | differential input from IN5 and IN6 (IN6/IN5). Internally, all analog signal paths are differential. As a result, single-ended inputs have a built in baseline gain of +6dB (from the single-ended to differential conversion) while differential inputs have 0dB of built in gain. The line input mixer can also be set to accept and mix any two single-ended inputs. To facilitate full-scale signals, when mixing two single-ended inputs an optional -6dB of attenuation is available (MIXG135 and MIXG246, Table 24). The line input mixer attenuation setting has no effect if enabled when only a single input source is selected. If a differential input to either mixer is enabled, any single-ended inputs that are also selected are ignored, and the mixer accepts only the differential input. #### **Analog Line Input PGAs** To facilitate a wide range of input signal levels, each analog line input includes a coarse programmable gain amplifier (PGA) that can provide from 6dB of attenuation to 20dB of signal gain. The line inputs are then routed to either the ADC mixer (record) or analog outputs (playback). If the line input signal exceeds full scale and requires additional attenuation, the external gain mode provides trimmed internal feedback resistors ( $20k\Omega$ ) for custom gain levels. Line input external gain mode is not intended to provide positive gain, and as such for optimal performance any gain of -6dB of higher should be set using the provided internal PGA gain settings. Differentially, the external line input gain is set by using two precision (1% or better), well-matched series input resistors (Figure 10). Use the following formula to calculate the appropriate differential series input resistors: Av EXTLINE = $$20 \times \log (20 \text{k}\Omega/\text{R}_{\text{S}})$$ For single-ended inputs, the external line input gain is set using a single precision (1% or better) series input resistor (Figure 11). However, due to the internal single-ended to differential conversion, this configuration creates an unbalanced differential amplifier configuration (configured external gain paired with a fixed internal gain of +6dB). Table 23 provides the appropriate series resistance values for common attenuation settings. | <b>T</b> 1 1 00 | | | <b>~</b> · • | | | |-----------------|------------|----------|--------------|------------|--------| | Table 23 | External G | ain Mode | Series F | Resistance | Values | | LINE INPUT | R <sub>S_EXT</sub> | | | | | | |--------------------------------|--------------------|-------------------|--|--|--|--| | EXTERNAL GAIN (dB) | DIFFERENTIAL (kΩ) | SINGLE-ENDED (kΩ) | | | | | | A <sub>V_EXTLINE</sub> = -9.5 | 60 | 84.5 | | | | | | A <sub>V_EXTLINE</sub> = -12.0 | 80 | 115 | | | | | | A <sub>V_EXTLINE</sub> = -15.0 | 112 | 165 | | | | | | A <sub>V_EXTLINE</sub> = -18.0 | 160 | 237 | | | | | Figure 11. Analog Line Input External Gain Configurations **Table 24. Line Input Level Configuration Register** | | ADDRESS: 0x | 0E | | DESCRIPTION | | | | | |-----|--------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | MIXG135 | R/W | 0 | Enable for a -6dB Reduction for Two Single-Ended Line A Mixer Inputs 0: Normal line A mixer operation. 1: Gain is reduced by -6dB when two single-ended inputs are selected. | | | | | | 6 | MIXG246 | R/W | 0 | Enable for a -6dB Reduction for Two Single-Ended Line B Mixer Inputs 0: Normal line B mixer operation. 1: Gain is reduced by -6dB when two single-ended inputs are selected | | | | | | 5 | | | 0 | Line Input A Progr | ammable Internal Preamp Ga | ain Configuration | | | | 4 | LINAPGA[2:0] | R/W | 1 | 000: 20dB | 010: 3dB | 100: -3dB | | | | 3 | | | 1 | 001: 14dB | 011: 0dB | 101, 110, 111: -6dB | | | | 2 | | | 0 | Line Input B Programmable Internal Preamp Gain Configuration | | | | | | 1 | LINBPGA[2:0] | R/W | 1 | 000: 20dB | 010: 3dB | 100: -3dB | | | | 0 | | | 1 | 001: 14dB | 011: 0dB | 101, 110, 111: -6dB | | | **Table 25. Input Mode and Source Configuration Register** | ADDRESS: 0x0F | | | | DESCRIPTION | | | | | |---------------|-------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | EXTBUFA | R/W | 0 | Selects external resistor gain mode for line input A. | | | | | | 6 | EXTBUFB | R/W | 0 | Selects external resistor gain mode for line input B. | | | | | | 5 | _ | _ | _ | _ | | | | | | 4 | _ | _ | _ | _ | | | | | | 3 | _ | _ | _ | _ | | | | | | 2 | _ | _ | _ | _ | | | | | | 1 | EXTMIC[1:0] | R/W | 0 | External Microphone (IN6, IN5) Input Control Configuration 00: External microphone disabled: 10: External microphone to MIC 2. IN1/IN2 selected for MIC 1 IN3/IN4 selected for MIC 2 IN5/IN6 selected for MIC 2 | | | | | | 0 | | | 0 | 01: External microphone to MIC 1. 11: Reserved IN5/IN6 selected for MIC 1 IN3/IN4 selected for MIC 2 | | | | | #### **Analog Input PGA to Analog Output Mixer** The analog line input PGA and analog microphone PGA outputs can be routed directly to any of the analog output mixers. This configuration allows the analog inputs to operate as line or microphone level input amplifiers capable of driving headphone, speaker, receiver, or line output loads. The analog inputs can also be mixed with the DAC outputs to any of the available analog output mixers. The figures in the appropriate analog input and output sections detail the signal routing. #### **Analog Full-Scale Direct to ADC Mixer Inputs** The analog inputs can also be configured to accept and route differential analog signals directly to the ADC mixers (record path, Figure 12). By disabling and bypassing the analog microphone and line input gain stages, this mode provides a reduced power configuration for full-scale (up to $1V_{RMS}$ ) analog input signals. Unlike the analog microphone and line input configurations, this mode does not allow the input signals to be routed directly to the analog output mixers (playback path, Figure 32). Figure 12. Analog Direct to ADC Mixer Input Functional Diagram # **Audio Record Path** The device includes two independent record paths. The primary record path includes a stereo ADC with configurable mixers that can accept input from the microphone PGAs, line input PGAs, or directly from any of the analog input pairs differentially. Alternatively, the primary path can be configured to accept input data from up to two digi- tal microphones (Figure 13). The secondary path includes a dedicated stereo digital microphone interface to allow up to four channels of input to the device. Both record paths include several stages of DSP to process the input signals before being passed to the digital audio interface (DAI, Figure 16). Figure 13. Record Path Block Diagram # Analog-to-Digital Converter (ADC) The stereo ADC architecture includes two independent audio paths and provides a flexible, fully configurable input mixer, two performance and power based con- figuration options, oversampling rate selection, and an input dither option (Figure 14). Both ADC channels can be enabled independently allowing the device to support both stereo and left or right mono configurations (Table 7). Figure 14. Record Path ADC Section #### **ADC Functional Configuration** The ADC can be configured into one of two operating modes. One operating mode is optimized for maximum dynamic performance while the other is optimized for lower power consumption (Table 5). Input dither can also be added to the ADC record path. This feature consumes almost no appreciable power, but raises the RMS level of the noise floor slightly at the high end of the audio band. The ADC supports both an over sampling rate (OSR) of 64 and 128 times the configured sampling frequency ( $f_S$ ). An OSR of 128 x $f_S$ optimizes ADC performance at the cost of slightly more power consumption than an OSR of 64 x $f_S$ . The DSP timing, however, places some limitations on which OSR can be used. For voice applications using standard ( $f_S = 8 \text{kHz}$ ) and wideband ( $f_S = 16 \text{kHz}$ ) sampling rates, the DSP is typically configured to utilize the voice filters (IIR). If the voice filters are enabled, the OSR is automatically configured to 128 x $f_S$ and cannot be manually reprogrammed in order to meet timing requirements. In most standard music/full audio range applications (where $f_S$ = 32kHz, 44.1kHz, 48kHz, etc.) the music filters (FIR) are used. If the music filters are enabled, the OSR can be configured manually, however, the prescaled master clock (PCLK) must always be at least twice the frequency of the ADC sampling clock. To ensure this condition is met, if $f_{PCLK}$ < 256 x $f_S$ , then the OSR must be set to 64 x $f_S$ . In addition, if the sampling rate exceeds 50kHz (DHF = 1, such as $f_S$ = 96kHz), then the OSR must be configured to 64 x $f_S$ regardless of the ratio. In any other music filter configuration, OSR = 128 can be selected as desired for optimal ADC performance. #### **ADC Input Mixer Configuration** The device allows for each ADC input mixer to be configured separately to accept any combination of valid input sources. The ADC mixers can accept input from the microphone PGAs (1 or 2), line input PGAs (A or B), or directly differentially from any of the analog input pairs (IN1/IN2, IN3/IN4, or IN5/IN6). The ADC input mixers then route the selected sources to the left and right ADC inputs (Tables 26 and Table 27). #### **Record Path FlexSound DSP** The digital record path is part of the FlexSound technology DSP and comprises multiple sequential DSP blocks. The first DSP stage contains digital filters including a voice filter (IIR), music filter (FIR), and a highpass DC-blocking filter. The next stage is a digital biquad filter with a preattenuation amplifier, and it is followed by a digital gain and level control stage. The record path DSP also features a digital sidetone path that is routed to and mixed into the digital playback path (Figure 14). #### **Record Path Digital Filters** The record path DSP includes a digital filter stage. One filter, set with the MODE bit (Table 28), offers the choice between the IIR voice filters and the FIR music filters. The IIR filters are optimized for standard ( $f_S = 8 \text{kHz}$ ) and wideband ( $f_S = 16 \text{kHz}$ ) voice applications, while the FIR filters are optimized for low power operation at higher audio/music sampling rates. For sampling rates in excess of 50 kHz ( $f_{LRCLK} > 50 \text{kHz}$ ), use the FIR audio filters and set the DHF bit. The MODE configuration selected applies to both channels of both the record and playback path DSP. The record path DSP also features a DC-blocking filter. This filter can be used with both the IIR voice and FIR music filters, and blocks low frequency (including DC) input signals outside of the lower end of the audio band. **Table 26. Left ADC Mixer Input Configuration Register** | | ADDRESS: 0x15 | | | DESCRIPTION | | | | |-----|---------------|------|-----|--------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | | _ | _ | | | | | 6 | | R/W | 0 | Selects microphone input 2 to left ADC mixer. | | | | | 5 | | R/W | 0 | Selects microphone input 1 to left ADC mixer. | | | | | 4 | | R/W | 0 | Selects line input B to left ADC mixer. | | | | | 3 | MIXADL[6:0] | R/W | 0 | Selects line input A to left ADC mixer. | | | | | 2 | | R/W | 0 | Selects IN5/IN6 differential input direct to left ADC mixer. | | | | | 1 | R/W | | 0 | Selects IN3/IN4 differential input direct to left ADC mixer. | | | | | 0 | | R/W | 0 | Selects IN1/IN2 differential input direct to left ADC mixer. | | | | # **Table 27. Right ADC Mixer Input Configuration Register** | ADDRESS: 0x16 | | | | DESCRIPTION | | | |---------------|-------------|------|-----|---------------------------------------------------------------|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | 7 | _ | _ | _ | _ | | | | 6 | | R/W | 0 | Selects microphone input 2 to right ADC mixer. | | | | 5 | | R/W | 0 | Selects microphone input 1 to right ADC mixer. | | | | 4 | | R/W | 0 | Selects line input B to right ADC mixer. | | | | 3 | MIXADR[6:0] | R/W | 0 | Selects line input A to right ADC mixer. | | | | 2 | | R/W | 0 | Selects IN5/IN6 differential input direct to right ADC mixer. | | | | 1 | | R/W | 0 | Selects IN3/IN4 differential input direct to right ADC mixer. | | | | 0 | | R/W | 0 | Selects IN1/IN2 differential input direct to right ADC mixer. | | | Figure 15. Record Path FlexSound Technology DSP Block **Table 28. DSP Filter Configuration Register** | | ADDRESS: 02 | k26 | | | | | | |-----|-------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | MODE | R/W | 1 | <ul> <li>Configures the Codec Record and Playback DSP Filters</li> <li>0: The codec DSP filters operate in IIR voice mode with stopband frequencies below the f<sub>S</sub>/2 Nyquist rate. The voice mode filters are optimized for 8kHz or 16kHz voice application use.</li> <li>1: The codec DSP filters operate in a linear phase FIR audio mode optimized to maintain stereo imaging and operate at higher f<sub>S</sub> rates while utilizing lower power.</li> </ul> | | | | | 6 | AHPF | R/W | 0 | Enables the Primary Record Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | | | | 5 | DHPF | R/W | 0 | Enables the Playback Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | | | | 4 | DHF | R/W | 0 | Enables the DAC High Sample Rate Mode (LRCLK > 50kHz, FIR Only) 0: LRCLK is less than 50kHz. 8x FIR interpolation filter used. 1: LRCLK is greater than 50kHz. 4x FIR interpolation filter used. | | | | | 3 | DMIC2_MODE | R/W | 1 | Configure the Secondary Record Path DSP Filters 0: The secondary record path DSP filters operate in IIR voice mode with stopband frequencies below the f <sub>S</sub> /2 Nyquist rate. The voice mode filters are optimized for 8kHz or 16kHz voice application use. 1: The secondary record path DSP filters operate in a linear phase FIR audio mode optimized to maintain stereo imaging and operate at higher f <sub>S</sub> rates while utilizing lower power. | | | | | 2 | DMIC2_HPF | R/W | 0 | Enables the Secondary Record Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | | | | 1 | | _ | _ | _ | | | | | 0 | _ | _ | _ | _ | | | | # **Record Path Biquad Filter** Each record path has a single-stage biquad filter with programmable preattenuation. The digital biquad filter configuration for each path applies to both channels in that path. The biquad filter for the primary record path can be enabled with the RECBQEN bit; the biquad filter for the secondary record path can be enabled with the DMIC2BQEN bit (Table 29). Once enabled, the level of preattenuation can be adjusted from 0dB down to -15dB (AVBQ, Table 30 and AV2BQ, Table 31). The digital biquad filter cannot be set to a gain greater than ±12dB, to a Q greater than 10, or to below a minimum cutoff frequency (fC) that varies by filter type. See the *Electrical Characteristics* table. The digital biquad coefficients are uninitialized at powerup, and if the filter is going to be used, the coefficients must be programmed before the device and biquad filter are enabled. The transfer function is: $$H(z) = \frac{B_0 + B_1 \times Z^{-1} + B_2 \times Z^{-2}}{A_0 + A_1 \times Z^{-1} + A_2 \times Z^{-2}}$$ Table 29. DSP Biquad Filter Enable Register | ADDRESS: 0x41 | | | DESCRIPTION | | | | | |---------------|-----------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | DMIC2BQEN | R/W | 0 | Enable Biquad Filter in Secondary Record Path 0: Biquad filter disabled. 1: Biquad filter enabled. | | | | | 3 | RECBQEN | R/W | 0 | Enable Biquad Filter in Primary Record Path 0: Biquad filter disabled. 1: Biquad filter enabled. | | | | | 2 | EQ3BANDEN | R/W | 0 | Enable 3-Band EQ in Playback Path (Bands 4–7 Are Not Used) 0: 3-band EQ disabled. 1: 3-band EQ enabled. Only valid if EQ7BANDEN = 0 and EQ5BANDEN = 0. | | | | | 1 | EQ5BANDEN | R/W | 0 | Enable 5-Band EQ in Playback Path (Bands 6 and 7 Are Not Used) 0: 5-band EQ disabled. 1: 5-band EQ enabled. Only valid if EQ7BANDEN = 0. | | | | | 0 | EQ7BANDEN | R/W | 0 | Enable 7-Band EQ in Playback Path 0: 7-band EQ disabled. 1: 7-band EQ enabled. This makes EQ5BANDEN and EQ3BANDEN redundant. | | | | Table 30. Primary Record Path Biquad Digital Preamplifier Level Configuration Register | | ADDRESS: 0x | 19 | | DECORIDATION | | | | | | | |-----|-------------|-------|-----|------------------------|------------------------|-------------------------|--------------------------|------------|--|--| | BIT | NAME | TYPE | POR | | DESCRIPTION | | | | | | | 7 | _ | _ | _ | _ | | | | | | | | 6 | _ | _ | _ | _ | | | | | | | | 5 | _ | _ | _ | _ | | | | | | | | 4 | _ | _ | _ | _ | | | | | | | | 3 | | | 0 | ADC Biquad Dig | ital Preamplifier Gain | Configuration | | | | | | 2 | A) (DO[0.0] | R/W - | DAM | 0 | 0x0: +0dB | 0x4: -4dB | 0x8: -8dB | 0xC: -12dB | | | | 1 | AVBQ[3:0] | | 0 | 0x1: -1dB<br>0x2: -2dB | 0x5: -5dB<br>0x6: -6dB | 0x9: -9dB<br>0xA: -10dB | 0xD: -13dB<br>0xE: -14dB | | | | | 0 | | | 0 | 0x3: -3dB | 0x7: -7dB | 0xB: -11dB | 0xF: -15dB | | | | Table 31. Secondary Record Path Biquad Digital Preamplifier Level Configuration Register | | ADDRESS: 0xC | 0 | | DESCRIPTION | | | | | | | |-----|------------------|------|-----|------------------------|------------------------|-------------------------|--------------------------|--|--|--| | BIT | NAME | TYPE | POR | | DESCRIPTION | | | | | | | 7 | _ | _ | _ | | _ | | | | | | | 6 | _ | _ | _ | _ | | | | | | | | 5 | _ | _ | _ | <del>-</del> | | | | | | | | 4 | _ | _ | _ | | _ | | | | | | | 3 | | | 0 | Secondary Rec | ord Path Biquad Digita | al Preamplifier Gain C | onfiguration | | | | | 2 | AV (OD O (O . O) | D/\/ | 0 | 0x0: +0dB | 0x4: -4dB | 0x8: -8dB | 0xC: -12dB | | | | | 1 | AV2BQ[3:0] | R/W | 0 | 0x1: -1dB<br>0x2: -2dB | 0x5: -5dB<br>0x6: -6dB | 0x9: -9dB<br>0xA: -10dB | 0xD: -13dB<br>0xE: -14dB | | | | | 0 | | | 0 | 0x3: -3dB | 0x7: -7dB | 0xB: -11dB | 0xF: -15dB | | | | The digital biquad filter has five user-programmable coefficients ( $B_0$ , $B_1$ , $B_2$ , $A_1$ , and $A_2$ ), and each individual coefficient is 3 bytes (24 bits) long ( $A_0$ is fixed at 1). They occupy 15 consecutive registers (Tables 32 and 33) and each set of three registers (per coefficient) must be programmed consecutively for the settings to take effect. The coefficients are stored using a two's complement format where the first 4 bits are the integer portion and the last 20 bits are the decimal portion (which results in an approximate +8 to -8 range for each coefficient). #### **Record Path Sidetone** The record path sidetone is available to allow a low-level copy of the recorded audio signal to be mixed back into the playback audio signal. When enabled, the sidetone can route the left channel, right channel, or both divided by two and then summed back into the playback path DSP. The sidetone digital gain can be programmed from -0.5dB to -60.5dB (Table 34). The digital sidetone is commonly used in telephony to allow the speaker to hear their own voice to provide a more natural user experience. **Table 32. Primary Record Path Biquad Filter Coefficients** | ADDF | RESS R | ANGE | NAME | TYPE | COEFFICIENT SEGMENT | | | | |------|--------|------|------------------------------|------|---------------------|--------------|-------------|--| | 0xAF | 0xB0 | 0xB1 | RECORD BIQUAD COEFFICIENT B0 | R/W | REC_B0[23:16] | REC_B0[15:8] | REC_B0[7:0] | | | 0xB2 | 0xB3 | 0xB4 | RECORD BIQUAD COEFFICIENT B1 | R/W | REC_B1[23:16] | REC_B1[15:8] | REC_B1[7:0] | | | 0xB5 | 0xB6 | 0xB7 | RECORD BIQUAD COEFFICIENT B2 | R/W | REC_B2[23:16] | REC_B2[15:8] | REC_B2[7:0] | | | 0xB8 | 0xB9 | 0xBA | RECORD BIQUAD COEFFICIENT A1 | R/W | REC_A1[23:16] | REC_A1[15:8] | REC_A1[7:0] | | | 0xBB | 0xBC | 0xBD | RECORD BIQUAD COEFFICIENT A2 | R/W | REC_A2[23:16] | REC_A2[15:8] | REC_A2[7:0] | | **Table 33. Secondary Record Path Biquad Filter Coefficients** | ADDR | ESS R | ANGE | NAME | TYPE | E COEFFICIENT SEGMENT | | | | | |------|-------|------|-----------------------------|------|-----------------------|----------------|---------------|--|--| | 0xC3 | 0xC4 | 0xC5 | DMIC2 BIQUAD COEFFICIENT B0 | R/W | DMIC2_B0[23:16] | DMIC2_B0[15:8] | DMIC2_B0[7:0] | | | | 0xC6 | 0xC7 | 0xC8 | DMIC2 BIQUAD COEFFICIENT B1 | R/W | DMIC2_B1[23:16] | DMIC2_B1[15:8] | DMIC2_B1[7:0] | | | | 0xC9 | 0xCA | 0xCB | DMIC2 BIQUAD COEFFICIENT B2 | R/W | DMIC2_B2[23:16] | DMIC2_B2[15:8] | DMIC2_B2[7:0] | | | | 0xCC | 0xCD | 0xCE | DMIC2 BIQUAD COEFFICIENT A1 | R/W | DMIC2_A1[23:16] | DMIC2_A1[15:8] | DMIC2_A1[7:0] | | | | 0xCF | 0xD0 | 0xD1 | DMIC2 BIQUAD COEFFICIENT A2 | R/W | DMIC2_A2[23:16] | DMIC2_A2[15:8] | DMIC2_A2[7:0] | | | **Table 34. Record Path Sidetone Configuration Register** | | ADDRESS: 0> | (1A | | DESCRIPTION | | | | | | | |-----|-------------|------|-----|---------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | | | 7 | 0 | | | Sidetone Enable and Digital Source Configuration | | | | | | | | 6 | DSTS[1:0] | | 0 | 00: No sidetone selected 10: Right channel 11: Left + right channel | | | | | | | | 5 | _ | _ | _ | _ | | | | | | | | 4 | | | | Sidetone Digital | Gain Configuration | | | | | | | 3 | | R/W | R/W | R/W | R/W | 0 | 0x00: OFF<br>0x01: -0.5dB | 0x08: -14.5dB<br>0x09: -16.5dB | 0x10: -30.5dB<br>0x11: -32.5dB | 0x18: -46.5dB<br>0x19: -48.5dB | | 2 | DVST[4:0] | | | | | 0 | 0x02: -2.5dB<br>0x03: -4.5dB | 0x0A: -18.5dB<br>0x0B: -20.5dB | 0x12: -34.5dB<br>0x13: -36.5dB | 0x1A: -50.5dB<br>0x1B: -52.5dB | | 1 | | | 0 | 0x04: -6.5dB<br>0x05: -8.5dB | 0x0C: -22.5dB<br>0x0D: -24.5dB | 0x14: -38.5dB<br>0x15: -40.5dB | 0x1C: -54.5dB<br>0x1D: -56.5dB | | | | | 0 | | | 0 | 0x06: -10.5dB<br>0x07: -12.5dB | 0x0E: -26.5dB<br>0x0F: -28.5dB | 0x16: -42.5dB<br>0x17: -44.5dB | 0x1E: -58.5dB<br>0x1F: -60.5dB | | | | # **Record Path Digital Gain and Level Control** The stereo record path DSP includes a digital gain and level control stage. The settings can be configured independently by channel, and are primarily used when adjusting the record level for digital microphones. The coarse digital gain adjustment can be set from 0dB to +42dB in 6dB increments, and the fine adjust level control gain can be set from -12dB to +3dB in 1dB increments (Tables 35 to 38). Table 35. Primary Record Path Left Channel Digital Gain Configuration Register | | ADDRESS: 0) | <b>c</b> 17 | | DESCRIPTION | | | | | |-----|-------------|-------------|-----|---------------------------------------------------------|------------------|------------------|-------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | | | 0 | Left Record Path D | igital Coarse Ga | in Configuration | | | | 5 | AVLG[2:0] | R/W | 0 | 000 : 0dB | 010 : +12dB | 100 : +24dB | 110:+36dB | | | 4 | | | 0 | 001:+6dB | 011:+18dB | 101:+30dB | 111 : +42dB | | | 3 | | | 0 | Left Record Path Digital Fine Adjust Gain Configuration | | | | | | 2 | | | 0 | 0x0: +3dB | 0x4: -1dB | 0x8: -5dB | 0xC: -9dB | | | | AVL[3:0] | R/W | | 0x1: +2dB | 0x5: -2dB | 0x9: -6dB | 0xD: -10dB | | | 1 | | | 1 | 0x2: +1dB | 0x6: -3dB | 0xA: -7dB | 0xE: -11dB | | | 0 | | | 1 | 0x3: +0dB | 0x7: -4dB | 0xB: -8dB | 0xF: -12dB | | Table 36. Primary Record Path Right Channel Digital Gain Configuration Register | | ADDRESS: 02 | <b>c</b> 18 | | | | SECCULATION | | | |-----|-------------|-------------|-----|-----------------|-----------------------|----------------------|------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | | | 0 | Right Record Pa | ath Digital Coarse G | Sain Configuration | | | | 5 | AVRG[2:0] | R/W | 0 | 000: 0dB | 010: +12dB | 100: +24dB | 110: +36dB | | | 4 | 1 | | 0 | 001: +6dB | 011: +18dB | 101: +30dB | 111: +42dB | | | 3 | | | 0 | Right Record Pa | ath Digital Fine Adju | ust Gain Configurati | on | | | 2 | | | 0 | 0x0: +3dB | 0x4: -1dB | 0x8: -5dB | 0xC: -9dB | | | | AVR[3:0] | R/W | | 0x1: +2dB | 0x5: -2dB | 0x9: -6dB | 0xD: -10dB | | | 1 | | | 1 | 0x2: +1dB | 0x6: -3dB | 0xA: -7dB | 0xE: -11dB | | | 0 | | | 1 | 0x3: +0dB | 0x7: -4dB | 0xB: -8dB | 0xF: -12dB | | Table 37. Secondary Record Path Left Channel Digital Digital Gain Configuration Register | | ADDRESS: 0xB | E | | DECORIDETION | | | | | |-----|--------------|------|-----|------------------------|------------------------|------------------------|--------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | | | 0 | DMIC2L Record Pa | nth Digital Coarse Gai | in Configuration | | | | 5 | AV2LG[2:0] | R/W | 0 | 000: 0dB | 010: +12dB | 100: +24dB | 110: +36dB | | | 4 | | 0 | 0 | 001: +6dB | 011: +18dB | 101: +30dB | 111: +42dB | | | 3 | | | 0 | DMIC2L Record Pa | nth Digital Fine Adjus | t Gain Configuratio | n | | | 2 | 10.01 | D/M | 0 | 0x0: +3dB | 0x4: -1dB | 0x8: -5dB | 0xC: -9dB | | | 1 | AV2L[3:0] | R/W | 1 | 0x1: +2dB<br>0x2: +1dB | 0x5: -2dB<br>0x6: -3dB | 0x9: -6dB<br>0xA: -7dB | 0xD: -10dB<br>0xE: -11dB | | | 0 | | | 1 | 0x3: +0dB | 0x7: -4dB | 0xB: -8dB | 0xF: -12dB | | Table 38. Secondary Record Path Right Channel Digital Digital Gain Configuration Register | | ADDRESS: 0xB | F | | DESCRIPTION | | | | | |-----|--------------|-------|-----|------------------------|------------------------|------------------------|--------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | | | 0 | DMIC2R Record Pa | th Digital Coarse Ga | in Configuration | | | | 5 | AV2RG[2:0] | R/W | 0 | 000: 0dB | 010: +12dB | 100: +24dB | 110: +36dB | | | 4 | | | 0 | 001: +6dB | 011: +18dB | 101: +30dB | 111: +42dB | | | 3 | | | 0 | DMIC2R Record Pa | th Digital Fine Adjus | t Gain Configuratio | n | | | 2 | A) /2D[2.0] | D 444 | 0 | 0x0: +3dB | 0x4: -1dB | 0x8: -5dB | 0xC: -9dB | | | 1 | AV2R[3:0] | R/W | 1 | 0x1: +2dB<br>0x2: +1dB | 0x5: -2dB<br>0x6: -3dB | 0x9: -6dB<br>0xA: -7dB | 0xD: -10dB<br>0xE: -11dB | | | 0 | | | 1 | 0x3: +0dB | 0x7: -4dB | 0xB: -8dB | 0xF: -12dB | | # **Digital Audio Interface (DAI) Configuration** The digital audio interface (DAI) contains two primary sections (Figure 16). The first is the clock control and configuration section. The device supports both master and slave mode operation, can accept a master clock of either 256 x $f_S$ or ranging from 10MHz to 60MHz, and can be configured for any digital audio sampling rate ( $f_S$ ) from 8kHz to 96kHz. When the device is configured as the digital audio master, a variety of operating modes are available. These include a simple quick configuration mode, exact integer sampling mode, and a manual clock divider mode. When the device is configured to slave mode, the internal PLL quickly locks onto the external LRCLK frequency. The second section is the digital audio data path control and signal routing. This section supports a variety of stereo data path configurations including serial audio input and output, audio loop through from the record to playback paths, and audio loop back from the serial data input to the serial data output. The serial data interface also supports several standard digital audio formats (PCM) including I<sup>2</sup>S, left justified, right justified, and time division multiplexed (TDM). Figure 16. Simplified Digital Audio Interface Block Diagram # **DAI Clock Control and Configuration** The clock control and configuration section is one of the two major blocks in the digital audio interface (Figure 17). This section is responsible for accepting and scaling the device master clock, for internal digital clock generation, and for digital audio interface data clocking and timing. The device can accept an external master clock (MCLK) with a frequency ranging from 10MHz to 60MHz. However, for digital operation, signal processing, and data conversion the device requires an internal clock between 10MHz and 20MHz. To generate an internal master clock within this frequency range, an internal clock divider is used (Table 39). The internal clock divider can be set to frequency divide MCLK by a factor 1, 2, or 4 to create the internal prescaled master clock (PCLK). PCLK is then used, either directly or through additional divider/multiplier blocks, to clock all internal digital sections. The digital audio interface signal paths support any sampling rate from 8kHz to 96kHz. The device has only a single DAI, and as a result both the record (output) and playback (input) digital audio paths use the same sampling rate. The device digital audio interface supports both master and slave mode operation (Table 40). To properly time the serial data input (SDIN) and output (SDOUT), the DAI requires both a left-right frame clock (LRCLK) and a bit clock (BCLK). In master mode, the device uses one of several modes to generate both LRCLK and BCLK from the internal prescaled master clock (PCLK). In slave mode however, both LRCLK and BCLK must be externally provided. # **Master Mode Clock Configuration** When the device is configured as the digital audio master, the frame clock (LRCLK) and bit clock (BCLK) are configured as outputs and the device uses the internal prescaled master clock (PCLK) to create them. If no clock outputs or unexpected clock outputs are measured on LRCLK and/or BCLK, verify that the device is not in shutdown and that all three clocks are configured correctly. If the master clock prescale value is not selected (PSCLK[1:0]), the clock ratio is not fully configured (operating mode), or if the bit clock rate is not set (BSEL[2:0]) then no valid clock output is present. In addition to this, the device does not generate any clocks unless at least one valid digital audio data path is enabled (ADC record, DAC playback, digital microphone input, etc.). Figure 17. DAI Clock Control and Configuration Section | ADDRESS: 0x1B | | | | DESCRIPTION | | | | |---------------|------------|----------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE POR | | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | | CLK[1:0] R/W 0 | 0 | Master Clock (MCLK) Prescaler Configuration 00: Internal master clock generation disabled | | | | | 4 | PSCLK[1:0] | | | 01: $f_{PCLK} = f_{MCLK}/1$ , $10MHz \le f_{MCLK} \le 20MHz$<br>10: $f_{PCLK} = f_{MCLK}/2$ , $20MHz < f_{MCLK} \le 40MHz$<br>11: $f_{PCLK} = f_{MCLK}/4$ , $40MHz < f_{MCLK} \le 60MHz$ | | | | | 3 | _ | _ | _ | _ | | | | | 2 | _ | - | _ | _ | | | | | 1 | _ | _ | _ | _ | | | | | 0 | _ | _ | _ | _ | | | | Table 39. System Master Clock (MCLK) Prescaler Configuration Register **Table 40. Master Mode Clock Configuration Register** | | ADDRESS: 0x | 21 | | DESCRIPTION | | |-----|-------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | MAS | R/W | 0 | Master Mode Enable 0: Slave mode (LRCLK/BCLK are inputs and accept external clock sources). 1: Master mode (LRCLK/BCLK are outputs and timing signals are generated internally). | | | 6 | _ | _ | _ | _ | | | 5 | _ | _ | _ | _ | | | 4 | _ | _ | _ | _ | | | 3 | _ | _ | _ | _ | | | 2 | | | 0 | Bit Clock (BCLK) Configuration (Master Mode/Slave Right Justified Only) 000: Bit clock disabled 100: fBCLK = fPCLK/2 | | | 1 | BSEL[2:0] | R/W | 0 | 001: $f_{BCLK} = 32 \times f_{S}$ 101: $f_{BCLK} = f_{PCLK}/4$ | | | 0 | | | 0 | 010: f <sub>BCLK</sub> = 48 x f <sub>S</sub> 110: f <sub>BCLK</sub> = f <sub>PCLK</sub> /8<br>011: f <sub>BCLK</sub> = 64 x f <sub>S</sub> 111: f <sub>BCLK</sub> = f <sub>PCLK</sub> /16 | | In master mode, the device uses two integer values (NI and MI) as a multiplier and divider (respectively) to scale PCLK into LRCLK. BCLK is then created either from a PCLK divider or from an LRCLK multiplier (Table 40). Based on the oversampling rate selected (OSR, see the <u>ADC Functional Configuration</u> section), and the configured NI/MI ratio, the output LRCLK frequency is calculated with the following relationship: $$f_{LRCLK} = f_{PCLK} \times \frac{NI}{MI \times OSR}$$ This expression illustrates that in master mode, the relationship between LRCLK and PCLK frequency (as well as BCLK) is based on an integer ratio. As a result, any cycle to cycle jitter or absolute frequency variation in MCLK is translated first into PCLK and then into LRCLK (and BCLK) based on the selected clock ratios. In master mode, the device provides three clock operating modes. In reality all three modes operate in exactly the same manner (using an internal MI and NI ratio to create LRCLK). However, the first two modes will internally set NI and MI automatically and are provided as configuration shortcuts for commonly used PCLK to LRCLK ratios. The three operating modes are detailed below, and are presented in order of activation priority. ### **Quick Configuration Mode** In quick configuration mode, the master clock frequency (Table 41) and sample rate (Table 42) are selected from a list of commonly used frequencies. Only a single bit in each quick setup register can be enabled at any given time. Quick configuration mode is activated anytime that both a master clock frequency quick setup bit and a sample rate quick setup bit are concurrently enabled. Once enabled, this mode supersedes both of the other operating modes and an internal preset ratio for NI and MI is used to create LRCLK. As a result, when Quick Configuration Mode is enabled the exact integer mode settings (Table 44), and the manual ratio mode settings (Tables 45 to 48) are preserved but ignored. If this mode is later disabled, the preserved settings of any active lower precedence modes reassert. To ensure that the DSP is optimally configured and that all timing requirements are met, when using quick configuration mode the master clock divider (PSCLK, Table 39). digital filters (MODE, Table 28), and ADC oversampling rate (OSR128, Table 5) are automatically configured. While in quick configuration mode these registers are fixed and cannot be manually changed. In this mode, when the sample rate is set to 8kHz or 16kHz, voice filters (IIR) are automatically selected and the ADC oversampling rate is fixed to 128. For any other selected sample rate, music filters (FIR) are selected and the ADC oversampling rate is configured to insure that the pre-scaled master clock frequency is greater than or equal to 256 x fS. If $f_{PCLK} \ge 256 \times f_{S}$ then the oversampling rate (OSR) is set to 128, otherwise OSR is set to 64. Table 43 provides a complete lookup table for the resulting quick configuration mode settings. **Table 41. Master Clock Quick Setup Register** | ADDRESS: 0x04 | | | | DECORIDATION | | | | |---------------|-------------------|------|-----|--------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | 26M | R/W | 0 | Setup device for operation with a 26MHz master clock (MCLK). | | | | | 6 | 19P2M | R/W | 0 | Setup device for operation with a 19.2MHz master clock (MCLK). | | | | | 5 | 13M | R/W | 0 | Setup device for operation with a 13MHz master clock (MCLK). | | | | | 4 | 12P288M | R/W | 0 | Setup device for operation with a 12.288MHz master clock (MCLK). | | | | | 3 | 12M | R/W | 0 | Setup device for operation with a 12MHz master clock (MCLK). | | | | | 2 | 11P2896M | R/W | 0 | Setup device for operation with a 11.2896MHz master clock (MCLK). | | | | | 1 | _ | - | _ | _ | | | | | 0 | 256F <sub>S</sub> | R/W | 0 | Setup device for operation with a 256 x f <sub>S</sub> MHz master clock (MCLK) | | | | **Table 42. Sample Rate Quick Setup Register** | ADDRESS: 0x05 | | | | DESCRIPTION | | |---------------|---------|------|-----|-----------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | _ | _ | _ | _ | | | 5 | SR_96K | R/W | 0 | Setup clocks and filters for a 96kHz sample rate. | | | 4 | SR_32K | R/W | 0 | Setup clocks and filters for a 32kHz sample fate. | | | 3 | SR_48K | R/W | 0 | Setup clocks and filters for a 48kHz sample rate. | | | 2 | SR_44K1 | R/W | 0 | Setup clocks and filters for a 44.1kHz sample rate. | | | 1 | SR_16K | R/W | 0 | Setup clocks and filters for a 16kHz sample rate. | | | 0 | SR_8K | R/W | 0 | Setup clocks and filters for an 8kHz sample rate. | | ## **Exact Integer Mode** In exact integer mode, the master clock frequency and sample rate can be set to one of eight preprogrammed combinations (Table 44). There are four different available master clock frequencies (12MHz/13MHz/16MHz/19.2MHz), each of which can be selected with a sampling rate (f<sub>S</sub>) of either 8kHz or 16kHz. Once a configuration is selected, the NI and MI bits are internally programmed to the correct ratio. These combinations are primarily intended for standard or wideband voice applications. When FREQ[3:0] register is set to 0 (FREQ[3:0] = 0000), exact integer mode is disabled. When the MSB is set to 1 (FREQ[3:0] = 1XXX) exact integer mode is enabled and the remaining bits determine which setting is selected (Table 44). If exact integer mode is enabled, the manual ratio mode settings (Tables 45 to 48) are preserved but ignored. However, if this mode is later disabled, the manual ratio mode settings reassert. **Table 43. Quick Configuration Mode Lookup** | SELECTE | D MASTE | R CLOCK | SELECTED SAMPLE RATE (kHz) | | | | | | | | |----------------------|---------|----------------------|----------------------------|------------|-----------|-----------|-----------|----------|--|--| | F | REQUENC | Y | 8 | 16 | 32 | 44.1 | 48 | 96 | | | | fMCLK | DIVIDER | f <sub>PCLK</sub> | VOICE FII | LTER (IIR) | | MUSIC FII | TER (FIR) | | | | | 26MHz | 2 | 13Mhz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | | | | 19.2MHz | 1 | 19.2Mhz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | | | | 13MHz | 1 | 13Mhz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | | | | 12.288MHz | 1 | 12.288Mhz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | | | | 12MHz | 1 | 12MHz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | | | | 11.2896MHz | 1 | 11.2896MHz | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | OSR = 64 | | | | 056 v f | 1 | 256 x f <sub>S</sub> | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 128 | OSR = 64 | _ | | | | 256 x f <sub>S</sub> | 2 | 128 x f <sub>S</sub> | _ | _ | _ | _ | _ | OSR = 64 | | | **Table 44. Clock Mode Configuration Register** | | ADDRESS: 0x | 1C | | DESCRIPTION | | | | | | |-----|-------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | | 7 | | | 0 | Exact Integer Sampling Frequency (LRCLK) Configuration Configure the DAI for specific PCLK to LRCLK ratios for f <sub>S</sub> = 8kHz/16kHz operation | | | | | | | 6 | FREQ[3:0] | R/W | 0 | (voice modes). Any setting other than 0x0 overrides manual ratio mode settings. 0000: Disabled 1XXX: Enabled Other combinations are reserved When enabled, the following PCLK to LRCLK ratios are available: | | | | | | | 5 | 1 NEQ[0.0] | R/W | IVVV | 0 | 1000: f <sub>PCLK</sub> = 12MHz, f <sub>LRCLK</sub> = 8kHz 1001: f <sub>PCLK</sub> = 12MHz, f <sub>LRCLK</sub> = 16kHz 1010: f <sub>PCLK</sub> = 13MHz, f <sub>LRCLK</sub> = 16kHz | | | | | | 4 | | | 0 | 1100: $f_{PCLK} = 16MHz$ , $f_{LRCLK} = 8kHz$<br>1110: $f_{PCLK} = 19.2MHz$ , $f_{LRCLK} = 8kHz$<br>1111: $f_{PCLK} = 19.2MHz$ , $f_{LRCLK} = 16kHz$ | | | | | | | 3 | _ | _ | _ | _ | | | | | | | 2 | _ | _ | _ | _ | | | | | | | 1 | _ | _ | _ | _ | | | | | | | 0 | USE_MI | R/W | 0 | Use MI[15:0] in Addition to NI[14:0] to set an Accurate Frequency Ratio 0: MI = 65536; NI = (f <sub>LRCLK</sub> / f <sub>PCLK</sub> ) x 65536 x 96 1: MI is set to the value of MI[15:0] (Table 47 and Table 48). | | | | | | #### **Manual Ratio Mode** In manual ratio mode, the NI and MI registers (Table 45 to Table 48) are directly programmed to set up the clock ratio. Manual ratio mode is only active when the quick Configuration and Exact Integer Modes are disabled. In manual ratio mode, if USE\_MI (Table 44) is set to 0, MI is fixed at its maximum value of 0xFFFF (65536) and the programmed value has no effect. For optimal performance (especially with any noninteger PCLK to LRCLK ratio), set USE\_MI to 1 and calculate both MI and NI. To calculate the appropriate NI and MI value, use the following method: - Choose the over sampling rate (OSR). If f<sub>PCLK</sub> < 256 x f<sub>LRCLK</sub>, then OSR must be set to 64. Otherwise, OSR can be set to either 128 or 64. For optimal performance, choose OSR = 128 when possible. - 2) Calculate the oversampling frequency using the LRCLK frequency, and the selected oversampling rate: $$f_{OSR} = f_{LRCLK} \times OSR.$$ 3) Calculate MI using the prescaled master clock frequency, and the greatest common denominator (GCD) of the prescaled master clock frequency and the calculated oversampling frequency: $MI = f_{PCLK}/GCD(f_{PCLK}, f_{OSR})$ Calculate NI using the calculated oversampling frequency and MI value: $$NI = f_{OSR} \times MI/f_{PCLK}$$ ## **Slave Mode Clock Configuration** When the device is configured as a digital audio slave, the frame clock (LRCLK) and bit clock (BCLK) are configured as external inputs. These inputs accept an externally generated frame and bit clock, and then an internal PLL determines the correct PCLK to LRCLK frequency ratio. Within a few LRCLK cycles, the internal PLL is locked onto the clock ratio and then automatically programs the internal divider ratio appropriately. In slave mode, the clock generation register settings have no effect (quick configuration, exact integer, and manual ratio mode settings have no effect). The correct MCLK to PCLK scaling factor, mode (voice/audio), and oversampling rate still need to be programmed. However, all other clock configuration settings are for master mode only. The only exception to this is when the digital audio format is set to slave mode operation with right justified data. In this configuration, the BCLK setting (BSEL[2:0], Table 40) is used to determine the number of leading padding bits (BCLK cycles) to insert (skip) before the data transmission/receiving in each frame. Table 45. Manual Clock Ratio Configuration Register (NI MSB) | | ADDRESS: 0x | 1E | | DESCRIPTION | | | | |-----|-------------|------|------|--------------------------------------------------------------------|---|--------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | | | 0 | | | | | | 6 | | | 0 | | | | | | 5 | | | 0 | | | | | | 4 | NII.2.01 | R/W | 0 | Lower half of the PLL N value used in master mode clock generation | | | | | 3 | NI[7:0] | | R/VV | R/VV | 0 | to calculate the frequency ratio (manual ratio master mode). | | | 2 | | | | | | 0 | | | 1 | | | 0 | | | | | | 0 | | | 0 | | | | | **Table 46. Manual Clock Ratio Configuration Register (NI LSB)** | | ADDRESS: 0x | 1E | | DESCRIPTION | | | | |-----|-------------|------|-----|--------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | | | 0 | | | | | | 6 | | | 0 | | | | | | 5 | | | 0 | | | | | | 4 | NULT-01 | R/W | 0 | Lower half of the PLL N value used in master mode clock generation | | | | | 3 | NI[7:0] | | 0 | to calculate the frequency ratio (manual ratio master mode). | | | | | 2 | | | | 0 | | | | | 1 | | | 0 | | | | | | 0 | | | 0 | | | | | ## Table 47. Manual Clock Ratio Configuration Register (MI MSB) | | ADDRESS: 0x | 1F | | DESCRIPTION | | | | |-----|-------------|------|-----|-----------------------------------------------------------------------|------|---|------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | | | 0 | | | | | | 6 | | | 0 | | | | | | 5 | | | 0 | | | | | | 4 | NAI54 5 03 | DAA | 0 | Upper half of the PLL M value used in master mode clock generation to | | | | | 3 | MI[15:8] | R/W | R/W | R/W | R/VV | 0 | calculate an accurate noninteger frequency ratio (manual ratio master mode). | | 2 | | | | | 0 | | | | 1 | | | 0 | | | | | | 0 | | | 0 | | | | | ## **Table 48. Manual Clock Ratio Configuration Register (MI MSB)** | | ADDRESS: 0x | 20 | | DESCRIPTION | | | | |-----|-------------|------|-------|-----------------------------------------------------------------------|------|---|------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | | | 0 | | | | | | 6 | | | 0 | | | | | | 5 | | | 0 | | | | | | 4 | MILZ:01 | R/W | 0 | Lower half of the PLL M value used in master mode clock generation to | | | | | 3 | MI[7:0] | | FK/VV | FK/VV | R/VV | 0 | calculate an accurate noninteger frequency ratio (manual ratio master mode). | | 2 | | | | | | | 0 | | 1 | | | 0 | | | | | | 0 | | | 0 | | | | | # DAI Digital Audio Data Path Control and Routing The digital audio data path section supports a variety of stereo data path configurations and formats (Figure 18). The standard configuration is to route either the record path digital audio output to the serial data output (record path to SDOUT) or to route the serial data input to the digital audio playback path (SDIN to playback path). These two primary configurations can be used either individually or together as needed by the application. The DAI data path also supports two loop configurations. Loop back mode takes the digital audio serial data input and routes it back to the serial data output (SDIN to SDOUT). Loop through mode allows the record path audio data output to be looped through to the digital audio playback path (and can be combined with the record path to SDOUT configuration if desired). The configuration settings for all valid data path combinations are detailed in Table 49 and are illustrated in Figure 19. SDOUT can be configured to go to either a high impedance state or to drive a valid logic level (LSB) after all data bits have been transmitted. When high impedance mode is enabled, SDOUT goes to a high-impedance state quickly after the BCLK edge for the LSB occurs to avoid potential bus contention. SDIN/loopthrough audio data can be routed through the playback path input mixer as either stereo audio data, or as a mono representation of the input audio data. By default, playback mono mode is disabled and the left/right input audio data is routed to the left/right playback channels respectively. If playback mono mode is enabled, the input audio data channels are reduced in amplitude by 6dB, mixed together (summed), and then routed to both the left and right record path channels. The full list of DAI data path configuration control bits are detailed in Table 50. Figure 18. DAI Digital Data Path Configuration Figure 19. Digital Audio Interface (DAI) Data Path Configurations Table 49. Digital Audio Interface (DAI) Data Path Configurations | | DAI DATA PATH CONFIGURATION | | | | | | | | | | |------|----------------------------------------------------------------------|-------|--------------|------------|------|--|--|--|--|--| | PATH | DESCRIPTION | SDOEN | SDIEN | LTEN | LBEN | | | | | | | _ | DAI data path disabled | 0 | 0 | 0 | 0 | | | | | | | 1 | Record path to serial data output | 1 | 0 | 0 | 0 | | | | | | | 2 | Serial data input to playback path | 0 | 1 | 0 | 0 | | | | | | | 3 | Record path to serial data output/serial data input to playback path | 1 | 1 | 0 | 0 | | | | | | | 4 | Serial data input loop back to serial data output | 1 | 1 | 0 | 1 | | | | | | | 5 | Record path loop through to playback path | 0 | 1 | 1 | 0 | | | | | | | 6 | Record path to serial data output and loop through to playback path | 1 | 1 | 1 | 0 | | | | | | | _ | Invalid configurations | | All other co | mbinations | | | | | | | ## Table 50. Digital Audio Interface (DAI) Input/Output Configuration Register | | ADDRESS: 0x2 | 25 | | | |-----|--------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | LTEN | R/W | 0 | Enables Data Loop Through (Playback Path to Record Path) 1: ADC to DAC loop-through enabled. 0: ADC to DAC loop-through disabled. | | 4 | LBEN | R/W | 0 | Enables Data Loop Back (SDIN to SDOUT) 1: DAI SDIN used as SDOUT data source. 0: ADC used as SDOUT data source. | | 3 | DMONO | R/W | 0 | Enables Playback Mono Mode (SDIN L/2 + R/2 to Playback Path) 1: The left- and right-channel SDIN audio input data are reduced in gain by 6dB, mixed together (summed), and routed to both the left and right record paths. 0: The left- and right-channel SDIN audio input data are routed to the left and right record path channels. | | 2 | HIZOFF | R/W | 0 | Disables Hi-Z Mode for SDOUT 1: SDOUT drives a valid logic level after all data bits have been transmitted. 0: SDOUT goes to a high-impedance state after all data bits have been transmitted, allowing the SDOUT bus to be shared by other devices. | | 1 | SDOEN | R/W | 0 | Enables the Serial Data Output (SDOUT) 1: Serial data output enabled. 0: Serial data output disabled. | | 0 | SDIEN | R/W | 0 | Enables the Serial Data Input (SDIN/Loop-Through) 1: Serial data input enabled. 0: Serial data input disabled. | ### **DAI Digital Audio Data Format** The serial data interface supports multiple pulse code modulated (PCM) digital audio formats including I<sup>2</sup>S, left justified, right justified, and time division multiplexed (TDM). If TDM mode is enabled, it takes precedence and the DAI data is in TDM format. In this case, all non-TDM digital audio data format configuration registers have no effect. TDM mode must be selected whenever the secondary record path is enabled. If TDM mode is disabled, then the data format is determined by the configuration selected by the control bits detailed in Table 51. These settings can be used to change the DAI data format to several supported standards such as I<sup>2</sup>S (Figure 20, left justified (Figure 21) or right justified (Figure 22). In addition, the configuration settings can be enabled or disabled independently, allowing the device to support many nonstandard data format variations. Table 51. Digital Audio Interface (DAI) Format Configuration Register | | ADDRESS: 0 | x22 | | DECORIDATION | | |-----|------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | _ | _ | _ | _ | | | 5 | RJ | R/W | 0 | Configures the DAI for Right Justified Mode (No Data Delay) 0: Left justified mode enabled with optional data delay. 1: Right justified mode enabled. DLY register is not used and BSEL[2:0] is used to determine the timing (see the DAI Clock Control and Configuration section for details). Note: TDM has priority over all other data formats. | | | 4 | WCI | R/W | 0 | Configures the DAI for Frame Clock (LRCLK) Inversion TDM = 0: 1: Right-channel data is transmitted while LRCLK is low. 0: Left-channel data is transmitted while LRCLK is low. TDM = 1: 0: Start of a new frame is signified by the rising edge of the LRCLK pulse. 1: Start of a new frame is signified by the falling edge of the LRCLK pulse. | | | 3 | BCI | R/W | 0 | Configures the DAI for Bit Clock (BCLK) Inversion 1: SDIN is accepted on the falling edge of BCLK. 0: SDIN is accepted on the rising edge of BCLK. Master Mode: 1: LRCLK transitions occur on the rising edge of BCLK. 0: LRCLK transitions occur on the falling edge of BCLK. | | | 2 | DLY | R/W | 0 | Configures the DAI for Data Delay (I <sup>2</sup> S Standard) 1: The most significant bit of an audio word is latched at the second BCLK edge after the LRCLK transition. 0: The most significant bit of an audio word is latched at the first BCLK edge after the LRCLK transition. Set DLY = 1 to conform to the I <sup>2</sup> S standard. DLY is only effective when TDM = 0. | | | 1 | | | 0 | DAI Input Data Word Size If RJ = 1: | | | 0 | WS[1:0] | R/W | 0 | 00: 16 bits 01: 20 bits 10: 24 bits 11: Reserved If RJ = 0: 00: 16 bits 01, 10, 11: 20 bits | | Figure 20. DAI Timing for I2S Data Format Figure 21. DAI Timing for Left Justified Data Formats Figure 22. DAI Timing for Right Justified Data Formats ### **TDM Mode Data Format** If TDM mode is enabled (Table 52), the register settings in Table 44 have no effect. TDM mode supports up to four mono audio time slots in each frame. The record path can output up to four distinct channels: two from the primary and two from the secondary record path. Each channel can be assigned to any of the four available time slots (Table 53). The playback path has only two digital audio channels (left and right) that can be assigned to any two of the four available time slots (Table 54). TDM mode timing for common configuration options is detailed in Figure 23. Table 52. Digital Audio Interface (DAI) TDM Control Register | | ADDRESS: 0x2 | 23 | | DECORIDATION | | |-----|--------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | _ | _ | _ | _ | | | 5 | _ | _ | _ | _ | | | 4 | _ | _ | _ | _ | | | 3 | <del>_</del> | _ | _ | _ | | | 2 | _ | _ | _ | _ | | | 1 | FSW | R/W | 0 | Configures the DAI Frame Sync Pulse Width (TDM = 1 and MAS = 1) 1: Frame sync pulse has 50% duty cycle. 0: Frame sync pulse is one bit wide. Note: In slave mode, the device accepts a frame sync pulse width up to frame width - 1. | | | 0 | TDM | R/W | 0 | Enable for Time Division Multiplex (TDM) Mode 1: Enable TDM mode and configures the DAI to transmit and receive TDM data. 0: Disable TDM mode. | | **Table 53. Record Path TDM Slot Configuration** | | ADDRESS: 0x0 | :1 | | | DESCRIPTION | | | | | |-----|-----------------|------|-----|--------------------------------------------|---------------------------------------------------|------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DECOM TION | | | | | | | 7 | | | 0 | Selects the Time Slot to Use | ofor Primary Record Path Left Channel Data in TDM | | | | | | 6 | SLOT_REC1L[1:0] | R/W | 0 | 00: Time Slot 1 | 10: Time Slot 3 | | | | | | | | | | 01: Time Slot 2 | 11: Time Slot 4 | | | | | | 5 | | R/W | 0 | | e for Primary Record Path Right Channel Data in | | | | | | 4 | SLOT_REC1R[1:0] | | 1 | TDM Mode 00: Time Slot 1 01: Time Slot 2 | 10: Time Slot 3<br>11: Time Slot 4 | | | | | | 3 | | | 1 | Selects the Time Slot to Use TDM Mode | e for Secondary Record Path Left Channel Data in | | | | | | 2 | SLOT_REC2L[1:0] | R/W | 0 | 00: Time Slot 1 | 10 : Time Slot 3 | | | | | | | | | | 01: Time Slot 2 | 11 : Time Slot 4 | | | | | | 1 | | | 1 | | e for Secondary Record Path Right Channel Data in | | | | | | 0 | SLOT_REC2R[1:0] | R/W | R/W | 1 | TDM Mode 00: Time Slot 1 01: Time Slot 2 | 10: Time Slot 3<br>11: Time Slot 4 | | | | Table 54. Playback Path Digital Audio Interface (DAI) TDM Format Register | | ADDRESS: 0x2 | 24 | | DESCRIPTION | | | | |-----|--------------|-------|-----|-------------------------------------|-----------------------------------------|--|--| | BIT | NAME | TYPE | POR | | | | | | 7 | | | 0 | Selects the Time Slot to use for | Left-Channel Playback Data in TDM Mode | | | | 6 | SLOTL[1:0] | R/W | 0 | 00: Time slot 1<br>01: Time slot 2 | 10: Time slot 3<br>11: Time slot 4 | | | | 5 | 0.077.4 | 5.044 | 0 | | Right-Channel Playback Data in TDM Mode | | | | 4 | SLOTR[1:0] | R/W | 0 | 00: Time slot 1<br>01: Time slot 2 | 10: Time slot 3<br>11: Time slot 4 | | | | 3 | | | 0 | Enables data delay for slot 4 in TE | DM mode. | | | | 2 | CLOTDLV[3,0] | DAA | 0 | Enables data delay for slot 3 in TE | DM mode. | | | | 1 | SLOTDLY[3:0] | R/W | 0 | Enables data delay for slot 2 in TE | DM mode. | | | | 0 | | | 0 | Enables data delay for slot 1 in TE | DM mode. | | | Figure 23. DAI Timing for TDM Data Format ## **Audio Playback Path** The device playback path has two channels (left and right) and can accept digital audio input from the DAI and/or the record path sidetone. The digital audio is then routed through several stages of FlexSound DSP followed by the digital to analog converter (Figure 23). ### Playback Path FlexSound DSP The first playback path section features the Maxim FlexSound DSP stages. The first stage accepts and mixes the DAI input with the record path sidetone (if enabled), and contains separate digital gain and digital level control stages. This stage is followed by three stereo DSP stages including a 7-band parametric equalizer, a dynamic range control section (DRC), and a digital filter stage. The play- back path digital output is then routed into the DAC where it is converted back to analog before being routed to the analog output mixers. ### Playback Path Digital Gain and Level Control The stereo playback path DSP includes separate digital gain and level control stages (Figure 25). Unlike the record path, both playback path channels (left and right) share the same digital gain and level control settings. The coarse digital gain stage accepts its input from the DAI digital data output and can be set from 0dB to +18dB in 6dB increments. The fine adjust, level control stage input is the summation of the coarse gain stage output with the record path sidetone signal. It can be adjusted from -15dB to 0dB in 1dB increments (Table 55). The playback path gain and level control stage also include a mute enable. Figure 24. Playback Path Block Diagram Figure 25. Playback Path Sidetone and Level Control Table 55. Playback Gain and Level Configuration Register | | ADDRESS: 0x | 27 | | DESCRIPTION | | | | | |-----|-------------|-------|-----|------------------------|------------------------|-------------------------|----------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | DVM | R/W | 0 | Enables the playb | ack path data input r | nute. | | | | 6 | _ | _ | _ | _ | | | | | | 5 | DVC[4:0] | D/M/ | R/W | 0 | Playback Path C | oarse Adjust Gain C | Configuration<br>10: +12dB | | | 4 | DVG[1:0] | FC/VV | 0 | 10.100 | | | | | | 3 | | | 0 | Playback Path Fi | ne Level Control Co | onfiguration | | | | 2 | D/(13-01 | R/W | 0 | 0x0: 0dB | 0x4: -4dB | 0x8: -8dB | 0xC: -12dB | | | 1 | DV[3:0] | | 0 | 0x1: -1dB<br>0x2: -2dB | 0x5: -5dB<br>0x6: -6dB | 0x9: -9dB<br>0xA: -10dB | 0xD: -13dB<br>0xE: -14dB | | | 0 | | | 0 | 0x3: -3dB | 0x7: -7dB | 0xB: -11dB | 0xF: -15dB | | ### Playback Path 7-Band Parametric Equalizer The playback path DSP features a 7-band parametric equalizer with clipping detection and a programmable preattenuation amplifier (Figure 26). Each of the 7 bands is a full, individually programmable digital biquad filter. The chosen configuration for any given band applies to both the left and right playback channels. The parametric equalizer can be enabled in a 3-band, 5-band, or the full 7-band configuration (Table 56). Once the parametric equalizer is enabled, the clip detection can be set and the level of preattenuation can be adjusted from 0dB down to -15dB (denoted $A_{V\_EQ}$ , see Table 57). No single band biquad filter can be set to a gain greater than $\pm 12$ dB, to a Q greater than 10, or to below a minimum $f_C$ that varies by filter type. See the *Electrical Characteristics* table. Figure 26. Playback Path DSP Table 56. DSP Biquad Filter Enable Register | | ADDRESS: 0x | 41 | | DESCRIPTION | |-----|-------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | DMIC2BQEN | R/W | 0 | Enable Biquad Filter in the Secordary Record Path 0: Biquad filter not used. 1: Biquad filter used in the secondary record path. | | 3 | RECBQEN | R/W | 0 | Enable Biquad Filter in the Primary Record Path 0: Biquad filter not used. 1: Biquad filter used in the primary record path. | | 2 | EQ3BANDEN | R/W | 0 | Enable 3-Band EQ in DAC Path (Bands 4–7 Are Not Used) 0: 3-band EQ disabled. 1: 3-band EQ enabled. Only valid if EQ7BANDEN == 0 and EQ5BANDEN == 0. | | 1 | EQ5BANDEN | R/W | 0 | Enable 5-Band EQ in DAC Path (Bands 6 and 7 Are Not Used) 0: 5-band EQ disabled. 1: 5-band EQ enabled. Only valid if EQ7BANDEN == 0 | | 0 | EQ7BANDEN | R/W | 0 | Enable 7-Band EQ in DAC Path 0: 7-band EQ disabled. 1: 7-band EQ enabled. This makes EQ5BANDEN and EQ3BANDEN redundant. | ## **Table 57. Parametric Equalizer Playback Level Configuration Register** | | ADDRESS: 0x | 28 | | DESCRIPTION | | | | |-----|-------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|--------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | EQCLP | R/W | 0 | Enables DAI Digital Input Equalizer Clipping Detection 1: Equalizer clip detect disabled. 0: Equalizer clip detect enabled. | | | | | 3 | | | 0 | DAI Digital Input | Equalizer Attenuation | on Level Configurati | on (A <sub>V_EQ</sub> ) | | 2 | DV/E010.01 | D 0.44 | 0 | 0x0: 0dB | 0x4: -4dB | 0x8: -8dB | 0xC: -12dB | | 1 | DVEQ[3:0] | R/W | 0 | 0x1: -1dB<br>0x2: -2dB | 0x5: -5dB<br>0x6: -6dB | 0x9: -9dB<br>0xA: -10dB | 0xD: -13dB<br>0xE: -14dB | | 0 | | | 0 | 0x3: -3dB | 0x7: -7dB | 0xB: -11dB | 0xF: -15dB | The parametric equalizer coefficients are uninitialized at power-up, and when used the coefficients should be programmed before the device and equalizer are enabled. The transfer function for each band is defined as: $$H(z) = \frac{B_0 + B_1 \times Z^{-1} + B_2 \times Z^{-2}}{A_0 + A_1 \times Z^{-1} + A_2 \times Z^{-2}}$$ The biquad filter in each band has 5 user programmable coefficients (B<sub>0</sub>, B<sub>1</sub>, B<sub>2</sub>, A<sub>1</sub>, and A<sub>2</sub>), and each individual coefficient is 3 bytes (24 bits) long ( $A_0$ is fixed at 1). They occupy 15 consecutive registers per band for a total of 105 consecutive registers for all 7 bands (Table 58). Each set of three registers (per coefficient) must be programmed consecutively for the settings to take effect. The coefficients are stored using a two's complement format where the first 4 bits are the integer portion and the last 20 bits are the decimal portion (which results in an approximate +8 to -8 range for each coefficient). Table 58. Parametric Equalizer Band N (1-7) Biquad Filter Coefficient Registers | | ADE | DRESS | RANGE | (BY BA | ND) | | NAME | TYPE | COEFFICIENT SEGMENT | |------|------|-------|-------|--------|------|------|-------------------------------------------|------------|---------------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | NAIVIE | ITPE | COEFFICIENT SEGMENT | | 0x46 | 0x55 | 0x64 | 0x73 | 0x82 | 0x91 | 0xA0 | - " B IN | R/W | B0_N[23:16] | | 0x47 | 0x56 | 0x65 | 0x74 | 0x83 | 0x92 | 0xA1 | Equalizer Band N Coefficient B0 | R/W | B0_N[15:8] | | 0x48 | 0x57 | 0x66 | 0x75 | 0x84 | 0x93 | 0xA2 | Oddinalant Bo | R/W | B0_N[7:0] | | 0x49 | 0x58 | 0x67 | 0x76 | 0x85 | 0x94 | 0xA3 | | R/W | B1_N[23:16] | | 0x4A | 0x59 | 0x68 | 0x77 | 0x86 | 0x95 | 0xA4 | Equalizer Band N Coefficient B1 | R/W | B1_N[15:8] | | 0x4B | 0x5A | 0x69 | 0x78 | 0x87 | 0x96 | 0xA5 | Octilicient B1 | R/W | B1_N[7:0] | | 0x4C | 0x5B | 0x6A | 0x79 | 0x88 | 0x97 | 0xA6 | | R/W | B2_N[23:16] | | 0x4D | 0x5C | 0x6B | 0x7A | 0x89 | 0x98 | 0xA7 | Equalizer Band N Coefficient B2 | R/W | B2_N[15:8] | | 0x4E | 0x5D | 0x6C | 0x7B | 0x8A | 0x99 | 0xA8 | Occinicient B2 | R/W | B2_N[7:0] | | 0x4F | 0x5E | 0x6D | 0x7C | 0x8B | 0x9A | 0xA9 | - " | R/W | A1_N[23:16] | | 0x50 | 0x5F | 0x6E | 0x7D | 0x8C | 0x9B | 0xAA | Equalizer Band N Coefficient A1 | R/W | A1_N[15:8] | | 0x51 | 0x60 | 0x6F | 0x7E | 0x8D | 0x9C | 0xAB | Goetholen(71) | R/W | A1_N[7:0] | | 0x52 | 0x61 | 0x70 | 0x7F | 0x8E | 0x9D | 0xAC | 5 " B IN | R/W | A2_N[23:16] | | 0x53 | 0x62 | 0x71 | 0x80 | 0x8F | 0x9E | 0xAD | Equalizer Band N Coefficient A2 R/W A2_N | A2_N[15:8] | | | 0x54 | 0x63 | 0x72 | 0x81 | 0x90 | 0x9F | 0xAE | Committee | R/W | A2_N[7:0] | ## **Playback Path Dynamic Range Control** The playback path includes a dynamic range control (DRC) section (Figure 26). The DRC is highly configurable and features digital make-up gain, a dynamic range compression and expansion, and programmable attack and release times. The device dynamic range is determined by the difference between the full-scale and the RMS noise floor amplitude of the configured signal path. To avoid performance limiting, the application dynamic range is typically smaller than the dynamic range of the selected signal path. With dynamic range control disabled, the input dynamic range is equal to the output dynamic range (Figure 27). When compression is enabled, if the input signal amplitude exceeds the compression threshold the gain is reduced by the chosen compression ratio. This results in a smaller, compressed output dynamic range relative to the input dynamic range. When expansion is enabled, the gain is decreased by the chosen expansion ratio if the input signal amplitude instead falls below the expansion threshold. This results in a larger, expanded output dynamic range. The DRC also features a digital make-up gain control section (Table 60), that can be programmed from 0dB to 12dB in 1dB increments. Figure 28 shows the effect of enabling the DRC with and without digital make-up gain. Figure 27. Dynamic Range Compression and Expansion Figure 28. DRC Enable and Make-Up Gain The DRC features two programmable signal thresholds. The high amplitude compression threshold is used to ensure maximum signal amplitude without audible clipping. The compression ratio can be set to one of five options from a 1:1 ratio to an infinite:1 ratio (or flat output amplitude as input amplitude increases). The compression threshold can be configured from -31dB to 0dB. The compression ratios and a range of thresholds are illustrated in Figure 29. The low amplitude expansion threshold is used to prevent background noise from being amplified. When the signal level drops below the expansion threshold, the DRC reduces the gain until the signal increases above the threshold. The expansion ratio can be set to a 1:1, 1:2, or 1:3 ratio while the threshold can be configured from -35dB to -66dB. The expansion ratios and a range of threshold are illustrated in Figure 30. Figure 29. DRC Compression Ratio and Threshold Figure 30. DRC Expansion Ratio and Threshold Figure 31. DRC Attack and Release Time Waveforms The DRC provides a wide range of programmable attack and release times (Table 59). When the compression is enabled and the signal amplitude increases until the compression threshold is exceeded, the attack time determines how quickly the selected compression ratio is applied. When the signal amplitude decreases and the compression threshold would no longer be exceeded, the release time determines how quickly the gain returns to normal (Figure 31). When expansion is enabled and the signal amplitude decreases until it drops below the expansion threshold, the release time determines how quickly the selected expansion ratio is applied. When the signal amplitude increases and the expansion threshold would no longer be exceeded, the attack time determines how quickly the gain returns to normal. The attack and release times are not absolute. They are instead used to set the rate at which the gain is adjusted once the signal amplitude is either above or below the appropriate threshold. Therefore the selected attack/ release times are relative to the ratio of the new signal amplitude to the selected compression and expansion thresholds. The values provided in Table 59 all assume the input signal amplitude changed to exceed the appropriate threshold by a ratio of 12dB (above for compression and below for expansion). If the appropriate threshold is exceeded by a larger or smaller ratio, the attack time is increased or decreased appropriately. The change is proportional to the change in ratio in dB. For example, release time is reduced by 50% for 6dB. For compression, if the signal amplitude exceeds the threshold by 12dB, the attack time when entering compression precisely matches the selected configuration. Likewise, when exiting compression, the release time is determined by the ratio by which the threshold was exceeded prior to the amplitude dropping. Expansion works in exactly the same fashion except for two differences. The expansion ratio is applied when the signal amplitude drops below the expansion threshold (rather than above for compression), and the release time (rather than attack time) determines how long it takes to enter expansion (centered at 12dB below the expansion threshold). Likewise, the attack time is then used when exiting expansion. In addition, when entering expansion, the ratio of the initial input amplitude to the expansion threshold sets a delay before the expansion ratio is applied. This delay is centered at 12dB above the expansion threshold and is determined by the selected release time. There is no delay prior to the attack time when exiting expansion. Table 59. Dynamic Range Control (DRC) Timing Register | | ADDRESS: 0x | 33 | | DESCRIPTION | | | | | | |-----|-------------|------|-----|--------------------------------------------------------|--------------------|-----------------------|------------------|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | | 7 | DRCEN | R/W | 0 | PLAYBACK DRC Et<br>0: DRC disabled.<br>1: DRC enabled. | nable | | | | | | 6 | | R/W | 0 | PLAYBACK DRC R | elease Time Config | uration (12dB Relati | ve to Threshold) | | | | 5 | DRCRLS[2:0] | R/W | 0 | 0x0: 8s | 0x2: 2s | 0x4: 0.5s | 0x6: 0.125s | | | | 4 | | R/W | 0 | 0x1: 4s | 0x3: 1s | 0x5: 0.25s | 0x7: 0.0625s | | | | 3 | _ | _ | _ | _ | | | | | | | 2 | | R/W | 0 | PLAYBACK DRC A | tack Time Configu | ration (12dB Relative | e to Threshold) | | | | 1 | DRCATK[2:0] | R/W | 0 | 0x0: 0.125ms | 0x2: 1.25ms | 0x4: 6.25ms | 0x6: 25ms | | | | 0 | | R/W | 0 | 0x1: 0.25ms | 0x3: 2.5ms | 0x5: 12.5ms | 0x7: 50ms | | | ## Table 60. Dynamic Range Control (DRC) Gain Configuration Register | | ADDRESS: 0x | (36 | | DESCRIPTION | | | | | |-----|-------------|------|-----|--------------|--------------------|-------------|---------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | _ | _ | _ | _ | | | | | | 6 | _ | _ | _ | _ | | | | | | 5 | _ | _ | _ | _ | | | | | | 4 | | | 0 | PLAYBACK DRO | C Make-Up Gain Cor | nfiguration | | | | 3 | | | 0 | 0x0: +0dB | 0x4: +4dB | 0x8: +8dB | 0xC: +12dB | | | 2 | DRCG[4:0] | R/W | 0 | 0x1: +1dB | 0x5: +5dB | 0x9: +9dB | 0xD: reserved | | | 1 | | | 0 | 0x2: +2dB | 0x6: +6dB | 0xA: +10dB | 0xE: reserved | | | 0 | | | 0 | 0x3: +3dB | 0x7: +7dB | 0xB: +11dB | 0xF: reserved | | ## Table 61. Dynamic Range Control (DRC) Compressor Register | | ADDRESS: 02 | x34 | | | DE | SCRIPTION | | | | |-----|---------------|------|-----|--------------------------|----------------------------------------------|----------------------------|----------------------------|----------------------------|-------------| | BIT | NAME | TYPE | POR | | DE | SCRIPTION | | | | | 7 | | | 0 | PLAYBACK I | PLAYBACK DRC Compression Ratio Configuration | | | | | | 6 | DRCCMP[2:0] | R/W | 0 | 0x0: 1:1<br>0x1: 1.5:1 | 0x3: 4:1<br>0x4: INF:1 | | | | | | 5 | | | 0 | 0x2: 2:1 | 0x5–0x7: Reserved | | | | | | 4 | | | 0 | PLAYBACK [ | ORC Compression Thres | shold Configuration | | | | | 3 | | R/M | R/M | 0 | 0x00: 0<br>0x01: -1dB | 0x08: -8dB<br>0x09: -9dB | 0x10: -16dB<br>0x11: -17dB | 0x18: -24dB<br>0x19: -25dB | | | 2 | DRCTHC[4:0] | | | R/W | R/W | R/W | 0 | 0x01: -1dB<br>0x02: -2dB | 0x0A: -10dB | | | 51.01110[1.0] | | | 0x03: -3dB | 0x0B: -11dB | 0x13: -19dB | 0x1B: -27dB | | | | 1 | | | 0 | 0x04: -4dB<br>0x05: -5dB | 0x0C: -12dB<br>0x0D: -13dB | 0x14: -20dB<br>0x15: -21dB | 0x1C: -28dB<br>0x1D: -29dB | | | | 0 | | | 0 | 0x06: -6dB<br>0x07: -7dB | 0x0E: -14dB<br>0x0F: -15dB | 0x16: -22dB<br>0x17: -23dB | 0x1E: -30dB<br>0x1F: -31dB | | | ADDRESS: 0x35 **DESCRIPTION** BIT NAME TYPE POR 7 **PLAYBACK DRC Expansion Ratio Configuration** 6 0 DRCEXP[2:0] R/W 0x0: 1:1 0x2: 1:3 5 0 0x1: 1:2 0x3-0x7: Reserved 4 0 **PLAYBACK DRC Expansion Threshold Configuration** 3 0 0x00: -35dB 0x08: -43dB 0x10: -51dB 0x18: -59dB 0x01: -36dB 0x09: -44dB 0x11: -52dB 0x19: -60dB 0x02: -37dB 0x0A: -45dB 0x12: -53dB 0x1A: -61dB 2 DRCTHE[4:0] R/W 0x03: -38dB 0x0B: -46dB 0x13: -54dB 0x1B: -62dB 0x04: -39dB 0x0C: -47dB 0x14: -55dB 0x1C: -63dB 0 1 0x05: -40dB 0x0D: -48dB 0x15: -56dB 0x1D: -64dB 0x06: -41dB 0x0E: -49dB 0x16: -57dB 0x1E: -65dB 0 0 0x07: -42dB 0x0F: -50dB 0x17: -58dB 0x1F: -66dB Table 62. Dynamic Range Control (DRC) Expander Register #### **Playback Path Digital Filters** The playback path DSP includes a digital filter stage. One filter, set with the MODE bit (Table 63), offers the choice between the IIR voice filters and the FIR music filters. The IIR filters are optimized for standard ( $f_S = 8 \text{kHz}$ ) and wideband ( $f_S = 16 \text{kHz}$ ) voice applications, while the FIR filters are optimized for low power operation at higher audio/music sampling rates. For sampling rates in excess of 50kHz ( $f_{LRCLK} > 50 \text{kHz}$ ), the FIR audio filters must be used, and the DHF bit should be set to appropriately scale the FIR interpolation filter. The MODE configuration selected applies to both channels of both the record and playback path DSP. The playback path DSP also features a DC-blocking filter. This filter can be used with both the IIR voice and FIR music filters, and blocks low-frequency (including DC) input signals outside of the lower end of the audio band. # Digital-to-Analog Converter (DAC) Configuration The stereo DAC architecture includes two independent audio paths, analog outputs that can be routed to any of the analog output mixers, and two operating modes (Table 4). One operating mode is optimized for maximum dynamic performance while the other is optimized for lower power consumption. Both DAC channels can be enabled independently, allowing the device to support both stereo and left or right mono configurations (Table 8). **Table 63. DSP Filter Configuration Register** | | ADDRESS: 0x | 26 | | PERCENTION | |-----|-------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | MODE | R/W | 1 | Enables the CODEC DSP FIR Music Filters (Default IIR Voice Filters) 0: The codec DSP filters operate in IIR voice mode with stop band frequencies below the fg/2 Nyquist rate. The voice mode filters are optimized for 8kHz or 16kHz voice application use. 1: The codec DSP filters operate in a linear phase FIR audio mode optimized to maintain stereo imaging and operate at higher fg rates while utilizing lower power. | | 6 | AHPF | R/W | 0 | Enables the Primary Record Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | 5 | DHPF | R/W | 0 | Enables the Playback Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | 4 | DHF | R/W | 0 | Enables the DAC High Sample Rate Mode (LRCLK > 50kHz, FIR Only) 0: LRCLK is less than 50kHz. 8x FIR interpolation filter used. 1: LRCLK is greater than 50kHz. 4x FIR interpolation filter used. | | 3 | DMIC2_MODE | R/W | 1 | Configure the Secondary Record Path DSP Filters 0: The secondary record path DSP filters operate in IIR voice mode with stop band frequencies below the f <sub>S</sub> /2 Nyquist rate. The voice mode filters are optimized for 8kHz or 16kHz voice application use. 1: The secondary record path DSP filters operate in a linear phase FIR audio mode optimized to maintain stereo imaging and operate at higher f <sub>S</sub> rates while utilizing lower power. | | 2 | DMIC2_HPF | R/W | 0 | Enables the Secondary Record Path DC-Blocking Filter 0: DC-blocking filter disabled. 1: DC-blocking filter enabled. | | 1 | _ | _ | _ | | | 0 | _ | _ | _ | _ | Figure 32. Playback Path Digital-to-Analog Converter ## **Analog Audio Output Configuration** The device features three independent integrated analog audio output drivers (Figure 33). The receiver/line output driver can be configured either as a differential receiver/ earpiece output or as a stereo single-ended line output driver. The stereo speaker output drivers are filterless Class D differential amplifiers capable of driving both $4\Omega$ and $8\Omega$ speakers. The headphone output drivers utilize Maxim's DirectDrive architecture with an integrated charge pump, and provide configurable headphone and headset jack detection. Each analog audio output driver has a programmable gain input mixer and output amplifier. Each mixer accepts any combination of signals from the playback DAC, the analog microphone amplifier, and the line input drivers. Figure 33. Analog Audio Output Functional Diagram # Analog Class AB Configurable Receiver/Line Output The device features a configurable analog Class AB programmable gain amplifier output that can be configured to act either a mono differential output or as a stereo single-ended output. When configured as a differential analog output (LINEMOD = 0, Table 67), the driver is an ideal receiver driver capable of driving both $16\Omega$ and $32\Omega$ differential loads (such as an earpiece speaker). In the receiver configuration, the mono output of the left receiver/line output mixer is routed to both the left and right output drivers in a bridge tied load (BTL) configuration (Figure 34). In this configuration, the mixer input signal source(s) and both the mixer and output amplifier gain settings are determined by the left channel registers. All right output channel register settings have no effect in receiver/earpiece mode. When configured as a stereo single-ended analog output (LINEMOD = 1, Table 67), the driver is optimized for standard ground-referenced, high impedance line outputs. In the line output configuration, the output of the left and right line output mixers are individually routed to the left and right output drivers (respectively, Figure 35). In this configuration, both channels are configured individually by the left and right channel registers. ### **Receiver/Earpiece Mixer and Gain Control** When configured as a differential receiver output, only the left output configuration registers are used. The receiver mixer can be configured to accept any combination of signals from the playback DAC, the analog microphone amplifiers, and the line input drivers (Table 64). The receiver input mixer also provides several attenuation options (Table 65). The mixer attenuation options of -6dB, -9.5dB, and -12dB are sized to prevent clipping when several full-scale input sources are selected. The receiver output is a programmable gain amplifier (PGA) capable of driving a wide range of differential loads (including standard $16\Omega$ and $32\Omega$ earpiece speakers). The receiver PGA has a wide volume adjustment range from -62dB to +8dB, provides a high attenuation mute control (Table 66), and features programmable click and pop reduction options. See the <u>Click-and-Pop Reduction</u> section for details. The receiver PGA output common-mode voltage is either half of V<sub>AVDD</sub> (in resistive divider BIAS mode) or about 0.78V (in bandgap BIAS mode). Figure 34. Receiver Output Functional Diagram Figure 35. Stereo Single-Ended Line Output Functional Diagram ## Table 64. Receiver and Left Line Output Mixer Source Configuration Register | | ADDRESS: 0x37 | | | DESCRIPTION | | |-----|---------------|------|-----|---------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | _ | _ | _ | _ | | | 5 | | R/W | 0 | Selects MIC 2 as the input to the receiver/line out left mixer. | | | 4 | | | 0 | Selects MIC 1 as the input to the receiver/line out left mixer. | | | 3 | MIXDOV/LIE:01 | | 0 | Selects line B as the input to the receiver/line out left mixer. | | | 2 | MIXRCVL[5:0] | | 0 | Selects line A as the input to the receiver/line out left mixer. | | | 1 | | | 0 | Selects DAC right as the input to the receiver/line out left mixer. | | | 0 | | | 0 | Selects DAC left as the input to the receiver/line out left mixer. | | ### **Line Output Mixer and Gain Control** When configured as a stereo single-ended line output, the left and right configuration registers can be programmed independently. Each channel mixer can be configured to accept any combination of signals from the playback DAC, the analog microphone amplifiers, and the line input drivers (Tables 64 and 67). The input mixers also provide several attenuation options (Tables 65 and 68). The mixer attenuation options of -6dB, -9.5dB, and -12dB are sized to prevent clipping when several full-scale input sources are selected. The left and right line output drivers are independent programmable gain amplifiers (PGAs) capable of driving high impedance ground-referenced loads. The line output PGAs have a wide volume adjustment range from -62dB to +8dB, provide a high attenuation mute control (Tables 66 and 69), and feature programmable click and pop reduction options. See the *Click-and-Pop Reduction* section for details. The output common-mode voltage is either half of V<sub>AVDD</sub> (in resistive divider BIAS mode) or about 0.78V (in bandgap BIAS mode). As a result of the internal architecture, the left and right channel each have a built in baseline gain of -3dB (when all programmable gain options are set to 0dB). Table 65. Receiver and Left Line Output Mixer Gain Control Register | | ADDRESS: 0x | 38 | | DESCRIPTION | | | | |-----|-----------------|-------|-----|-----------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | _ | _ | _ | _ | | | | | 3 | _ | _ | _ | _ | | | | | 2 | _ | _ | _ | _ | | | | | 1 | MIXBCVI GI1:01 | R/W | 0 | Receiver/Line Output Left Mixer Gain Configuration 00: 0dB 10: -9.5dB | | | | | 0 | 0 MIXRCVLG[1:0] | FX/VV | 0 | 01: -6dB 11: -12dB | | | | Table 66. Receiver and Left Line Output Volume Control Register | | ADDRESS: 0x | 39 | | | DES | COUDTION | | | | | |-----|--------------|-----------|-----|----------------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | | | 7 | RCVLM | R/W | 0 | Left Receiver/Line 0: Left output amp 1: Left output amp | lifier not muted. | | | | | | | 6 | _ | _ | | _ | | | | | | | | 5 | _ | _ | _ | _ | | | | | | | | 4 | | | 1 | Receiver/Line Out | put Left PGA Volume | Configuration | | | | | | 3 | | [4:0] R/W | R/W | 0 | 0x1F: +8dB<br>0x1E: +7.5dB | 0x17: +2dB<br>0x16: +1dB | 0x0F: -12dB<br>0x0E: -14dB | 0x07: -35dB<br>0x06: -38dB | | | | 2 | RCVLVOL[4:0] | | | R/W | R/W | 1 | 0x1D: +7dB<br>0x1C: +6.5dB | 0x15: +0dB<br>0x14: -2dB | 0x0D: -17dB<br>0x0C: -20dB | 0x05: -42dB<br>0x04: -46dB | | 1 | | | | | 0 | 0x1B: +6dB<br>0x1A: +5dB | 0x13: -4dB<br>0x12: -6dB | 0x0B: -23dB<br>0x0A: -26dB | 0x03: -50dB<br>0x02: -54dB | | | 0 | | | 1 | 0x19: +4dB<br>0x18: +3dB | 0x11: -8dB<br>0x10: -10dB | 0x09: -29dB<br>0x08: -32dB | 0x01: -58dB<br>0x00: -62dB | | | | **Table 67. Right Line Output Mixer Source Configuration Register** | | ADDRESS: 0x3A | | | DESCRIPTION | | | | |-----|---------------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | LINMOD | R/W | 0 | Selects Between Receiver BTL Mode and Line Output mode 0: Receiver BTL mode. All control of the output is from the left-channel registers. 1: Line Output mode. Left and right channels are programmed independently. | | | | | 6 | _ | _ | _ | _ | | | | | 5 | | | 0 | Selects MIC 2 as the input to the line out right mixer | | | | | 4 | | | 0 | Selects MIC 1 as the input to the line out right mixer | | | | | 3 | MIXRCVR[5:0] | DAA | R/W | DAM | DAA | 0 | Selects Line B as the input to the line out right mixer | | 2 | MIXICVICIO.UJ | I K/VV | 0 | Selects Line A as the input to the line out right mixer | | | | | 1 | | | 0 | Selects DAC Right as the input to the line out right mixer | | | | | 0 | | | 0 | Selects DAC Left as the input to the line out right mixer | | | | ## **Table 68. Right Line Output Mixer Gain Control Register** | | ADDRESS: 0x3B | | | DESCRIPTION | | | | |-----|---------------|------|-----|-----------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | _ | _ | _ | _ | | | | | 3 | _ | _ | _ | _ | | | | | 2 | _ | _ | | _ | | | | | 1 | | | 0 | Line Output Right Mixer Gain Configuration | | | | | 0 | MIXRCVRG[1:0] | R/W | 0 | 00: 0dB 10: -9.5dB 01: -6dB 11: -12dB | | | | ## **Table 69. Right Line Output Volume Control Register** | | ADDRESS: 0x | 3C | | | DEG | COURTION | | | |-----|--------------|------|-----|----------------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------| | BIT | NAME | TYPE | POR | | DES | SCRIPTION | | | | 7 | RCVRM | R/W | 0 | Right Receiver/Lin 0: Right output an 1: Right output an | nplifier not muted. | | | | | 6 | _ | _ | _ | _ | | | | | | 5 | _ | _ | _ | _ | | | | | | 4 | | R/W | 1 | Line Output Right | PGA Volume Config | uration | | | | 3 | | | R/W | 0 | 0x1F: +8dB<br>0x1E: +7.5dB | 0x17: +2dB<br>0x16: +1dB | 0x0F: -12dB<br>0x0E: -14dB | 0x07: -35dB<br>0x06: -38dB | | 2 | RCVRVOL[4:0] | | | R/W | 1 | 0x1D: +7dB<br>0x1C: +6.5dB | 0x15: +0dB<br>0x14: -2dB | 0x0D: -17dB<br>0x0C: -20dB | | 1 | | | 0 | 0x1B: +6dB<br>0x1A: +5dB | 0x13: -4dB<br>0x12: -6dB | 0x0B: -23dB<br>0x0A: -26dB | 0x03: -50dB<br>0x02: -54dB | | | 0 | | | 1 | 0x19: +4dB<br>0x18: +3dB | 0x11: -8dB<br>0x10: -10dB | 0x09: -29dB<br>0x08: -32dB | 0x01: -58dB<br>0x00: -62dB | | ## **Analog Class D Speaker Output** The device features an integrated stereo differential speaker amplifier. The analog stereo speaker output has three series sections comprising a flexible input mixer, a programmable gain amplifier, and a differential Class D output driver (Figure 36). The speaker output is capable of driving both $4\Omega$ and $8\Omega$ loads, utilizes a highly efficient Class D architecture, and meets EMI emission standards while driving a filterless speaker load. Figure 36. Class D Speaker Output Functional Diagram ## **Speaker Output Mixer and Gain Control** The speaker mixers can be configured to accept any combination of signals from the playback DAC, the analog microphone amplifiers, and the line input drivers (Tables 70 and 71). The input mixers also provide several attenuation options (Table 72). The mixer attenuation options of -6dB, -9.5dB, and -12dB are sized to prevent clipping when several full-scale input sources are selected. **Table 70. Left Speaker Mixer Configuration Register** | | ADDRESS: 0x2E | | | DESCRIPTION | |-----|---------------|--------|-----|--------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | - | _ | | 6 | _ | _ | _ | _ | | 5 | | | 0 | Selects microphone input 2 to left speaker mixer | | 4 | | | 0 | Selects microphone Input 1 to left speaker mixer | | 3 | MIXSPL[5:0] | )] R/W | 0 | Selects line input B to left speaker mixer | | 2 | WIIASPL[5.0] | | 0 | Selects line input A to left speaker mixer | | 1 | | | 0 | Selects right DAC output to left speaker mixer | | 0 | | | 0 | Selects left DAC output to left speaker mixer | ## **Table 71. Right Speaker Mixer Configuration Register** | | ADDRESS: 0x2F | | | DESCRIPTION | | | |-----|---------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | 7 | _ | _ | _ | _ | | | | 6 | SPK_SLAVE | _ | _ | Speaker Slave Mode Enable 0: Right-channel clock always generated independently. 1: Right channel uses left-channel clock if both channels are enabled. | | | | 5 | | | 0 | Selects microphone input 2 to right speaker mixer. | | | | 4 | | | 0 | Selects microphone input 1 to right speaker mixer. | | | | 3 | MIVEDDIE:01 | DAM | R/W | DAM | 0 | Selects line input B to Right speaker mixer. | | 2 | MIXSPR[5:0] | F/VV | 0 | Selects line input A to right speaker mixer. | | | | 1 | | | 0 | Selects right DAC output to right speaker mixer. | | | | 0 | | | 0 | Selects left DAC output to right speaker mixer. | | | ## **Table 72. Speaker Mixer Gain Control Register** | | ADDRESS: 0x30 | | | DESCRIPTION | | | |-----|---------------|--------|-----|----------------------------------------|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | 7 | _ | _ | _ | _ | | | | 6 | _ | - | _ | _ | | | | 5 | _ | _ | _ | _ | | | | 4 | _ | _ | _ | _ | | | | 3 | | | 0 | Right-Speaker Mixer Gain Configuration | | | | | MIXSPRG[1:0] | R/W | _ | 00: +0dB 10: -9.5dB | | | | 2 | | | 0 | 01: -6dB | | | | 1 | | | 0 | Left-Speaker Mixer Gain Configuration | | | | | MIXSPLG[1:0] | 0] R/W | I | 00: +0dB | | | | 0 | | | 0 | 01: -6dB | | | The speaker output programmable gain amplifiers (PGAs) have a wide volume adjustment range from -48dB to +14dB, provide a high attenuation mute control (Table 73 and Table 74), and feature programmable click and pop reduction options. See <u>Click-and-Pop Reduction</u> section for details. In addition to the programmable gain range, the Class D output driver also provides another 6dB of built-in gain. **Table 73. Left Speaker Amplifier Volume Control Register** | | ADDRESS: 0x | 31 | | | DES | COURTION | | | |-----|-------------|-----------------|-----|-----------------------------------------------------------|------------------------------|----------------------------|----------------------------|----------------------------| | BIT | NAME | TYPE | POR | | DES | SCRIPTION | | | | 7 | SPLM | R/W | 0 | Left Speaker Output 0: Speaker output 1: Left speaker out | volume set by the vol | lume control bits. | | | | 6 | _ | _ | _ | _ | | | | | | 5 | | | 1 | Left Speaker Outp | ut Amplifier Volume | Control Configuration | 1 | | | 4 | | SPVOLL[5:0] R/W | 0 | 0x3F: +14dB<br>0x3E: +13.5dB | 0x35: +9dB<br>0x34: +8dB | 0x2B: -1dB<br>0x2A: -2dB | 0x21: -17dB<br>0x20: -20dB | | | 3 | | | R/W | 1 | 0x3D: +13dB<br>0x3C: +12.5dB | 0x33: +7dB<br>0x32: +6dB | 0x29: -3dB<br>0x28: -4dB | 0x1F: -23dB<br>0x1E: -26dB | | 2 | SPVOLL[5:0] | | | 1 | 0x3B: +12dB<br>0x3A: +11.5dB | 0x31: +5dB<br>0x30: +4dB | 0x27: -5dB<br>0x26: -6dB | 0x1D: -29dB<br>0x1C: -32dB | | 1 | | | 0 | 0x39: +11dB<br>0x38: +10.5dB | 0x2F: +3dB<br>0x2E: +2dB | 0x25: -8dB<br>0x24: -10dB | 0x1B: -36dB<br>0x1A: -40dB | | | 0 | | | 0 | 0x37: +10dB<br>0x36: +9.5dB | 0x2D: +1dB<br>0x2C: +0dB | 0x23: -12dB<br>0x22: -14dB | 0x19: -44dB<br>0x18: -48dB | | **Table 74. Right Speaker Amplifier Volume Control Register** | | ADDRESS: 0 | x32 | | | DES | COUDTION | | |-----|-------------|------|-----|--------------------------------------------------------|--------------------------|----------------------------|-------------------------------------------| | BIT | NAME | TYPE | POR | | DES | SCRIPTION | | | 7 | SPRM | R/W | 0 | Right Speaker Out 0: Speaker output 1: Right-speaker o | volume set by the vol | ume control bits. | | | 6 | _ | | _ | _ | | | | | 5 | | | 1 | Right Speaker Out | put Amplifier Volum | e Control Configurati | on | | 4 | | | 0 | 0x3F: +14dB<br>0x3E: +13.5dB | 0x35: +9dB<br>0x34: +8dB | 0x2B: -1dB<br>0x2A: -2dB | 0x21: -17dB<br>0x20: -20dB | | 3 | | | 1 | 0x3D: +13dB<br>0x3C: +12.5dB | 0x33: +7dB<br>0x32: +6dB | 0x29: -3dB<br>0x28: -4dB | 0x1F: -23dB<br>0x1F: -23dB<br>0x1E: -26dB | | 2 | SPVOLR[5:0] | R/W | 1 | 0x3B: +12dB<br>0x3A: +11.5dB | 0x31: +5dB<br>0x30: +4dB | 0x27: -5dB<br>0x26: -6dB | 0x1D: -29dB<br>0x1D: -32dB | | 1 | | | 0 | 0x39: +11dB<br>0x38: +10.5dB | 0x2F: +3dB<br>0x2E: +2dB | 0x25: -8dB<br>0x24: -10dB | 0x1B: -36dB<br>0x1A: -40dB | | 0 | | | 0 | 0x37: +10dB<br>0x36: +9.5dB | 0x2D: +1dB<br>0x2C: +0dB | 0x23: -12dB<br>0x22: -14dB | 0x19: -44dB<br>0x18: -48dB | ### **Efficient Class D Speaker Output Driver** A Class D amplifier offers much higher efficiency than a Class AB amplifier. The high efficiency is due to the switching operation of the output stage transistors. In a Class D amplifier, the output transistors act as current steering switches and consume negligible additional power. Any power loss associated with a Class D output stage is primarily due to the loss in the MOSFET onresistance, and the baseline quiescent current overhead. For comparison, the theoretical best-case efficiency of a linear amplifier is 78%. However, that efficiency is only possible at peak output power conditions. Under normal operating levels (typical music reproduction levels), efficiency often falls below 30%. Under the same conditions, the device's differential Class D speaker output amplifier still exhibits 80% efficiency. By default, the Class D output switching clocks are independently generated for the left and right channels. With slave mode enabled, the right channel becomes a slave to the left channel and uses the same clock (Table 71). In slave mode, the switching scheme is synchronous. As a result, slave mode operation eliminates potential beat tones that can occur with asynchronous stereo Class D switching. Traditional Class D amplifiers often require the use of external LC filters and/or shielding to meet EN55022B and FCC electromagnetic-interference (EMI) regulation standards. Maxim's patented active emissions limiting edge-rate control circuitry reduces EMI emissions. This allows the device to drive both $4\Omega$ and $8\Omega$ without any additional output filtering. The filterless Class D outputs are designed for typical applications where the trace length to the speakers is short and has a low series resistance. See the <code>Filterless Class D Speaker Operation</code> section for application level details. ### **Analog Class-H Headphone Output** The stereo headphone output driver has a flexible input mixer, programmable gain stage, an integrated charge pump, and a ground-referenced DirectDrive Class H output amplifier (Figure 37). The headphone output amplifier is capable of driving both $16\Omega$ and $32\Omega$ ground-referenced headphone loads. Figure 37. DirectDrive Headphone Output Functional Diagram ### **Headphone Output Mixer and Gain Control** The headphone mixers can be configured to accept any combination of signals from the playback DAC, the analog microphone amplifiers, and the line input drivers (Table 75 and Table 76). The input mixers also provide several attenuation options (Table 77). The mixer attenuation options of -6dB, -9.5dB, and -12dB are sized to prevent clipping when several full-scale input sources are selected. **Table 75. Left Headphone Mixer Configuration Register** | | ADDRESS: 0x29 | | | DESCRIPTION | |-----|---------------|--------|-----|-----------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | | | 0 | Selects microphone input 2 to left headphone mixer. | | 4 | | | 0 | Selects microphone input 1 to left headphone mixer. | | 3 | MIXHPL[5:0] | R/W | 0 | Selects line input B to left headphone mixer. | | 2 | WIIXHFL[5.0] | I K/VV | 0 | Selects line input A to left headphone mixer. | | 1 | | | 0 | Selects right DAC output to left headphone mixer. | | 0 | | | 0 | Selects left DAC output to left headphone mixer. | ## **Table 76. Right Headphone Mixer Configuration Register** | ADDRESS: 0x2A | | | | DESCRIPTION | | |---------------|-------------|-------|-----|------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | _ | _ | _ | _ | | | 5 | | | 0 | Selects microphone input 2 to right headphone mixer. | | | 4 | | | 0 | Selects microphone input 1 to right headphone mixer. | | | 3 | MIXHPR[5:0] | R/W | 0 | Selects line input B to right headphone mixer. | | | 2 | WIIAHR[5.0] | FC/VV | 0 | Selects line input A to right headphone mixer. | | | 1 | | | 0 | Selects right DAC output to right headphone mixer. | | | 0 | | | 0 | Selects left DAC output to right headphone mixer. | | ## **Table 77. Headphone Mixer Control and Gain Register** | | ADDRESS: 0x2B | | | DESCRIPTION | | |-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | | _ | | | 6 | _ | _ | _ | _ | | | 5 | MIXHPRSEL | R/W | 0 | Select Headphone Mixer as Right Input Source (Default DAC Right Direct) 0: DAC only source (best dynamic range and power consumption) 1: Headphone mixer source | | | 4 | MIXHPLSEL | R/W | 0 | Select Headphone Mixer as Left Input Source (Default DAC Left Direct) 0: DAC only source (best dynamic range and power consumption) 1: Headphone mixer source | | | 3 | | | 0 | Right-Headphone Mixer Gain Configuration | | | 2 | MIXHPRG[1:0] | R/W | R/W 0 | 00: +0dB | | | 1 | | | 0 | Left-Headphone Mixer Gain Configuration | | | 0 | ==[] | R/W | 0 | 00: +0dB | | Additionally, the headphone output has a reduced power direct from DAC playback mode (Figure 38). In this configuration, the stereo DAC outputs from the playback path are routed around the headphone mixer directly to the headphone output amplifiers. When paired with the low power headphone playback mode (Table 4), this combination is the lowest power digital to analog playback configuration available. Figure 38. Reduced Power DAC Playback to Headphone Output Configuration The headphone output programmable gain amplifiers (PGAs) have a wide volume adjustment range from -67dB to +3dB, provide a high attenuation mute control (Table 78 and Table 79), and feature programmable click-and-pop reduction options. See the <u>Click-and-Pop Reduction</u> section for details. **Table 78. Left Headphone Amplifier Volume Control Register** | | ADDRESS: 0x | 2C | | | DES | COUDTION | | | |-----|-------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | HPLM | R/W | 0 | Left Headphone Output Mute Enable 0: Headphone output volume set by the volume control bits. 1: Headphone output muted. | | | | | | 6 | _ | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | | 4 | | | 1 | Left Headphone Output Amplifier Volume Control Configuration | | | | | | 3 | | | 1 | 0x1F: +3dB<br>0x1E: +2.5dB | 0x17: -3dB<br>0x16: -4dB | 0x0F: -17dB<br>0x0E: -19dB | 0x07: -40dB<br>0x06: -43dB | | | 2 | HPVOLL[4:0] | IPVOLL[4:0] R/W | R/W | 0 | 0x1D: +2dB<br>0x1C: +1.5dB | 0x15: -5dB<br>0x14: -7dB | 0x0D: -22dB<br>0x0C: -25dB | 0x06: -47dB<br>0x04: -51dB | | 1 | | | 1 | 0x1B: +1dB<br>0x1A: +0dB | 0x13: -9dB<br>0x12: -11dB | 0x0B: -28dB<br>0x0A: -31dB | 0x03: -55dB<br>0x02: -59dB | | | 0 | | | 0 | 0x19: -1dB<br>0x18: -2dB | 0x11: -13dB<br>0x10: -15d | 0x09: -34dB<br>0x08: -37dB | 0x01: -63dB<br>0x00: -67dB | | Table 79. Right Headphone Amplifier Volume Control Register | | ADDRESS: 0x2 | D | | | DES | COURTION | | | |-----|--------------|------|-----|--------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | | 7 | HPRM | R/W | 0 | Right Headphone Output Mute Enable 0: Headphone output volume set by the volume control bits. 1: Headphone output muted. | | | | | | 6 | _ | _ | | _ | | | | | | 5 | _ | _ | _ | _ | | | | | | 4 | | | 1 | Right Headphone | Output Amplifier Vol | ume Control Configu | ration | | | 3 | | R/W | 1 | 0x1F: +3dB<br>0x1E: +2.5dB | 0x17: -3dB<br>0x16: -4dB | 0x0F: -17dB<br>0x0E: -19dB | 0x07: -40dB<br>0x06: -43dB | | | 2 | HPVOLR[4:0] | | 0 | 0x1D: +2dB<br>0x1C: +1.5dB | 0x15: -5dB<br>0x14: -7dB | 0x0D: -22dB<br>0x0C: -25dB | 0x06: -47dB<br>0x04: -51dB | | | 1 | | | 1 | 0x1B: +1dB<br>0x1A: +0dB | 0x13: -9dB<br>0x12: -11dB | 0x0B: -28dB<br>0x0A: -31dB | 0x03: -55dB<br>0x02: -59dB | | | 0 | | | 0 | 0x19: -1dB<br>0x18: -2dB | 0x11: -13dB<br>0x10: -15dB | 0x09: -34dB<br>0x08: -37dB | 0x01: -63dB<br>0x00: -67dB | | # **Headphone Ground Sense** To improve channel isolation, the device has a low-side headphone sense (HPSNS) that senses the ground return of the headphone load. For optimal performance, connect the headphone sense line through an isolated trace to a point as close as possible to the ground pole of the headphone jack (Figure 39). If this is not possible, or if headphone sense is not used, connect it to the analog ground plane. In this configuration, channel isolation can be degraded, resulting in increased channel-to-channel crosstalk. Figure 39. Headphone Output Ground Sense Connections # **DirectDrive Headphone Amplifier** Traditional single-supply headphone amplifiers have outputs biased at a nominal DC voltage (typically at either half the high-side supply, or at a bandgap referenced common mode level). As a result, large coupling capacitors are needed to block this DC bias and AC-couple the audio output to the headphone load. Without these capacitors, a significant DC current would flow through the ground-referenced headphone load. The result is both unnecessary power dissipation, and potential damage to both the headphone load and amplifier. Maxim's second-generation DirectDrive architecture solves this problem by using a charge pump to create an internal negative supply voltage. This increases the overall output signal swing while at the same time, allowing the headphone outputs to be biased at GND even while operating from a single supply (Figure 40). Without a DC bias component, there is no need for the large AC-coupling capacitors. Instead of two large (typically 220µF) capacitors, the charge pump only requires three small ceramic capacitors. This conserves board space, reduces cost, and improves the frequency response of the headphone amplifier. #### **Class H Amplifier Charge Pump** A Class H amplifier has the same output architecture as a Class AB amplifier. However, in a Class H amplifier the power supplies are modulated by the output signal. The integrated headphone charge pump generates both the positive and negative power supply for the headphone output amplifier. To maximize efficiency, both the charge pump's switching frequency and output voltage level and format change based on the headphone output signal level. The charge pump has three different operating ranges each with a different switching frequency. The two lower power ranges use a three-level switching scheme to generate half supply rails at ±V<sub>HPVDD</sub>/2 while the high power range uses a standard two-level switching scheme to generate full supply rails at ±V<sub>HPVDD</sub>. The switching frequency and voltage levels of each range are optimized to maintain high efficiency while meeting the different output power requirements (Table 80). **Table 80. Charge-Pump Operating Ranges** | | HEADPHONE | CHARGE PUMP CONFIGURATION | | | | | |-------|--------------------------------------------|---------------------------|--------------------------|----------|--|--| | RANGE | OUTPUT LEVEL<br>(% of V <sub>HPVDD</sub> ) | FREQUENCY<br>(kHz) | V <sub>CPVDD/CPVSS</sub> | WAVEFORM | | | | 1 | < 10 | ~82 | ±V <sub>HPVDD</sub> /2 | Range 1 | | | | 2 | 10 to 25 | ~660 | ±V <sub>HPVDD</sub> /2 | Range 2 | | | | 3 | > 25 | ~500 | ±V <sub>HPVDD</sub> | Range 3 | | | Figure 40. Conventional vs. DirectDrive Headphone Output Bias Range 1 (V<sub>HP\_OUT</sub> < 10% of V<sub>HPVDD</sub>): When the output signal level is less than 10% of HPVDD, the output signal swing is low and the power consumption for driving the headphone load is small relative to the charge pump quiescent consumption and switching losses. Therefore, to minimize switching losses, the charge-pump frequency is reduced to its lowest rate (~82kHz) and the bipolar output supply rails are set to half of HPVDD or ±V<sub>HPVDD</sub>/2 (Figure 41, Range 1). Range 2 (10% of VHPVDD $\leq$ VHP\_OUT < 25% of VHPVDD): When the output signal level is between 10% and 25% of HPVDD, the output signal swing is still less than half of HPVDD. However, the load power consumption requirements are now much higher than the charge-pump quiescent consumption and switching losses. To meet the increased load power requirements, the charge-pump switching frequency increases ( $\sim$ 660kHz) while the bipolar output supply rails remain at half of HPVDD or $\pm$ V<sub>HPVDD</sub>/2 (Figure 41, Range 2). Range 3 (25% of VHPVDD ≤ VHP\_OUT): When the output signal level exceeds 25% of HPVDD, the output signal swing is much wider. As a result, the charge pump now generates bipolar full HPVDD output supply rails (±VHPVDD). The switching frequency in this range is slightly lower (~500kHz). However, the increased voltage differential allows the headphone output driver to reach its maximum voltage swing and load driving capability (Figure 41, Range 3). Figure 41. Class H Amplifier Charge Pump Operating Ranges To prevent audible crosstalk, the switching frequency in all three charge pump ranges is well outside of the audio band. In addition, to prevent audible distortion during supply range changes, the charge pump transitions from one output power range to another very quickly. When changing from the half supply range (±V<sub>HPVDD</sub>/2) to the full supply range (±V<sub>HPVDD</sub>/2), the transition occurs immediately if the threshold is exceeded (to avoid clipping for a rapidly increasing audio output). When moving back down, there is a 32ms delay between the threshold detection and the supply range transition. The quick supply level transitions draw a significant transient current from HPVDD. To prevent a droop/glitch on HPVDD, the bypass capacitance must be appropriate to supply the required transient current (Figures 54 and 55). # **Click-and-Pop Reduction** The device includes extensive click-and-pop reduction circuitry designed to minimizes audible clicks and pops at turn-on, turn-off, and during volume changes. These features include zero-crossing detection, volume change smoothing, and volume change stepping (Table 81). Zero-crossing detection is available on the analog microphone input PGAs and all analog output PGAs and volume controls to prevent large glitches when volume changes are made. Instead of making a volume change immediately, the change is made when the audio signal crosses the midpoint (Figure 43). If no zero crossing occurs within the timeout window (100ms), the volume change occurs regardless of signal level. Figure 42. Class H Amplifier Supply Range Transitions Figure 43. Zero-Crossing Detection Table 81. Zero-Crossing Detection and Volume Smoothing Configuration Register | | ADDRESS: 0x40 | | | DESCRIPTION | | | | |-----|---------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | _ | _ | _ | _ | | | | | 6 | _ | _ | _ | _ | | | | | 5 | _ | _ | _ | _ | | | | | 4 | _ | _ | _ | _ | | | | | 3 | _ | _ | _ | _ | | | | | 2 | ZDEN | R/W | 0 | Zero-Crossing Detection 0: Volume changes made only at zero crossings or after approximately 100ms. 1: Volume changes made immediately upon request. | | | | | 1 | VS2EN | R/W | 0 | Enhanced Volume Smoothing Only valid is volume adjustment smoothing is enabled (VSEN = 0). 0: Each volume change waits until the previous volume step has been applied to the output. Allows volume smoothing to function with zero-crossing timeout. 1: Volume smoothing enhancement is disabled. | | | | | 0 | VSEN | R/W | 0 | Volume Adjustment Smoothing 0: Volume changes are smoothed by stepping through intermediate levels. 1: Volume changes are made directly in a single step. | | | | Volume smoothing is available on all analog output PGAs. When enabled, all volume changes are broken into the smallest available step size. The volume is then ramped through each step between the initial and final volume setting at a rate of one step every 1ms. Volume smoothing also occurs at device turn-on and turn-off. During turn-on, the volume is first set to mute before the output is enabled. Once enabled, mute is first disabled and then the volume is ramped to the programmed level. At turn-off, the volume is ramped down to the minimum gain, and then muted, before the outputs are disabled. If zero-crossing detection is enabled, each volume step occurs at a zero crossing. When no audio signal is present, zero-crossing detection can timeout and prevent volume smoothing from occurring. Enable enhanced volume smoothing to prevent the volume controller from requesting another volume step until the previous step has been set. Each step in the volume ramp then occurs either after a zero crossing has occurred in the audio signal or after the timeout window has expired. During turn-off, enhance volume smoothing is always disabled. # **Jack Detection** The device features a flexible, software configurable jack detection interface. Once enabled, the jack detection interface uses two internal comparators to sense the insertion/removal of a jack and identify the type of jack inserted (headphones or headset). When the device is in shutdown or the microphone bias is disabled, the comparator thresholds are referenced to $V_{SPKVDD}$ . When the device is active and microphone bias is enabled, the comparator thresholds are referenced to $V_{MICBIAS}$ . Jack detection operation relies on a pullup resistance to set the bias when no jack is inserted. When the device is in shutdown mode or the microphone bias is disabled (MICBIAS is high impedance), an internal pullup is enabled on JACKSNS, and is referenced to the SPKVDD supply. When the device is not in shutdown and the microphone bias is enabled, the internal pullup is disabled (JACKSNS is high impedance). In this state, successful jack detection requires an external pullup on JACKSNS to MICBIAS. The jack detection internal interface structure and typical external application circuit is shown in Figure 44. Figure 44. Block Diagram and Typical Application Circuit for Jack Detection | IACKENE VOLTACE | | JACK DETECTION RESULTS | | | | | |------------------------------------------------------------------|------|------------------------|-----------------------|--|--|--| | JACKSNS VOLTAGE | LSNS | JKSNS | STATE | | | | | V <sub>TH_95%</sub> ≤ V <sub>JACKSNS</sub> | 1 | 1 | No jack detected | | | | | V <sub>TH_10%</sub> ≤ V <sub>JACKSNS</sub> < V <sub>TH_95%</sub> | 0 | 1 | Headset detected | | | | | V <sub>JACKSNS</sub> < V <sub>TH_10%</sub> | 0 | 0 | Headphones detected | | | | | No condition | 1 | 0 | Not possible/reserved | | | | **Table 82. Jack Detection Status Results** #### **Jack Detection Internal Comparators** When enabled, the device detects jack insertion and removal by monitoring the voltage on JACKSNS with two internal comparators. The load sense comparator has a 95% threshold of the reference supply and is used to determine whether or not a jack has been inserted or removed. The jack sense comparator has a threshold of 10% of the reference supply, and is used to identify the type of jack (headphones/headset) inserted (Table 84). When a jack is not inserted (open), the pullup resistance conducts high. In this state, V<sub>JACKSNS</sub> is above the load sense comparator threshold and LSNS is set high to indicate that no jack is inserted. When a jack is inserted it loads JACKSNS and pulls the voltage below the load sense comparator threshold. LSNS is then set low to indicate that a jack is now inserted. When the jack is removed, the pullup resistance once again conducts high and LSNS is set high to indicate that the jack was removed. When a jack is inserted, the loading on JACKSNS pulls the voltage below the load sense comparator threshold. However, depending on the type of jack connected the voltage may or may not be pulled below the jack sense comparator threshold. If a headphone jack is inserted (3 pole), JACKSNS is shorted to ground. This pulls the voltage below the jack sense comparator threshold (10% of the reference supply) and JKSNS is set low to indicate headphones are inserted. If instead, a headset jack is inserted (4 pole, as shown in Figure 44), instead JACKSNS is biased to a voltage somewhere between the referenced supply and ground. In this case, V<sub>JACKSNS</sub> is above the jack sense comparator threshold but below the load sense comparator threshold. This state indicates that a headset is inserted. Table 82 details the three possible jack detection status results. These comparators are only active when the JDETEN is set high. When jack detection is disabled, JACKSNS is in a high impedance state and the interface is completely shut down. When the device is in shutdown and JDETEN is low, LSNS and JKSNS retain their previous state regardless of the jack status. #### **Jack Detection Programmable Debounce** The load sense and jack sense comparators also have a programmable debounce timeout. The debounce timeout ensures that the jack detection status doesn't change unless the new state is persistent for longer than the timeout. This prevents rapid changes on LSNS and JKSNS during jack insertion/removal transients, and ensures that false jack detection interrupts are not generated. The debounce timeout can be programmed to one of four settings from 25ms to 200ms (Table 83). Figure 45. Jack Detection Cases with Internal Pullup Resistance # **Jack Detection Interrupt Generation** Whenever a jack is inserted or removed and the state of either LSNS or JKSNS changes, a jack detection event is indicated with the jack configuration change flag (JDET, Table 91). If the jack detection event is not masked (IJDET, Table 92), it also generates an interrupt on $\overline{\text{IRQ}}$ . The jack detection event bit (JDET) is clear on read. An I²C read clears both the JDET bit status and the interrupt assertion on $\overline{\text{IRQ}}$ (if present). Unless a read occurs after each jack detection event, both the JDET bit and the $\overline{\text{IRQ}}$ interrupt will remain asserted and no new events or interrupts can be detected. A change in state from LSNS = 1 to LSNS = 0 indicates that a jack has been inserted, while a change in state from LSNS = 0 to LSNS = 1 indicates that a jack has been removed. When an insertion occurs, if JKSNS does not change and remains at JKSNS = 1, a headset insertion is indicated, while a change in state from JKSNS = 1 to JKSNS = 0 indicates headphones have been inserted. The state transitions, and the interrupt events generated, are ideally used for state machine control in any jack detection software drivers. # Operation with an Internal Pullup Resistance The device has both a strong and weak internal pullup option. The internal pullup resistors are only active if the device is in shutdown $(\overline{SHDN} = 0, Table \ 6)$ or when MICBIAS is disabled (MBEN = 0, Table 7), and they allow jack detection and identification to function in those states. This functionality is ideal for cases where the device is put into a sleep or shutdown state, but needs to trigger a device or system level interrupt signal for wake on insertion operation. When JDWK is low (default, Table 83), the strong internal pullup is used (approximately $2.4 \mathrm{k}\Omega$ referenced to SPKVDD). This configuration is capable of detecting and identifying both headphone and headset insertion. When JDWK is high, the weak internal pullup (approximately 5µA to SPKVDD) is used. The weak internal pullup minimizes the supply current after jack insertion and is ideal for wake on insertion cases where the system might not immediately power up. The weak internal pullup cannot bias a microphone load, and therefore, cannot identify headset insertion or accessory button presses. Figure 44 details how jack detection works with the internal pullup resistance. In case 1, jack detection is disabled and both MICBIAS and JACKSNS are high impedance. In this state, LSNS and JKSNS retain the last valid jack detection result. In case 2, no jack is inserted and the internal pullup resistance to SPKVDD conducts JACKSNS up above both the load and jack sense comparator thresholds. In this case, with an open circuit jack, both the strong and weak internal pullups produce the correct jack detection result and the only power consumption is that required to bias the internal comparators. In case 3, a headphone jack is inserted shorting JACKSNS to ground, well below both the load and jack sense comparator thresholds. In this state, both the strong and weak internal pullups produce the correct jack detection result but the strong internal pullup consumes significantly more current than the weak internal pullup. In case 4, a headset jack is inserted. In this state, the strong and weak internal pullups produce different jack detection results. The strong internal pullup biases the headset MIC (and JACKSNS) to a level between the load sense and jack sense comparator thresholds that produces the correct jack detection result. The weak internal pullup, however, is not strong enough to bias a headset MIC and as a result it falsely reports that a headphones jack is present. # Operation with an External Pullup Resistance The internal pullup resistance is sufficient for wake on interrupt or basic jack detection and identification, but an external pullup resistance to MICBIAS is required to properly bias and current limit a headset microphone (Figure 44. When jack detect is enabled and the device is active (\$\overline{SHDN}\$ = 1, Table 6) with MICBIAS enabled (MBEN = 1, Table 7), JACKSNS is placed into a high-impedance state and the internal pullup resistor is disabled. In this state, the external pullup resistor then determines the bias voltage level at JACKSNS. Figure 45 details the operation of jack detection with an external pullup resistance. In Case 1, jack detection is disabled. As a result, the internal jack detect comparators are disabled and LSNS/JKSNS retain their last valid jack detection result. In case 2, no jack is inserted and the external pullup resistance to MICBIAS conducts JACKSNS up above both the load and jack sense comparator thresholds. In case 3, a headphone jack is inserted shorting JACKSNS to ground, well below both the load and jack sense comparator thresholds. In case 4, a headset jack is inserted and the external pullup biases the headset MIC (and JACKSNS) to a level between the load sense and jack sense comparator thresholds. Figure 46. Jack Detection Operation with External Pullup Resistance Figure 47. Jack Detection with Internal Analog Microphones #### **Accessory Button Detection** After jack insertion, the device can detect button presses on any accessories that include a microphone and a switch that shorts the microphone ring to ground. Button presses can be detected either when MICBIAS is enabled or if it is disabled and the strong internal pullup is used (JDWK = 0). A button press changes the state of JKSNS from 1 to 0 until the button is released, and this change in state generates an event on the jack detection change flag (JDET). This event is used to trigger the appropriate action associated with the key press. # Jack Detection with Internal Analog Microphones If the application requires fixed internal analog microphone(s), and must also detect, identify, and operate with a headset microphone, the general jack detection application circuit (Figure 44) does not operate as expected. The complication introduced by an internal analog microphone is detailed in Figure 47. When no jack is inserted (case 1) the internal pullup resistance attempts to pull JACKSNS above the load sense comparator threshold. However, the external pullup to MICBIAS creates an unintended current path through the internal analog microphone pullup. As a result, the voltage at JACKSNS is biased to a level between the jack sense and load sense comparator thresholds, resulting in a false head-set jack detection. When a headset jack is inserted, there is a parallel load on JACKSNS between the inserted headset jack and the internal analog microphone. This could potentially result in a headset being reported as headphones. A Schottky diode with a very low forward drop (case 2) can be inserted in series with the external pullup resistance. When MICBIAS is disabled, the Schottky diode is reverse biased and the current path is blocked. When MICBIAS is enabled, the diode is forward biased and the external pullup to mic bias functions as detailed in Figure 46. The diode does introduce a series voltage drop, and the MICBIAS voltage and/or the series resistance value might need to be adjusted to compensate and ensure that the headset MIC is properly biased. Alternatively, a switch can be used in series either above or below the internal analog microphone to break the bias current path when MICBIAS is disabled. **Table 83. Jack Detect Configuration Register** | | ADDRESS: 0x | 3D | | DESCRIPTION | | | | |-----|-------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | | | 7 | JDETEN | R/W | 0 | Jack Detect Enable 0: Jack detect circuitry disabled 1: Jack detect circuitry enabled | | | | | 6 | JDWK | R/W | 0 | JACKSNS Pullup Configuration 0: 2.4kΩ resistor to SPKVDD (allows microphone detection) 1: 5μA to SPKVDD (minimizes supply current) Valid when MICBIAS = 0 or SHDN = 0. | | | | | 5 | _ | _ | _ | _ | | | | | 4 | _ | _ | _ | _ | | | | | 3 | _ | _ | _ | _ | | | | | 2 | _ | _ | _ | _ | | | | | 1 | IDEB[1:0] | R/W | 0 | Jack Detect Debounce Configures the jack detect debounce time: | | | | | 0 | JDEB[1:0] | IT/VV | 0 | 00: 25ms 10: 100ms 01: 50ms 11: 200ms | | | | # **Table 84. Jack Status Register** | | ADDRESS: 0x02 | | | DECORPTION | |-----|---------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | _ | _ | _ | _ | | 6 | _ | _ | _ | _ | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | _ | _ | _ | _ | | 2 | LSNS | R | 0 | Microphone Load Sense (Valid Only if JDETEN = 1) 0: VJACKSNS ≤ 0.95V x VSUPPLY 1: VJACKSNS > 0.95V x VSUPPLY VSUPPLY is determined by the state of MBEN and SHDN so that: MBEN = 0 or SHDN = 0: VSUPPLY = VSPKVDD (internal pullup) MBEN = 1 and SHDN = 1: VSUPPLY = VMICBIAS (external pullup) | | 1 | JKSNS | R | 0 | Jack Connection Sense (Valid Only if JDETEN = 1) 0: V <sub>JACKSNS</sub> < 0.1V x V <sub>SUPPLY</sub> 1: V <sub>JACKSNS</sub> ≥ 0.1V x V <sub>SUPPLY</sub> V <sub>SUPPLY</sub> is determined by the state of MBEN and SHDN so that: MBEN = 0 or SHDN = 0: V <sub>SUPPLY</sub> = V <sub>SPKVDD</sub> (internal pullup) MBEN = 1 and SHDN = 1: V <sub>SUPPLY</sub> = V <sub>MICBIAS</sub> (external pullup) | | 0 | _ | _ | _ | _ | # **Quick Setup Configuration** The quick setup configuration registers provide simple device configuration options for commonly used signal paths and settings. Each quick setup register contains write only, push-button configuration bits. When written high, a quick configuration bit will internally set all other appropriate register bits to program the device to the selected configuration. Writing a logical low to a quick configuration bit has no effect, and when read back all quick configuration bits always show a logic-low. Quick setup bits change the state of registers appropriate to the selected configuration only. As such, they do not remove or reset existing device settings that do not share the same configuration registers. This allows complementary selections from several different quick configuration registers to be used together in a logical sequence to configure the device. Do not combine multiple quick setup bits that configure either the same section or any shared data path as part of a single sequence. This type of sequence might not produce the desired results as later quick setup bits may overwrite registers programmed by earlier selections. The digital audio interface (DAI) quick setup register (Table 85) is used to select the DAI data format. The configurations in this register program the master mode clock configuration register (Table 40), the DAI format configuration register (Table 51), and the DAI TDM control register (Table 52). The playback path quick setup register (Table 86) is used to configure the digital playback path and to select and program an analog output. The configuration bits in this register program the DAI I/O configuration register (Table 50), the output enable register (Table 8), and the selected analog output mixer, volume, and control registers (headphones, receiver, speaker, or line output). Table 85. Digital Audio Interface (DAI) Quick Setup Register | | ADDRESS: 0x | :06 | | DESCRIPTION | | |-----|-------------|------|-----|---------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | _ | _ | _ | _ | | | 6 | | _ | _ | _ | | | 5 | RJ_M | W | 0 | Sets up DAI for right-justified master mode operation. | | | 4 | RJ_S | W | 0 | Sets up DAI for right-justified slave mode operation. | | | 3 | LJ_M | W | 0 | Sets up DAI for left-justified master mode operation. | | | 2 | LJ_S | W | 0 | Sets up DAI for left-justified slave mode operation. | | | 1 | I2S_M | W | 0 | Sets up DAI for I <sup>2</sup> S master mode operation. | | | 0 | 12S_S | W | 0 | Sets up DAI for I <sup>2</sup> S slave mode operation. | | Table 86. Playback Path Quick Setup Register | | ADDRESS: 0x07 | | | DESCRIPTION | |-----|---------------|------|-----|------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | 7 | DIG2_HP | W | 0 | Sets up the DAC to headphone path. | | 6 | DIG2_EAR | W | 0 | Sets up the DAC to receiver path. | | 5 | DIG2_SPK | W | 0 | Sets up the DAC to speaker path | | 4 | DIG2_LOUT | W | 0 | Sets up the DAC to line out path. | | 3 | _ | _ | _ | _ | | 2 | _ | _ | _ | _ | | 1 | _ | _ | _ | _ | | 0 | _ | _ | _ | | The analog microphone/direct input to record path quick setup register (Table 87) is used to select and program an analog input and to configure the digital record path. The configuration bits in this register program the DAI I/O configuration register (Table 50), the input enable register (Table 7), and the appropriate input mixer, volume, and control registers (analog microphone or direct to ADC mixer). The line input to record path quick setup register (Table 88) is used to program the analog input and to configure the digital record path. The configuration bits in this register program the DAI I/O configuration register (Table 50), the input enable register (Table 7), and the appropriate input mixer, volume, and control registers (single-ended or differential line input). Table 87. Analog Microphone/Direct Input to Record Path Quick Setup Register | | ADDRESS: 0x | 08 | | DESCRIPTION | |-----|-------------|------|-----|--------------------------------------------------| | BIT | NAME | TYPE | POR | | | 7 | IN12_MIC1 | W | 0 | Sets up the IN1/IN2 to microphone 1 to ADCL path | | 6 | IN34_MIC2 | W | 0 | Sets up the IN3/IN4 to microphone 2 to ADCR path | | 5 | _ | _ | _ | _ | | 4 | _ | _ | _ | _ | | 3 | IN12_DADC | W | 0 | Sets up the IN1/IN2 direct to ADCL path | | 2 | IN34_DADC | W | 0 | Sets up the IN3/IN4 direct to ADCR path | | 1 | IN56_DADC | W | 0 | Sets up the IN5/IN6 direct to ADCL path | | 0 | _ | _ | _ | | Table 88. Line Input to Record Path Quick Setup Register | | ADDRESS: 0x | 09 | | DESCRIPTION | |-----|-------------|------|-----|----------------------------------------------------------------------| | BIT | NAME | TYPE | POR | | | 7 | IN12S_AB | W | 0 | Sets up stereo single-ended record: IN1/IN2 to line in A/B to ADCL/R | | 6 | IN34S_AB | W | 0 | Sets up stereo single-ended record: IN3/IN4 to line in A/B to ADCL/R | | 5 | IN56S_AB | W | 0 | Sets up stereo single-ended record: IN5/IN6 to line in A/B to ADCL/R | | 4 | IN34D_A | W | 0 | Sets up mono differential record: IN3/IN4 to line in A to ADCL | | 3 | IN65D_B | W | 0 | Sets up mono differential record: IN6/IN5 to line in B to ADCR | | 2 | _ | _ | _ | _ | | 1 | _ | _ | | _ | | 0 | _ | _ | _ | | The analog microphone input to analog output quick setup register (Table 89) is used to configure the analog input and to select and program an analog output. The configuration bits in this register program the input enable register (Table 7), the output enable register (Table 8), and the appropriate input and output mixer, volume, and control registers (analog microphone and either the headphones, speaker, receiver, or line output). The line input to analog output quick setup register (Table 90) is used to configure the analog input and to select and program an analog output. The configuration bits in this register program the input enable register (Table 7), the output enable register (Table 8), and the appropriate input and output mixer, volume, and control registers (line input and either the headphones, speaker, receiver, or line output). Table 89. Analog Microphone Input to Analog Output Quick Setup Register | | ADDRESS: 0x | 0A | | DESCRIPTION | |-----|--------------|------|-----|--------------------------------------------------------------------------| | BIT | NAME | TYPE | POR | | | 7 | IN12_M1HPL | W | 0 | Sets up the IN1/IN2 differential to microphone 1 to headphone left path | | 6 | IN12_M1SPKL | W | 0 | Sets up the IN1/IN2 differential to microphone 1 to speaker left path | | 5 | IN12_M1EAR | W | 0 | Sets up the IN1/IN2 differential to microphone 1 to receiver path | | 4 | IN12_M1LOUTL | W | 0 | Sets up the IN1/IN2 differential to microphone 1 to lineout left path | | 3 | IN34_M2HPR | W | 0 | Sets up the IN3/IN4 differential to microphone 2 to headphone right path | | 2 | IN34_M2SPKR | W | 0 | Sets up the IN3/IN4 differential to microphone 2 to speaker right path | | 1 | IN34_M2EAR | W | 0 | Sets up the IN3/IN4 differential to microphone 2 to receiver path | | 0 | IN34_M2LOUTR | W | 0 | Sets up the IN3/IN4 differential to microphone 2 to lineout right path | **Table 90. Line Input to Analog Output Quick Setup Register** | ADDRESS: 0x0B | | | DESCRIPTION | | | |---------------|--------------|------|-------------|-----------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | IN12S_ABHP | W | 0 | Sets up the IN1/IN2 single ended to line In A/B to headphone L/R path | | | 6 | IN34D_ASPKL | W | 0 | Sets up the IN3/IN4 differential to line in A to speaker left path | | | 5 | IN34D_AEAR | W | 0 | Sets up the IN3/IN4 differential to line in A to receiver path | | | 4 | IN12S_ABLOUT | W | 0 | Sets up the IN1/IN2 single ended to line in A/B to lineout L/R path | | | 3 | IN34S_ABHP | W | 0 | Sets up the IN3/IN4 single ended to line in A/B to headphone L/R path | | | 2 | IN65D_BSPKR | W | 0 | Sets up the IN6/IN5 differential to line in B to speaker right path | | | 1 | IN65D_BEAR | W | 0 | Sets up the IN6/IN5 differential to line in B to receiver path | | | 0 | IN34S_ABLOUT | W | 0 | Sets up the IN3/IN4 single ended to line in A/B to lineout L/R path | | # **Device Status Flags** The device uses register 0x01 (Table 91) and $\overline{IRQ}$ to report the status of various device functions. The status register bits are set when their respective events occur, and cleared upon reading the register. Device status can be determined either by polling register 0x01, or by configuring $\overline{IRQ}$ to pull low when specific events occur. $\overline{IRQ}$ is an open-drain output that requires a pullup resistor ( $10k\Omega$ nominal) for proper operation. When first exiting shutdown (into normal operation), other status flags may assert based on the device settings, register sequencing, and clock sequencing. **Table 91. Device Status Interrupt Register** | | ADDRESS: 0x01 | | | DESCRIPTION | | |-----|---------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | CLD | CoR | 0 | Clipping Detect Flag 0: No clipping has occurred. 1: Digital record / playback clipping has occurred. CLD asserts when the digital record or playback path is clipping due to signal amplitude exceeding full-scale. This condition is detected at the record path gain control output (AVLG/AVRG), the playback path gain control output (DVG), and the parametric equalizer output. To resolve, adjust the gain settings near these detection points. | | | 6 | SLD | CoR | 0 | Slew Level Detect Flag 0: No volume slewing sequences have completed. 1: All volume / level slewing complete. SLD asserts when any one (or more) of the programmable-gain analog output volume controllers or digital level control arrays has completed slewing from a previous setting to a new programmed setting. If multiple settings are changed at the same time, in either the analog or digital domain, the SLD flag will assert only after the last slew is completed. SLD also asserts when the serial interface soft-start or soft-stop process has completed. | | | 5 | ULK | CoR | 0 | Digital Audio Interface (DAI) Phase Locked Loop (PLL) Unlock Flag 0: PLL is locked (if enabled and operating properly). 1: PLL is not locked (if enabled and operating properly). ULK reports that the digital audio phase-locked loop for DAI is not locked. This condition only occurs in slave mode when the deviation on LRCLK relative to PCLK exceeds the lock on range (approximately 4 PCLK periods). This condition can also occur if PCLK is running and LRCLK has been stopped outside of shutdown. Deviation in BCLK (or shutting it down) will never trigger a ULK assertion. DAI input and output data may not be processed / clocked correctly if a ULK event occurs. | | | 4 | _ | | _ | _ | | | 3 | <del>-</del> | | _ | _ | | | 2 | JDET | CoR | 0 | Jack Configuration Change Flag 0: No change in jack configuration. 1: Jack configuration has changed. JDET asserts anytime jack detection is enabled, and either LSNS or JKSNS changes state (Table 84). If jack detection is enabled, JDET will assert correctly even while the device is in the shutdown state. This allows JDET to generate wake on insert interrupt | | | 1 | DRCACT | CoR | 0 | DRC Compression Flag 0: The DRC is either disabled or not in the compression region. 1: The DRC is operating in the compression region. | | | 0 | DRCCLP | CoR | 0 | DRC Clipping Flag 0: The DRC is either disabled or no clipping has occurred. 1: DRC clipping has occurred. | | # **Status Flag Masking** Register 0x03, the device status interrupt mask register (Table 92) determines which bits in the device status interrupt register (Table 91) can trigger a hardware interrupt on $\overline{\text{IRQ}}$ (assert low). By default, all of the device status interrupts (except JDET) only set the corresponding status bit and do not generate a hardware interrupt. Set the corresponding bit high in the mask register to enable hardware interrupts. #### **Device Revision Identification** The device provides a Revision ID Number register to allow the software to identify the current version of the device. The current device revision ID value is 0x51. **Table 92. Device Status Interrupt Mask Register** | ADDRESS: 0x03 | | | | DESCRIPTION | | |---------------|---------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | ICLD | R/W | 0 | Clipping Detect Interrupt Enable 0: Clipping detection only sets CLD (0x01[7]). 1: Clipping detection triggers IRQ and sets CLD (0x02[7]). | | | 6 | ISLD | R/W | 0 | Slew Level Detect Interrupt Enable 0: Slew level detection only sets SLD (0x01[6]). 1: Slew level detection triggers IRQ and sets SLD (0x02[6]). | | | 5 | IULK | R/W | 0 | Digital PLL Unlock Interrupt Enable 0: PLL Unlock Condition only sets ULK (0x01[5]). 1: PLL Unlock Condition triggers IRQ and sets ULK (0x02[5]). | | | 4 | _ | _ | _ | _ | | | 3 | _ | _ | _ | _ | | | 2 | IJDET | R/W | 1 | Jack Configuration Change Interrupt Enable 0: Changes in headset configuration only sets JDET (0x01[2]). 1: Changes in headset configuration triggers IRQ and sets JDET (0x01[2]). | | | 1 | IDRCACT | R/W | 0 | DRC Compression Interrupt Enable 0: DRC compression only sets DRCACT (0x01[1]). 1: DRC compression triggers IRQ and sets DRCACT (0x01[1]). | | | 0 | IDRCCLP | R/W | 0 | DRC Clipping Interrupt Enable 0: DRC clipping only sets DRCCLP (0x01[0]). 1: DRC clipping triggers IRQ and sets DRCCLP (0x01[0]). | | # Table 93. Revision ID Number Register | ADDRESS: 0xFF | | | | DESCRIPTION | | |---------------|-----------------|---------------|-----|----------------------------------|-----------------------------------------| | BIT | NAME | TYPE | POR | DESCRIPTION | | | 7 | | | 0 | | | | 6 | | | 1 | | | | 5 | | | 0 | | | | 4 | DEV 10(7:0) | REV_ID[7:0] R | | 1 F | Read Back the Revision ID of the Device | | 3 | KEV_ID[7.0] K | | 0 | The current revision ID is 0x51. | | | 2 | | | | 0 | | | 1 | | | 0 | | | | 0 | | | 1 | | | # I<sup>2</sup>C Serial Interface The MAX98091 features an I<sup>2</sup>C/SMBus-compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the MAX98091 and the master at clock rates up to 400kHz. Figure 3 shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus. The master device writes data to the MAX98091 by transmitting the proper slave address followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (Sr) condition and a STOP (P) condition. Each word transmitted to the MAX98091 is 8 bits long and is followed by an acknowledge clock pulse. A master reading data from the MAX98091 transmits the proper slave address followed by a series of nine SCL pulses. The MAX98091 transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition. SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than $500\Omega$ , is required on SDA. SCL operates only as an input. A pullup resistor, typically greater than $500\Omega$ , is required on SCL if there are multiple masters on the bus, or if the single master has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAX98091 from high voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals. #### Table 94. Device I<sup>2</sup>C Slave Address | PART NUMBER | READ ADDRESS | WRITE ADDRESS | |-------------|--------------|---------------| | MAX98091 | 0x21 | 0x20 | #### **Bit Transfer** One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals. See the *START* and *STOP* Conditions section. #### **START and STOP Conditions** SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the master signals the beginning of a transmission to the MAX98091 (Figure 48). The master terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition. # **Early STOP Conditions** The MAX98091 recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition. # **Slave Address** The slave address is defined as the seven most significant bits (MSBs) followed by the read/write bit. For the MAX98091, the seven most significant bits are 0010000. Setting the read/write bit to 1 (slave address = 0x21) configures the MAX98091 for read mode. Setting the read/write bit to 0 (slave address = 0x20) configures the MAX98091 for write mode. The address is the first byte of information sent to the MAX98091 after the START condition. Figure 48. START, STOP, and REPEATED START Conditions # **Acknowledge** The acknowledge bit (ACK) is a clocked 9th bit that the MAX98091 uses to handshake receipt each byte of data when in write mode (Figure 49). The MAX98091 pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master retries communication. The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the MAX98091 is in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not acknowledge is sent when the master reads the final byte of data from the MAX98091, followed by a STOP condition. # **Write Data Format** A write to the MAX98091 includes transmission of a START condition, the slave address with the $R/\overline{W}$ bit set to 0, one byte of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition. Figure 50 illustrates the proper frame format for writing one byte of data to the MAX98091. Figure 50 illustrates the frame format for writing n-bytes of data to the MAX98091. Figure 49. Acknowledge Timing Figure 50. Writing One Byte of Data to the MAX98091 Figure 51. Writing n-Bytes of Data to the MAX98091 The slave address with the $R/\overline{W}$ bit set to 0 indicates that the master intends to write data to the MAX98091. The MAX98091 acknowledges receipt of the address byte during the master-generated 9th SCL pulse. The second byte transmitted from the master configures the MAX98091's internal register address pointer. The pointer tells the MAX98091 where to write the next byte of data. An acknowledge pulse is sent by the MAX98091 upon receipt of the address pointer data. The third byte sent to the MAX98091 contains the data that is written to the chosen register. An acknowledge pulse from the MAX98091 signals receipt of the data byte. The address pointer autoincrements to the next register address after each received data byte. This autoincrement feature allows a master to write to sequential registers within one continuous frame. The master signals the end of transmission by issuing a STOP condition. Register addresses greater than 0xE7 are reserved. Do not write to these addresses. #### **Read Data Format** Send the slave address with the R/W bit set to 1 to initiate a read operation. The MAX98091 acknowledges receipt of its slave address by pulling SDA low during the 9th SCL clock pulse. A START command followed by a read command resets the address pointer to register 0x00. The first byte transmitted from the MAX98091 is the contents of register 0x00. Transmitted data is valid on the rising edge of SCL. The address pointer autoincrements after each read data byte. This autoincrement feature allows all registers to be read sequentially within one continuous frame. A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read will be from register 0x00. The address pointer can be preset to a specific register before a read command is issued. The master presets the address pointer by first sending the MAX98091's slave address with the R/W bit set to 0 followed by the register address. A REPEATED START condition is then sent followed by the slave address with the R/W bit set to 1. The MAX98091 then transmits the contents of the specified register, and the address pointer autoincrements after transmitting the first byte. The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not acknowledge from the master and then a STOP condition. Figure 52 illustrates the frame format for reading one byte from the MAX98091. Figure 53 illustrates the frame format for reading multiple bytes from the MAX98091. Figure 52. Reading One Byte of Data from the MAX98091 Figure 53. Reading n-Bytes of Data from the MAX98091 # **Applications Information** # **Typical Application Circuits** Figures 54 and 55 are two example application circuits for the device. The external components shown are the minimum required for the device to operate. Additional application specific components might be required. Figure 54. Typical Application Circuit with Analog Microphone Inputs and Receiver Output Figure 55. Typical Application Circuit with Digital Microphone Input and Stereo Line Outputs # Startup/Shutdown Register Sequencing To ensure proper device initialization and minimal click-and-pop, program the devices control registers in the correct order. To shut down the device, simply set $\overline{SHDN} = 0$ . Table 95 details an example startup sequence for the device. To minimize click and pop on the analog output drivers (headphones, speakers, receiver, and line outputs), the output drivers should be powered using the following sequence: - Prior to powering the device (SHDN = 0) and before enabling the outputs, the output driver mute(s) should be enabled and the PGA gain(s) should be set to their lowest setting. - 2) After all configuration settings are complete, power up the device (SHDN = 1). - 3) Enable any analog outputs that are part of the desired configuration. - 4) Disable the mute on each respective analog output. 5) If volume smoothing is disabled (Table 81), ramp the volume up, one register step at a time, from the minimum setting until the desired volume (gain) is reached (this sequence is part of the example in Table 95). If volume smoothing is enabled, this sequence is automatically implemented and the desired volume (gain) can be programmed in a single step. While many configuration options and settings can be changed while the device is operating (\$\overline{SHDN}\$ = 1), some settings should only be adjusted with the device in shutdown (\$\overline{SHDN}\$ = 0). Table 96 lists the registers and bits that should not be changed during active operation. Changing these settings during normal operation (\$\overline{SHDN}\$ = 1) can compromise device stability and performance specifications. All external clocks (MCLK in master mode and MCLK, LRCLK, and BCLK in slave mode) must be running and stable before the device is taken out of shutdown. If the clocks are enabled or changed while the device is active (not in shutdown) phase errors and audible glitches may be introduced. **Table 95. Detailed Device Startup Sequence** | SEQUENCE | DESCRIPTION | REGISTERS | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------| | 1 | Set SHDN = 0 | 0x45 (Default POR State) | | 2 | Configure Clocks (also enable all external clocks) | 0x1B to 0x21 | | 3 | Configure Digital Audio Interface (DAI) | 0x22 to 0x25 | | 4 | Configure Digital Signal processing (DSP) | 0x17 to 0x1A, 0x26 to 0x28, 0x33 to 0x36, 0x41 | | 5 | Load Coefficients | 0x46 to 0xBD | | 6 | Configure Power and Bias Mode | 0x42 to 0x44 | | 7 | Configure Analog Mixers | 0x0D, 0x15, 0x16, 0x29, 0x2A, 0x2B, 0x2E, 0x2F, 0x37, 0x3A | | 8 | Configure Analog Gain and Volume Controls. To Minimize Click and Pop for Analog Outputs, Enable Mute and Set the Output PGAs to the minimum gain setting. | 0x0E to 0x11, 0x2B to 0x2D, 0x30 to 0x32, 0x38, 0x39, 0x3B, 0x3C | | 9 | Configure Miscellaneous Functions | 0x03, 0x12, 0x13, 0x14, 0x40 | | 11 | Set <b>SHDN</b> = 1 (Power Up) | 0x45 | | 10 | Enable Desired Functions | 0x3D to 0x3F | | 11 | Disable Mute on Analog Output Drivers | 0x2C, 0x2D, 0x31, 0x32, 0x39, 0x3C | | 12 | For all Analog Output Drivers, if Gain Smoothing is Disabled Ramp the Gain up One Volume Step per Write until the Desired Gain is Reached. If it is Enabled, Program the Desired Gain in a Single Step. | 0x30 to 0x32, 0x38,<br>0x39, 0x3B, 0x3C | Table 96. Register Changes that Require SHDN = 0 | DESCRIPTION | REGISTER | |----------------------------------------|--------------------------------| | Clock and DAI Control Registers | 0x04, 0x05, 0x1B to 0x26, 0xC1 | | DAC/ADC Enables (only these bits) | 0x3E, 0x3F | | Bias/DAC/ADC Control | 0x42 to 0x44 | | Digital Signal Processing Coefficients | 0x46 to 0xBD, 0xC3 to 0xD1 | | Digital Microphone Configuration | 0x13, 0x14, 0xC2 | # **Component Selection** #### **AC-Coupling Capacitors** An input capacitor, $C_{IN}$ , in conjunction with the input impedance of the device line inputs forms a highpass filter that removes the DC bias from an incoming analog signal. The AC-coupling capacitor allows the amplifier to automatically bias the signal to an optimum DC level. Assuming very low source impedance (comparatively), the -3dB point of the highpass filter is given by: $$f_{-3dB} = \frac{1}{2\pi \times R_{IN} \times C_{IN}}$$ Choose $C_{\text{IN}}$ such that $f_{\text{-}3dB}$ is well below the lowest frequency of interest. For best audio quality, use capacitors whose dielectrics have low-voltage coefficients, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, can result in increased distortion at low frequencies. If needed, line output AC-coupling capacitor values can be calculated in similar fashion by using the input resistance of the output stage connected to the line output drivers. #### **Charge-Pump Capacitor Selection** Use capacitors with an ESR less than $100m\Omega$ for optimum performance. Low-ESR ceramic capacitors minimize the output resistance of the charge pump. Most surface mount ceramic capacitors satisfy the ESR requirement. For best performance over the extended temperature range, select capacitors with an X7R dielectric. The value of the flying capacitor (connected between C1N and C1P) affects the output resistance of the charge pump. A value that is too small degrades the device's ability to provide sufficient current drive, which leads to a loss of output voltage. Increasing the value of the flying capacitor reduces the charge-pump output resistance to an extent. Above $1\mu F$ , the on-resistance of the internal switches and the ESR of external charge pump capacitors dominate. The holding capacitor (bypassing HPVSS) value and ESR directly affect the ripple at HPVSS. Increasing the capacitor's value reduces output ripple. Likewise, decreasing the ESR reduces both ripple and output resistance. Lower capacitance values can be used in systems with low maximum output power levels. See the Output Power vs. Load Resistance graph in the *Typical Operating Characteristics* section for more information. # Filterless Class D Speaker Operation Traditional Class D amplifiers require an output filter to recover the audio signal from the amplifier's output. The filters add cost, increase the solution size of the amplifier, and can decrease efficiency and THD+N performance. The traditional PWM scheme uses large differential output swings (2 x SPKVDD peak to peak) and causes large ripple currents. Any parasitic resistance in the filter components results in a loss of power, lowering the efficiency. For typical applications (such as handsets, tablets, etc.) where the trace length from driver the speaker is short and low impedance, the device does not require an output filter. The device relies on the inherent inductance of the speaker coil and the natural filtering of both the speaker and the human ear to recover the audio component of the square-wave output. Eliminating the Class D output filter results in a smaller, less costly, and more efficient solution. In cases where the trace/wire length is long, and/or series resistance/inductance is high, an output LC filter might be required. In such a case, if the nominal impedance of the load is not constant over the entire audio band, a Zobel (impedance matching) circuit might be required. Because the frequency of the IC's output is well beyond the bandwidth of most speakers, voice coil movement due to the square-wave frequency is very small. Although this movement is small, a speaker not designed to handle the additional power can be damaged. For optimum results, use a speaker with a series inductance > $10\mu H$ . Typical $8\Omega$ speakers exhibit series inductances in the $20\mu H$ to $100\mu H$ range. # **EMI Considerations and Optional Ferrite Bead Filter** Reducing trace length minimizes radiated EMI. On the PCB, route SPKLP/SPKLN and SPKRP/SPKRN as differential pairs with the shortest trace lengths possible. This minimizes trace loop area, and thereby, the inductance of the circuit. If filter components are used on the speaker outputs, minimize the trace length from any ground tied passive components to SPK\_GND to further minimize radiated EMI. In applications where speaker leads/wires are long (exceeding approximately 12in), additional EMI suppression can be achieved by using a filter constructed from a ferrite bead and a capacitor to ground (Figure 56). Use a ferrite bead with low DC resistance, high frequency (> 600MHz) impedance between $100\Omega$ and $600\Omega$ , and rated for at least 1A. The capacitor value varies based on the ferrite bead chosen and the actual speaker lead length. Select a capacitor less than 1nF with the value based upon optimizing EMI performance. # **RF Susceptibility** GSM radios transmit using time-division multiple access (TDMA) with 217Hz intervals. The result is an RF signal with strong amplitude modulation at 217Hz and its harmonics that is easily demodulated by audio amplifiers. The device is designed specifically to reject RF signals; however, PCB layout has a large impact on the susceptibility of the end product. In RF applications, improvements to both layout and component selection decreases the susceptibility to RF noise and prevent RF signals from being demodulated into audible noise. Trace lengths should be kept below 1/4 of the wavelength of the RF frequency of interest. Minimizing the trace lengths prevents them from functioning as antennas and coupling RF signals into the device. The wavelength ( $\lambda$ ) in meters is given by: $\lambda$ = c/f, where c = 3 x 108 m/s, and f = the RF frequency of interest. Route audio signals on inner layers of the PCB to allow ground planes above and below to shield them from RF Figure 56. Optional Class D Ferrite Bead Filter Figure 57. Optional Class H Output Filter interference. Ideally the top and bottom layers of the PCB should primarily be ground planes to create effective shielding. Additional RF immunity can also be obtained by relying on the self-resonant frequency of capacitors, as it exhibits a frequency response similar to a notch filter. Depending on the manufacturer, 10pF to 20pF capacitors typically exhibit self-resonance at RF frequencies. These capacitors, when placed at the input pins, can effectively shunt the RF noise at the inputs of the device. For these capacitors to be effective, they must have a low-impedance, low-inductance path to the ground plane. Avoid using micro vias to connect to the ground plane as these vias do not conduct well at RF frequencies. At the Headphone outputs, additional RFI can be achieved by using series ferrite beads and capacitors to ground (Figure 57). Figure 58. PCB Breakout Routing Example for WLP Package #### Supply Bypassing, Layout, and Grounding Proper layout and grounding are essential for optimum performance. When designing a PCB layout, partition the circuitry so that the analog sections of the device are separated from the digital sections. This ensures that the analog audio traces are not routed near digital traces. Use a large continuous ground plane on a dedicated layer of the PCB to minimize loop areas. Connect AGND, DGND, and HPGND directly to the ground plane using the shortest trace length possible. Proper grounding improves audio performance, minimizes crosstalk between channels, and prevents any digital noise from coupling into the analog audio signals. Ground the bypass capacitors on MICBIAS, BIAS and REF directly to the ground plane with minimum trace length. Also be sure to minimize the path length to AGND, and bypass AVDD directly to AGND. Connect all digital I/O termination to the ground plane with minimum path length to DGND, and bypass DVDD and DVDDIO directly to DGND. Place the capacitor between C1P and C1N as close as possible to the device to minimize trace length from C1P to C1N. Inductance and resistance added between C1P and C1N reduce the output power of the headphone amplifier. Bypass HPVDD, CPVDD and CPVSS with capacitors located close to the pin with short trace lengths to HPGND. Close decoupling of CPVDD and CPVSS minimizes supply ripple and maximizes output power from the headphone amplifier. HPSNS senses ground noise on the headphone jack and adds the same noise to the output audio signal, thereby making the output (headphone output, ground) noise free. Connect HPSNS to the headphone jack shield to ensure accurate pickup of headphone ground noise. Bypass SPKVDD to SPK\_GND with the shortest trace length possible and connect SPKLP, SPKLN, SPKRP, and SPKRN to the stereo speakers using the shortest traces possible. If filter components are used on the speaker outputs, be sure to locate them as close as possible to the device to ensure maximum effectiveness. Route microphone signals from the microphone to the device as a differential pair, ensuring that the positive and negative signals follow the same path as closely as possible with equal trace length. When using single-ended microphones or other single-ended audio sources, ground the negative microphone input as near to the audio source as possible and then treat the positive and negative traces as differential pairs. An evaluation kit (EV Kit) is available to provide an example layout. The EV Kit allows quick setup of the device and includes easy-to-use software allowing all internal registers to be controlled. # **Recommended PCB Routing** The IC uses a 56-bump Wafer level package (WLP) package. Figure 58 provides an example of how to connect to all active bumps using 3 layers of the PCB. To ensure uninterrupted ground returns, use layer 2 as a connecting or dog-bone layer between layer 1 and layer 3, and flood the remaining area with a copper ground plane. # **Unused Pins** Table 97 shows how to connect the devices unused pins when circuit blocks are disabled. If the system is extremely noisy or there is a concern that unused analog inputs might be enabled, then alternatively unused analog audio inputs can be AC coupled to AGND (if component cost and area allow it). # **WLP Applications Information** For the latest application details on WLP construction, dimensions, tape carrier information, PCB techniques, bump-pad layout, and recommended reflow temperature profile, as well as the latest information on reliability testing results, refer to the *Application Note 1891: Wafer-Level Packaging (WLP) and Its Applications*. Figure 59 shows the dimensions of the WLP balls used on this device. Figure 59. WLP Package Ball Dimensions # **Table 97. Unused Pin Connections** | PIN NAME | CONNECTION | PIN NAME | CONNECTION | | |----------|----------------------|----------------------------|----------------|--| | SUPPL | Y PLANES | ANALOG AUDIO OUTPUTS | | | | AVDD | Always connect | HPL | Unconnected | | | AGND | Always connect | HPR | Unconnected | | | HPVDD | Always connect | HPSNS | AGND | | | HPGND | Always connect | SPKLP | Unconnected | | | DVDD | Always connect | SPKLN | Unconnected | | | DVDDIO | Always connect | SPKRP | Unconnected | | | DGND | Always connect | SPKRN | Unconnected | | | | | RCVP / LOUTL | Unconnected | | | SPKVDD | Always connect | RCVN / LOUTR | Unconnected | | | | | DIGITAL AUDIO INTERFACE | | | | SPKLGND | Always connect | SDIN | DGND | | | SPKRGND | Always connect | SDOUT | Unconnected | | | CHAR | GE PUMP | MCLK | Always connect | | | CPVDD | Unconnected | LRCLK | DGND | | | CPVSS | Unconnected | BCLK | DGND | | | C1P | Unconnected | I <sup>2</sup> C INTERFACE | | | | C1N | Unconnected | SCL | Always connect | | | ANALOG A | UDIO INPUTS | SDA | Always connect | | | IN1/DMD1 | Unconnected | ĪRQ | Unconnected | | | IN2/DMC1 | IN2/DMC1 Unconnected | | HER | | | IN3 | Unconnected | MICBIAS | Unconnected | | | IN4 | Unconnected | JACKSNS | Unconnected | | | IN5/DMD2 | Unconnected | BIAS | Always connect | | | IN6/DMC2 | Unconnected | REF | Always connect | | # **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------|----------------|-------------| | MAX98091EWN+T | -40°C to +85°C | 56 WLP | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. # **Chip Information** PROCESS: CMOS # **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND PATTERN | |---------|----------|---------|--------------------------------| | TYPE | CODE | NO. | NO. | | 56 WLP | W563D3-1 | 21-0672 | Refer to Application Note 1891 | T = Tape and reel. # **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|-----------------|------------------| | 0 | 5/13 | Initial release | _ | FlexSound and DirectDrive are registered trademarks of Maxim Integrated Products, Inc. For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.