# FDD spindle motor driver BA6482AK The BA6482AK is an FDD spindle motor driver that employs a 3-phase, full-wave, soft switching drive system. This high-performance IC contains a digital servo, an index amplifier, and a power save circuit. ## Applications Floppy disk drives ### Features - 1) 3-phase, full-wave, soft switching drive system. - 2) Digital servo circuit. - 3) Power save circuit. - 4) Hall power supply switch. - 5) Motor speed changeable. - 6) Index amplifier. # ●Absolute maximum ratings (Ta=25℃) | Parameter | Symbol | Limits | Unit | | |-----------------------|--------|----------------------|------|--| | Power supply voltage | Vcc | 7 | ٧ | | | Power dissipation | Pd | 400* | mW | | | Operating temperature | Topr | -25~ <del>+</del> 75 | °C | | | Storage temperature | Tstg | <b>−55∼</b> +125 | ° | | | Output current | Іомах. | 1000 | mA | | <sup>\*</sup> Reduce power by 4 mW for each degree above 25°C. # ●Recommended operating conditions (Ta=25°C) | | _ | | | | | |----------------------|--------|------|------|------|------| | Parameter | Symbol | Min. | Тур. | Max. | Unit | | Power supply voltage | Vcc | 2.6 | | 6.5 | ٧ | 7828999 0018205 9TO **=** ROHM <sup>\*</sup> Single unit # Block diagram # Pin description | Pin No. | Pin name | Function | | | | |---------|-----------------------------|-----------------------------------------------------------|--|--|--| | 1 | TSW | Reference timing pulse output | | | | | 2 | SDO | Speed discriminator output; error amplifier input | | | | | 3 | CNF | Current sensing amplifier output (for phase compensation) | | | | | 4 | Rsb | Output base current sensing pin | | | | | 5 | Rne | Driver power supply (current sensing pin) | | | | | 6 | B <sub>1</sub> | Preamplifier output 1 | | | | | 7 | <b>A</b> 1 | Motor output 1 | | | | | 8 | B <sub>2</sub> | Preamplifier output 2 | | | | | 9 | <b>A</b> 2 | Motor output 2 | | | | | 10 | Вз | Preamplifier output 3 | | | | | 11 | Аз | Motor output 3 | | | | | 12 | GND | GND | | | | | 13 | H <sub>3</sub> + | Hall input amplifier 3 input (+) | | | | | 14 | H <sub>3</sub> <sup>-</sup> | Hall input amplifier 3 input (-) | | | | | 15 | H <sub>2</sub> + | Hall input amplifier 2 input (+) | | | | | 16 | H <sub>2</sub> <sup>-</sup> | Hall input amplifier 2 input (-) | | | | | 17 | H <sub>1</sub> + | Hall input amplifier 1 input (+) | | | | | 18 | H <sub>1</sub> | Hall input amplifier 1 input (-) | | | | | 19 | IDX+ | Index amplifier input (+) | | | | | 20 | IDX- | Index amplifier input (-) | | | | | 21 | H-GND | Hall device bias switch (GND) | | | | | 22 | FGin <sup>+</sup> | FG amplifier input (+) | | | | | 23 | FGin <sup>-</sup> | FG amplifier input (-) | | | | | 24 | FGout | FG amplifier output | | | | | 25 | ST/SP | Start/stop pin | | | | | 26 | OSC2 | Oscillator input | | | | | 27 | OSC1 | Oscillator output | | | | | 28 | SC | Speed control | | | | | 29 | Vcc | Signal power supply | | | | | 30 | TOUT | Mono/multi timing output | | | | | 31 | TIO | Timing integrator output | | | | | 32 | TII | Timing integrator input | | | | Fig.10 Vcc \$18k (Typ.) 30 Fig.14 7828999 0018209 546 19 0018209 546 **= ROHM** ●Electrical characteristics (Unless otherwise noted, Ta=25°C, Vcc=5V) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |-----------------------------------------------|--------------------------------|-------------|------------|-------------|------|-------------------------------| | Circuit current 1 | icc1 | - | 18 | 26 | mA | Operating mode | | Circuit current 2 | lcc2 | _ | _ | 3 | μА | Standby mode | | Hall in-phase input voltage range | VHB | 1.5 | _ | Vcc<br>-0.5 | v | | | Hall amplifier input voltage sensitivity | VHin | 40 | _ | | V | Differential input | | Output saturation voltage | Vsat | _ | 0.17 | 0.24 | mVpp | lout=350mA Low-side | | Preamplifier maximum output current | lopre | 40 | 60 | 100 | mA | | | Current limiter voltage | Vcl | 130 | 160 | 190 | mV | RNF=0.5Ω | | Speed discriminator HIGH level output current | IDH | 14 | 20 | 26 | μΑ | | | Speed discriminator LOW level output current | IDL | 14 | 20 | 26 | μΑ | | | FG amplifier gain | GFG | 39 | 42 | 45 | dΒ | | | Speed discriminator minimum input | VFGmi | 2.0 | _ | _ | mVpp | FG amplifier input conversion | | Speed discriminator noise margin | VFGnm | | _ | 0.5 | mVpp | FG amplifier input conversion | | Control input gain | GErr | -14 | -11 | <b>—7.5</b> | dB | R <sub>NF</sub> =0.5Ω | | Oscillator frequency | fOSC | _ | 1000 | 1100 | kHZ | | | Oscillator frequency precision*3 | △fOSC | -0.2 | _ | 0.2 | % | fosc=1000kHz | | Start/stop voltage, HIGH | VssH | Vcc<br>-1.0 | <u>—</u> : | Vcc | v | Standby mode | | Start/stop voltage, LOW | VssL | 0.0 | _ | Vcc<br>-2.0 | ٧ | Operating mode | | Speed switching voltage, HIGH | VscH | 2.0 | _ | Vcc | V | Synchronized at fre = 360 Hz | | Speed switching voltage, LOW | VscL | 0.0 | _ | 1.0 | V | Synchronized at frg = 300 Hz | | Hall bias saturation voltage | VHGND | _ | 1.7 | 1.9 | ٧ | 10 mA sink current | | Timing in-phase input voltage range | VBT | 1.5 | _ | Vcc<br>-0.7 | V | | | Timing offset voltage | VosT | <b>-</b> 5 | 0 | 5 | mV | | | Timing input hysteresis 1 | VhyT1 | 10 | 20 | 30 | mV | | | Timing input hysteresis 2 | VhyT2 | -30 | -20 | -10 | mV | | | Delay timing 1 | T₁ | 1.80 | 2.00 | 2.20 | mSEC | 300 rpm | | Delay timing 2 | T <sub>2</sub> | 1.50 | 1.67 | 1.83 | mSEC | 360 rpm | | Delay timing ratio | T <sub>1</sub> /T <sub>2</sub> | 1.15 | 1.20 | 1.25 | | | | Timing output pull-up resistance | RT | 12 | 18 | 24 | kΩ | | | Timing output LOW level voltage | VolT | - | 0.2 | 0.4 | ٧ | 1.0 mA sink current | <sup>\*3</sup> This precision indicates the deviation observed within the same ceramic oscillator. **--** 7828999 0018210 268 **--** ### Circuit operation ### (1) Motor drive circuits The motor drive employs a 3-phase, full-wave, soft witching current drive system, in which the rotor position is sensed by Hall devices. The motor drive current is sensed by a small resistor (R<sub>NF</sub>). The total drive current is controlled and limited by sensing the voltage developed across this resistor. The motor drive circuit consists of Hall amplifiers, an amplitude control circuit, a driver, an error amplifier, a current feedback amplifier, and a saturation prevention amplifier (Fig. 15). The waveforms of different steps along the signal path from the Hall devices to the motor driver output are shown in Fig. 16. The Hall amplifiers receive the Hall device voltage signals as differential inputs. Next, by deducting the voltage signal of Hall device 2 from the voltage signal of Hall device 1, current signal H1, which has a phase 30 degrees ahead of Hall device 1, is created. Current signals H2 and H3 are created likewise. The amplitude control circuit then amplifies the H1, H2, and H3 signals according to the current feedback amplifier signal. Then, drive current signals are produced at A1, A2, and A3 by applying a constant magnification factor. Because a soft switching system is employed, the drive current has low noise and a low total current ripple. The total drive current is controlled by the error amplifier input voltage. The error amplifier has a voltage gain of about $-11\,\text{dB}$ (a factor of 0.28). The current feedback amplifier regulates the total drive current, so that the error amplifier output voltage (V1) becomes equal to the VRNF voltage, which has been voltage-converted from the total drive current through the RNF pin. If V1 exceeds the current limiter voltage (VcI), the constant voltage VcI takes precedence, and a current limit is provided at the level of VcI/RNF. The current feedback amplifier tends to oscillate because it receives all the feedback with a gain of 0dB. To prevent this oscillation, connect an external capacitor to the C<sub>NF</sub> pin for phase compensation and for reducing the high frequency gain. ### (2) Speed control circuit The speed control circuit is a non-adjustable digital servo system that uses a frequency locked loop (FLL). The circuit consists of an 1/2 frequency divider, an FG amplifier, and a speed discriminator (Fig. 17). An internal reference clock is generated from an exter- nal clock signal input. The 1/2 frequency divider reduces the frequency of the OSC signal. The FG amplifier amplifies the minute voltage generated by the motor FG pattern and produces a rectangular-shaped speed signal. The FG amplifier gain (GFG=42dB, typical) is determined by the internal resistance ratio. For noise filtering, a high-pass filter is given by C3 and a resistor of 1.6k $\Omega$ (typical), and a low-pass filter is given by C4 and a resistor of 200k $\Omega$ (typical). The cutoff frequencies of high-pass and low-pass filters (fH and fL, respectively) are given by : $$f_{H} = \frac{1}{2 \pi \times 1.6 k \Omega \times C3} \quad f_{L} = \frac{1}{2 \pi \times 200 k \Omega \times C4}$$ The C3 and C4 capacitances should be set so as to satisfy the following relationship: fH<fFG<fL where from is the FG frequency. Note that the FG amplifier inputs have a hysteresis. The speed discriminator divides the reference clock and compares it with the reference frequency, and then outputs an error pulse according to the frequency difference. The motor rotational speed N is given by: $$N=60 \cdot \frac{f_{osc}}{n} \cdot \frac{1}{z} (1)$$ fosc is the reference clock frequency. n is (speed discriminator count)×2, Z is the FG tooth number. The discriminator count depends on the speed control pin voltage. | Speed control pin | Count | | | | |-------------------|-------|--|--|--| | Н | 1388 | | | | | L | 1666 | | | | The integrator flattens out the error pulse of the speed discriminator and creates a control signal for the motor drive circuit (Fig. 18). ### (3) Index amplifier The index amplifier receives the Hall device signals as differential inputs and amplifies the signals. The inputs have a hysteresis. The delay time can be set arbitrarily in the delay circuit with the external constants. 7828999 0018211 1T4 📟 ### (4) Other circuits ### · Start/stop circuit The start / stop circuit puts the IC to the operational state when the control pin is LOW, and to the standby state (circuit current is nearly zero) when the control pin is HIGH. The Hall device bias switch, which is linked to the start / stop circuit, is turned off during the standby state, so that the Hall device current is shut down. ### · Thermal shutdown circuit This circuit shuts down the IC currents when the chip junction temperature is increased to about 170°C (typical). The thermal shutdown circuit is deactivated when the temperature drops to about 140°C (typical). # Circuit operation Fig.15 Motor drive circuit Fig.18 Control signal waveforms . 7828999 0018213 T77 **■ ROHM** # Application example Fig.19 **■** 7828999 0018214 903 **■** 622 ROHIT ### (1) Thermal shutdown circuit This thermal shutdown circuit shuts down all the IC currents when the chip junction temperature is increased to about 170°C (typical). The circuit is deactivated when the temperature drops to about 140°C (typical). ### (2) Hall device connection Hall devices can be connected in either series or parallel. When connecting in series, care must be taken not to allow the Hall output to exceed the Hall commonmode input range. # (3) Hall input level Switching noise may occur if the Hall input voltage (13~18 pin) is too high. Differential inputs of about 100mV (peak to peak) are recommended. ### (4) Ceramic oscillator external constants The appropriate external constants vary with ceramic oscillator types. Consult with the ceramic oscillator manufacturer when determining the constants. ### (5) Oscillator external input An external clock can be directly input to the IC from OSC2 (26 pin) without a coupling capacitor. Leave OSC1 (27 pin) open in this case. The OSC2 voltage should be more than the Vcc voltage and less than the ground voltage. (6) Relationship between the Hall input signal and the motor output signal The 3-phase Hall input signal is amplified by the amplifier, and further amplified and combined in the matrix circuit. The signal is then converted to current in the amplitude control circuit and sent to the output driver to provide the motor drive current. The phase of the motor output signal is 30 degrees ahead of the phase of the Hall input signal. (7) Although the quality of this IC is rigorously controlled, the IC may be destroyed when the supply voltage or the operating temperature exceeds its absolute maximum rating. Because short mode or open mode cannot be specified when the IC is destroyed, be sure to take physical safety measures, such as fusing, if any of the absolute maximum ratings might be exceeded. ### Electrical characteristic curves Fig.20 Power dissipation curve Fig.21 Circuit current vs. supply voltage Fig.22 Output saturation voltage vs. output current 7828999 0018215 84T ROHM Fig.23 RNF voltage vs. control input voltage # ●External dimensions (Units: mm) 7828999 0018216 786