# 64-Mbps Single Chip Read Channel # HITACHI Preliminary 1st. Edition December 1995 ### Description The HD153036TF is fully integrated single-chip Data Channel LSI for high performance magnetic disk drives. Function blocks include the automatic gain control (AGC) circuit, pulse detector, programmable filter, 4-burst servo demodulator, write clock synthesizer, data synchronizer, and 1,7RLL ENDEC with programmable write precompensation circuit. This LSI supports from 24 Mbit/s to 64 Mbit/s data rate, and can be ultilized for either single or multiple zone recording. The HD153036TF is fabricated in HITACHI 1-3 $\mu m$ Hi-BiCMOS process technology which yields a high performance device at low power consumption. In power down mode, power consumption is reduced to 5 mW. #### **General Features:** - 24 to 64 Mbit/s data transfer rate. - A serial port for register access. - User-selectable single zone recording or multiple zone recording options. The following are programmable for multiple zone recording: VCO center frequency (64 settings), Read-PLL loop filter dumping factor, charge pump current levels (16 settings), active filter cut-off frequency for servo and data modes (128 settings). - Power Management system (Servo = 400mW, Idle = 50mW, Sleep = 5mW) - Selectable 1 bit serial or 2 bits parallel NRZ bus. - Power consumption is at 770 mW typical. - A single 5 V supply is required. - This type 64 pin TQFP package (1.2 mm height) #### Read Pulse Detector & Servo Functions: - Built-in AGC amplifier for stable operation in spite of varying media and head characteristics. - AGC amplifier gain can be set to zero during writing. - Fast AGC attack can be accomplished with RX function. - AGC input's short time can be controlled by internal time and register. - 4-burst servo circuit (peak-hold) with buffer amps. - · Servo reference voltage output. - · Servo charging speed can be controlled by register. ## **Programmable Filter:** - Programmable cut-off frequency of 6 to 24 MHz. - Cut-off frequency and boost level can be set independently for servo and data mode. - 7th order Bessel filter. - ±10 % cut-off (fc) accuracy. - ±3 % group delay variation. (0.2 fc to fc) #### Write Clock Synthesizer: - On-chip frequency synthesizer generates write clock. (fmax./fmin. = 2.67) - Independent M and N divide by registers. - Unlock detect function. - VCO center frequency matched to data synchronizer. - VCO center frequency accuracy is within ±10 %. ## **Synchronizer:** - High-speed acquisition can be accomplished with highly stable reproduction by switching between normal-gain and high-gain modes, and by switching loop filter constants.(6 NRZ bytes typ. acquisition time) - Dual-mode phase detector compares both phase and frequency to ensure a wide capture range. - VCO center frequency accuracy is within ±10 %. #### Data Separator: - Window center accuracy is $0 \pm 1.5$ ns. - · Programmable window shift control. - Window monitoring functions. #### **Encoder/Decoder:** - IBM 1,7RLL code. - 1 bit serial or 2 bits parallel NRZ bus. - 1,7 data to be written to disk can be programmed to be differential pseudo-ECL or TTL pair for high speed transfer without timing error. - On chip write precompensation function with programmable delay line. ## Pin Arrangement # **Block Diagram** ## **Pin Functions** | Pin Name | Pin No. | Туре | Function | |---------------------------------|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RINX<br>RINY | 62<br>63 | Differential<br>input | Differential input lines for the read signal from the recording medium. | | AGCOUTY<br>AGCOUTY | 59<br>58 | Differential<br>output | Differential output lines for monitor from the AGC amplifier. The outputs are open-emitter type and would need external 3.9 k $\Omega$ pull down resistors. | | CRD0 | 56 | External component required | The charge/discharge current output line for the AGC control circuit. | | FILOUTX<br>FILOUTY | 47<br>46 | Differential<br>output | Differential output line from Active Filter. Connect to AGCINX, Y through bypass capacitors. | | DIFOUTX<br>DIFOUTY | 50<br>49 | Differential<br>output | Differential output line from Active Filter. Connect to LININX, Y through bypass capacitors. | | AGCINX<br>AGCINY | 53<br>54 | Differential<br>input | Differential input lines to the AGC output amplitude detector. Connect to FILOUTX/Y outputs of the Active Filter with bypass capacitors. | | LININX<br>LININY | 51<br>52 | Differential<br>input | Differential input lines for the zero-crossing comparator. Normally connect to DIFOUTX/Y of the Active Filter with bypass capacitors. | | RREF | 60 | External<br>component<br>required | Connect to a resistor to set the reference current for the Active Filter's DAC. | | CPF1<br>CPF1<br>CPF2<br>CPF2 | 42<br>41<br>39<br>40 | External component required | Current output to the external loop filter for read PLL. | | RWAJ | 43 | External component required | Connect to a resistor to set the half window delay. | | RFC | 38 | External component required | Connect to a resistor to set the center frequency of the VCO in the decode clock generator's VFO. | | RSC | 10 | External component required | Connect to a resistor to set the center frequency of the VCO in the encode clock generator's frequency synthesizer. | | CPS<br>CPS | 8<br>9 | External component required | Current output to an external loop filter for write clock synthesizer. | | OSCCLK<br>(Oscillator<br>clock) | 22 | In (TTL) | Clock synthesizer's reference clock input. The frequency synthesizer generates encode clock frequencies from the input on this line. Data writing is synchronized with the encode clock. When not reading data, the decode clock generator's VFO is also synchronized to this frequency (1.5 times the data transfer rate). | # Pin Functions (cont) | Pin Name | Pin No. | Туре | Function | | | | |---------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SHORT | 29 | In (TTL) | When this terminal is "L", RINX and RINY are shorted together. This short timing can be generated both by the internal short pulse generate circuit or direct input by this pin. | | | | | RX | 23 | In (TTL) | TTL-level input that switches the AGC loop on or off. When RX signal turn Low to High, AGC gain starts from maximum gain. HD153039TF has internal automatic RX pulse generate circuit. | | | | | | | | RX input AGC loop | | | | | | | | High AGC loop closed | | | | | | | | Low AGC loop open | | | | | AGCHOLD | 31 | In (TTL) | TTL-level input that locks the AGC amplifier gain. When AGCHOLD goes High, the gain is locked at its immediately preceding value. | | | | | SERVO | 19 | In (TTL) | "H": Servo mode, "L": Read mode. In the servo mode, "FCS" register set the A/F's cut-off frequency and GSH/GSLS register set the gate slice level. In the read mode, "FCR" register set the A/F's cut-off frequency and GSH/GSLR register set the gate slice level. | | | | | OUT0, OUT1,<br>OUT2, OUT3 | 3, 4,<br>5, 6 | Analog<br>outputs | Servo burst's peak and hold outputs. Connect to A/D converter. Holding capacitors resides inside the chip with buffered outputs. | | | | | VRT | 2 | Analog<br>outputs | Servo reference (maximum) voltage output. | | | | | CHA | 21 | In (TTL) | The sampling control signal for Servo Peak/Hold circuit (TTL level). Position signal is sampled by CHA = "L". | | | | | DUMP | 20 | In (TTL) | The discharge control signal of Servo Peak/Hold circuit (TTL level). DUMP = "L" is for discharge. | | | | | PDRD | 27 | Out (TTL) | Output line for the data read from disk as reshaped into digital data by the read pulse detector. When SERVO (pin19) goes high, PDRD outputs read data pulse. When SERVO goes low, PDRD is disable. | | | | | WG | 36 | In (TTL) | Write gate input signal. Set this pin high during writing. | | | | | RG<br>(Read Gate) | 30 | In (TTL) | High level at this input selects read mode. This signal switches the clock for counters and internal circuits, and begins phase synchronization of the decode clock generator's VFO with the 1-7 decode data. | | | | | NRZRD/ <b>W</b> D1 | 26 | In/Out<br>(TTL) | The parallel data I/O pin of NRZ signal. | | | | | NRZRD/WD0 | 25 | In/Out<br>(TTL) | The parallel data I/O pin of NRZ signal. When the bypass encoder mode, provide the 1-7 write into this pin. Write data will be directory output from 1-7WDOUT and 1-7WDOUT. | | | | # Pin Functions (cont) | Pin Name | Pin No. | Туре | Function | |--------------------------------------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RRCLK | 24 | Out (TTL) | Read reference clock output (TTL level). At read time, this pin provides a clock which is synchronized with the converted NRZRD signal. This controller should read NRZRD by this clock. Other than read mode, reference clock is provided to disk controller. | | 1-7WDOUT<br>1-7WDOUT<br>(Write data<br>outputs) | 35<br>34 | Out<br>(TTL/ECL) | 1-7 RLL Write Data Differential Output. Pseudo ECL/TTL are available by bit 0 of register "\$h14". When this bit is "H", these outputs are ECL. When this bit is "L", these outputs are TTL. These pin provide the 1-7 write data that goes to the Read/Write amplifier after the write pre-compensation. When WG goes high, 1-7WDOUT and 1-7WDOUT pin are in the output mode. | | RESET | 12 | In (TTL) | Low input initializes internal logic circuits and registers. | | RSENA | 13 | In (TTL) | This active low input selects the device and enables the serial port. | | SCLK | 14 | In (TTL) | This is the serial clock sent in by the hard disk controller or other ASIC device. For either read or write transfer, a 16 clock burst is required for proper operation. Data is latched in during write or sent out during read at the rising edge of the SCLK. | | SDATA | 15 | In/Out<br>(TTL) | Data is transmitted in 16-bit packet MSB first. The first 2 bits is used to determine the read or write mode, the next 5 bits are for the register address, followed by 1 "Don't Care" bit, then the last 8 bits are for the Write or Read Data. | | IDLE | 18 | In (TTL) | The input is used in combination with the two mode bits in the PCN register to reduce power consumption in the Idle mode. When PCN = 00, device is in the R/W normal mode, all circuits are ON. When PCN = 11, device is in the Sleep mode, all circuits are OFF except the I/O and register. When PCN = 10, then depending on the logic level of the IDLE pin; if it is High, then chip is in the Idle mode and all circuits are OFF except for the I/O, register, and the bias circuit's; if it is Low, then the device is in the Servo mode and the I/O, logic, bias circuit's, AGC, Active Filter, Read Pulse Detector, and Servo circuit will be ON with only the RD VFO and the WR synthesizer being OFF. | | TEST1 | 28 | Test pin | Output pin of the test signal. | | DV <sub>CC</sub> 1<br>DV <sub>CC</sub> 2 | 17<br>32 | Power | Digital V <sub>CC</sub> power supply. | | DGND1<br>DGND2 | 16<br>33 | Ground | Digital ground. | | AV <sub>CC</sub> (AF1)<br>AV <sub>CC</sub> (AF2) | 64<br>45 | Power | Analog V <sub>CC</sub> power supplies for active filter. | | AGND(AF1)<br>AGND(AF2) | 61<br>48 | Ground | Analog ground for active filter. | # Pin Functions (cont) | Pin Name | Pin No. | Туре | Function | |------------------------|---------|--------|--------------------------------------------------------------| | AV <sub>CC</sub> (RPD) | 57 | Power | Analog V <sub>CC</sub> power supply for read pulse detector. | | AGND(RPD) | 55 | Ground | Analog ground for read pulse detector. | | AGND(P/H) | 1 | Ground | Analog ground for peak hold. | | AV <sub>CC</sub> (VFO) | 44 | Power | Analog V <sub>CC</sub> power supply for synchronizer. | | AGND(VFO) | 37 | Ground | Analog ground for synchronizer. | | AV <sub>CC</sub> (SYN) | 7 | Power | Analog V <sub>CC</sub> power supply for synthesizer. | | AGND(SYN) | 11 | Ground | Analog ground for synthesizer. | # Registers | Address | Name | Abbreviation | Note | |--------------|------------------------------------------------------------------|---------------------|-----------------------| | 00h | VCO center frequency control register | VFC register | fmax/fmin = 2.67 | | 01h | Read PLL (Synchronizer) charge pump gain control register | NCR register | Normal gain mode | | | Write precompensation delay control register (Value S) | WPS register | | | 02h | Read PLL (Synchronizer) damping factor control register | NDR register | Normal gain mode | | | Write precompensation delay control register (Value L) | WPL register | | | 03h | Read PLL (Synchronizer) charge pump gain control register | HCR register | High gain mode | | | Write precompensation delay control register (Value N) | WPN register | | | 04h | Read PLL (Synchronizer) damping factor control register | HDR register | High gain mode | | | Write precompensation delay control register (Value E) | WPE register | | | 05h | Read PLL (Synchronizer) charge pump gain control register | NCW register | Write clock Ref. mode | | | AGC super discharge time control register. | SLT register | | | 06h | Read PLL (Synchronizer) damping factor control register | NDW register | Write clock Ref. mode | | | AGC amp. internal short time control register. | SHT register | | | 07h | Write PLL charge pump gain control register | NCS register | | | | Internal RX time control register | RXT register | | | 08h | Pre-Scaler of write clock synthesizer control register (Value M) | PSM register | | | 09h | Divider of write clock synthesizer control register (Value N) | PSN register | | | 0 <b>A</b> h | Decode window adjustment register | WAJ register | | | 0Bh | Half window delay adjustment register | WTS register | | | | Unlock detect sensitivity control register | ULD register | | | 0Ch | AGC amplitude setting register | ADSL register | | | | AGC Det. charge/discharge ratio setting register | DSL register | | | | AGC Det. charge/discharge current control register | ASL register | | | 0Dh | Filter cut-off frequency control register (Read mode) | FCR register | fc = 6 to 24 MHz | | 0Eh | Filter cut-off frequency control register (Servo mode) | FCS register | fc = 6 to 24 MHz | | 0Fh | Filter boost level control register (Read mode) | BLR register | 0 to 10 dB | | 10h | Filter boost level control register (Servo mode) | BLS register | 0 to 10 dB | | 11h | High pass filter cut-off frequency control register | HPF register | | | | High pass filter pre-amp gain control register | PAG register | | | 12h | Gate slice low-level setting register (Read mode) | GSLR register | | | | Gate slice low-level setting register (Servo mode) | GSLS register | | | 13h | PDRD pulse width control register | P <b>W</b> register | | | | PDRD output mode select register | PDS register | | # Registers (cont) | Address | Name | <b>Abbreviation</b> | Note | |---------|--------------------------------------------------|---------------------|-------------------| | 14h | 1-7 write data output type control bit (ECL/TTL) | WDSEL bit | Pseudo ECL or TTL | | | 1-7 write data 1/2 divide mode select bit | WDDIV bit | | | | Servo circuit's charge rate control bit | PHSEL bit | × 1.0, × 0.8 | | 15h | Negate counter control register | RGN register | | | 16h | Power management control register | PCN register | | | | Gate slice high level setting register | GSH register | | | 17h | Test mode control register | TEST register | | # **Mode Control Register Map** | Address<br>Functions | ВІТ7 | BIT6 | BIT5 | BIT4 | ВІТЗ | ВІТ2 | BIT1 | BIT0 | Resister | |----------------------------|------|------|--------------|------------|-------------------|--------|--------|---------------|-----------------------------------------------| | 0 0 0 0 0<br>PLL | " 0" | " 0" | VFC5* | VFC4 | VFC3 | VFC2 | VFC1 | | FC:Read and Write center | | | | | | | | | | | requency | | 0 0 0 0 1<br>gain | WPS2 | WPS1 | WPS0 | " 0"<br>ch | NCR3*<br>narge | NCR2 | NCR1 | NCR0* | NCR: Normal pump | | mode | | | | | | | | | urrent for read<br>Vrite precomp. | | delay (S) | | | | | | | | | | | 0 0 0 1 0<br>gain | WPL2 | WPL1 | <b>W</b> PL0 | " 0"<br>PL | NDR3*<br>L's | NDR2 | NDR1 | NDR0 N | IDR: Normal damping actor for read | | mode | | | | | | | | WPL: W | | | delay (L) | | | | | | | | | | | 0 0 0 1 1<br>gain | WPN2 | WPN1 | WPN0 | " 0"<br>ch | HCR3*<br>narge | HCR2* | HCR1* | | HCR: High pump urrent for read | | mode | | | | | | | | WPN: W | | | delay (N) | | | | | | | | | or it o | | 0 0 1 0 0<br>gain | WPE2 | WPE1 | WPE0 | " 0"<br>PL | HDR3<br>L's | HDR2 | HDR1* | HDR0* | HDR: High<br>damping<br>actor for read | | mode | | | | | | | | WPE: W | Vrite precomp. | | delay (E) | | | | | | | | ••• | erito procomp. | | 0 0 1 0 1<br>gain | SLT2 | SLT1 | SLT0 | " 0"<br>ch | NCW3*<br>narge | NCW2 | NCW1 | NCW0* | NCW: Nor mal | | mode | | | | | | | | | urrent for Ref. | | discharge | | | | | | | | SLT: A | time | | | CUTO | OUT4 | OUTO | " 0" | NDW3* | NIDUMO | NIDVAG | | etting | | 0 0 1 1 0<br>gain | SHT2 | SHT1 | SHT0 | | L's | NDVV2 | NDW1 | ND <b>W</b> 0 | NDW: Normal<br>damping<br>actor for Ref. mode | | setting | | | | | | | | | GC amp. short time | | 0 0 1 1 1<br>synthesizer's | RXT2 | RXT1 | RXT0 | " 0" | NCS3 | NCS2* | NCS1 | NCS0 N | ICS: Write charge | | - | | | | | | | | | ump current<br>nternal RX pulse | | time setting | | | | | | | | | | | 0 1 0 0 0<br>clock | PSM7 | PSM6 | PSM5 | | PSM3<br>nt hesize | | PSM1 | PSM0 | PSM: Write<br>M | | | | | | | | | | | divid | e value | | |---------------------------|-------------------|--------------|-------|-------------|------------------|--------------|-------|-------|-------|-----------|----------------------------| | 0 1 0 0 1<br>clock | PSN7 | PSN6 | PSN5 | PSN4<br>syr | PSN3<br>It hesiz | PSN2<br>er's | PSN1 | PSN0 | PSN: | | Write | | | | | | • | | | | | divid | le value | | | 0 1 0 1 0<br>window adjus | " 0"<br>t ment | " 0" | WAJ5* | WAJ4 | WAJ3 | WAJ2* | WAJ1 | WAJ | ) | WAJ: | Decode | | 0 1 0 1 1<br>window delay | ULD1<br>adjustmer | ULD0 | WTS5 | WTS4 | WTS3 | WTS2 | WTS1* | WTSC | ) | WTS: | Half | | sensitivity | _ | | | | | | | ULD: | Unlo | ck det ed | t or | | 0 1 1 0 0<br>AGC Loop amp | "0"<br>blitude se | "O"<br>tting | ASL | DSL | ADSL3 | * | ADSL2 | A DSL | 1 | ADSL0 | ADSL: | | | | _ | | | | | | DSL: | AGC | CHG/ DI | SCHG | | ratio | | | | | | | | ASL: | AGC | CHG/ DI | SCHG | | current | | | 41. | | | | | | | | | | 0 1 1 0 1<br>cut-off | " 0" | FCR6 | FCR5* | FCR4* | FCR3 | FCR2 | FCR1 | FCR0 | | fr€ | e filter<br>equency | | | | | | | | | | | for r | ead mo | de | | 0 1 1 1 0<br>cut- of f | AŒ | FCS6 | FCS5* | FCS4* | FCS3 | FCS2 | FCS1 | FCS0 | | | e filter<br>equency<br>ode | | <br>0 1 1 1 1<br>boost | " 0" | " 0" | " 0" | BLR4 | BLR3<br>level | BLR2 | BLR1 | BLR0 | | | e filter<br>for | | | | | | | | | | | r ead | mode | | | 1 0 0 0 0<br>boost | " 0" | " 0" | " 0" | BLS4 | BLS3<br>level | BLS2 | BLS1 | BLS0 | BLS: | Active | e filter<br>for | | | | | | | | | | | serv | o mode | | Note: \* These bits are set "1" when RESET pin is assented. ## **Register Descriptions** #### VCO Center Frequency Control Register (VFC) # Read PLL's Charge Pump Output Current Control Register for Normal Gain Mode (NCR), Write Precompensation Delay Control Register (WPS) # Read PLL's Damping Factor Control Register for Normal Gain Mode (NDR), Write Precompensation Delay Control Register (WPL) # Read PLL's Charge Pump Output Current Control Register for High Gain Mode (HCR), Write Precompensation Delay Control Register (WPN) # Read PLL's Damping Factor Control Register for High Gain Mode (HDR), Write Precompensation Delay Control Register (WPE) Read PLL's Charge Pump Output Current Control Register for Write Clock Reference Mode (NCW), AGC Super Discharge Time Control Register (SLT) # Read PLL's Damping Factor Control Register for Write Clock Reference Mode (NDW), AGC Amp. Input's Short Time Control Register (SHT) ## Write Synthesizer's Charge Pump Current Control Register (NCS), Internal RX Time Control Register (RXT) #### Pre-scaler of the Synthesizer Control Register (PSM) [M value] #### Divide of the Synthesizer Control Register (PSN) [N value] #### Decode Window Adjust Register (WAJ) ## Half Window Delay Adjust Register (WTS), Unlock Detector Sensitivity Control Register (ULD) AGC Loop Amplitude Setting Register (ADSL), AGC DET. Circuit's Charge Discharge Ratio Setting Register (DSL), AGC DET. Circuit's Charge Current Setting Register (ASL) #### Read Mode AF Cut-off Frequency Register (FCR) #### Servo Mode AF Cut-off Frequency Register (FCS) ## Read Mode AF Boost Level Control Register (BLR) #### Servo Mode AF Boost Level Control Register (BLS) High-Pass Filter Cut-off Frequency Control Register (HPF), High-Pass Filter Pre-amp Gain Control Register (PAG) Read Mode Low-Slice Level Register (GSLR), Servo Mode Low-Slice Level Register (GSLS) Read Data Pulse Width Control Register (PWO), Internal Read Data Pulse Width Control Register (PWI), Read Data Polarity Control Register (PDSEL) 1-7WDOUT Output Type Select Bit (WDSEL), 1-7WDOUT Polarity Select Bit (WDPN), 1-7WDOUT Divide Mode Select Bit (WDDIV), NRZ Data Mode Select Bit (NRZSEL), PDRD Output Enable Control Bit (PDE), Servo Circuit's Charge Rate Select Bit (PHSEL) #### **Negate Counter Setting Register (RGN)** ## Read and Servo Mode High-Slice Level Register (GSH) Power Control Register (PCN) #### **Test Mode Control Register** Figure 1 Super Discharge Function of the AGC Control Circuits Figure 2 Short Timing Generate Function Figure 3 RX Pulse Generate Function Figure 4 Read / Write PLL's Block Diagram & Negate Count Function ## Input / Output Impedance of the Read Pulse Detector's Amplifiers #### P/H Circuit for Servo The P/H circuits consists of a full-wave rectifier, sample and hold, followed by a gain stage that drives internal capacitors through switches. Four outputs are made available to enable detection for four channel servo. When, the DUMP signal goes low, all holding capacitors are discharged. Then, the CHA signal is activated producing a succession of four negative pulses. Figure 5 Servo Peak & Hold Circuit Block Diagram #### AGC (Automatic Gain Control) Amplifier Circuit The AGC amplifier is a two-stage differential amplifier. The first stage has variable gain and the second stage has fixed gain. The AGC block consists of the first stages. The output of the active filter (FILOUT and DIFOUT) stage is the second gain stage of the AGC block. Figure 6 AGC Block Diagram The first-stage gain can be controlled in the range from $-\infty$ to approximately 17 dB by an amplitude control signal (VAGC) from the AGC control circuit. The first-stage gain is given by the following formula. $$A_{V} = K_{1} \cdot \left(\frac{1}{1 + \exp(qV_{C} / kT)}\right)$$ $$K_{1} = 7.08$$ $$V_{C} = V_{AGC} - V_{REF}$$ q: Unit electrical charge k: Bolzmann constant T: Absolute temperature The second-stage amplifier within the active filter has fixed gains of 21 dB (at the outputs of FILOUT). The AGC full gain is 79.4 V/V (=38 dB). When bit 7 of register address "01110" (AOE bit) is set to "1", AGCOUTX and AGCOUTY pins can be used to monitor the output of the AGC amplifier. These pins are open emitter type. When monitor them, please terminate to ground by 3.9 k $\Omega$ resistor. Bit 4 of register address "01100" (DSL register) determines the AGC control current ratio. When DSL will be set to "0", Charge: Discharge ratio will be 7 : 1. When DSL will be set to "1", Charge: Discharge ratio will be 28 : 1. Bit 5 of register address "01100" (ASL register) determines charge current of AGC. When ASL will be set to "0", the charge current will be 210 $\mu$ A. When ASL will be set to "1", the charge current will be 420 $\mu$ A. Table 1 Charge, Discharge Current of AGC Amp. vs. ASL, DSL Register | Register | "01100" | |----------|---------| |----------|---------| | ASL | DSL | Charge Current | Discharge Current | | |-----|-----|----------------|-------------------|--| | "O" | "O" | 210 μΑ | 30 μΑ | | | "O" | "4" | 210 μΑ | 7.5 μ <b>A</b> | | | "1" | "O" | 420 μΑ | 60 μ <b>A</b> | | | "4" | "4" | 420 μΑ | 15 μΑ | | The AGC amplifier gain control system is shown in figure 6. The AGC amplifier output is amplified by the post-amplifier then passed through a lowpass filter. The low-pass filter output is connected to the differentiating amplifier, and is also feedback to the AGC control circuit. Here it is compared with reference voltages $V_{SH}$ and $V_{SL}$ that are set internally ( $V_{SL}$ is 50 % of $V_{SH}$ ), then the external capacitor (CRD) are charged or discharged. The charging and discharging of the external capacitor varies the control signal VAGC which directly affects the gain of the AGC amplifier. The final amplitude $V_P$ (of the AGCINX and AGCINY waveforms) in this control system can be calculated from the following equations, assuming sine waveforms: $$T_1 \times Ich = T_2 \times Idis$$ (1) $$T_1 = \left(1 - \frac{2}{\pi} \sin^{-1} \frac{V_{COM} - V_{SH}}{V_P}\right) \times T \tag{2}$$ $$T_2 = \left(1 - \frac{2}{\pi} \sin^{-1} \frac{V_{COM} - V_{SL}}{V_P}\right) \times T$$ (3) From equations (1), (2) and (3): $$\sin^{-1} \frac{V_{\text{COM}} - V_{\text{SH}}}{V_{\text{P}}} - \frac{\text{Idis}}{\text{Ich}} \sin^{-1} \frac{V_{\text{COM}} - V_{\text{SL}}}{V_{\text{P}}}$$ $$= \frac{\pi}{2} \left( 1 - \frac{\text{Idis}}{\text{Ich}} \right)$$ (4) The final amplitude of the AGC amplifier loop is determined mainly by $V_{SH}$ bias level. If appropriate values are set for $V_{SL}$ , Ich and Idis, then from the preceding equations the final differential peak voltage $V_{PDF}$ is: $$V_{PDF} = 4 (V_{COM} - V_{SH}) \times m$$ (5) where m = 1.00 to 1.05 Figure 7 Charge / Discharge Timing ## **Programmable Active Filter Circuit** Active filter consists of equalizer and electronic filter. Electronic filter is 7-pole, Bessel-type, low-pass filter and can be used in multiple zone recording (MZR) design. Cut-off frequency of filter is set by writing to register FCR and FCS. Writing to the HPF register will set the high-pass cut-off frequency of the differential amplifier. Writing of the PAG register will set the pre-amp gain of the high-pass filter. The equalizer is double differentiation pulse sliming equalization. The boost level is set by writing to register BLR and BLS. Figure 8 Active Filter Block Diagram #### **Transfer Function** # **Example of External Components Connected to the RPD** The AGC full gain is 79.4 V/V (=38 dB). When bit 7 of register address "01110" (AOE bit) is set to "1", AGCOUTX and AGCOUTY pins can be used to monitor the output of the AGC amplifier. These pins are open emitter type. When monitor them, please terminate to ground by $3.9\,k\Omega$ resistor. Bit 4 of register address "01100" (DSL register) determines the AGC control current ratio. When DSL will be set to "0", Charge: Discharge ratio will be 7 : 1. When DSL will be set to "1", Charge: Discharge ratio will be 28 : 1. Bit 5 of register address "01100" (ASL register) determines charge current of AGC. When ASL will be set to "0", the charge current will be 210 $\mu A.$ When ASL will be set to "1", the charge current will be 420 $\mu A.$ Table 1 Charge, Discharge Current of AGC Amp. vs. ASL, DSL Register Register "01100" | ASL<br>Discharge | DSL<br>Current | Charge Current | |-----------------------|----------------|----------------| | "0"<br>30 μ <b>A</b> | "0" | 210 μΑ | | "0"<br>7.5 μ <b>A</b> | "1" | 210 μΑ | | "1"<br>60 μ <b>A</b> | "0" | 420 μ <b>Α</b> | | "1"<br>15 μ <b>Α</b> | "1" | 420 μΑ | The AGC amplifier gain control system is shown in figure 6. The AGC amplifier output is amplified by the post-amplifier then passed through a low-pass filter. The low-pass filter output is connected to the differentiating amplifier, and is also feedback to the AGC control circuit. Here it is compared with reference voltages $V_{SH}$ and $V_{SL}$ that are set internally ( $V_{SL}$ is 50 % of $V_{SH}$ ), then the external capacitor (CRD) are charged or discharged. The charging and discharging of the external capacitor varies the control signal $V_{AGC}$ which directly affects the gain of the AGC amplifier. The final amplitude $V_P$ (of the AGCINX and AGCINY waveforms) in this control system can be calculated from the following equations, assuming sine waveforms: | $T_1 \times Ich = T_2 \times Idis$ | (1) | | |------------------------------------|-----|--| | (2) | | | | (3) | | | | From equations (1), (2) and (3): | | | | | | | | (4) | | | Figure 9 Shows an Example of NRZ to (1, 7) Code Conversion Table 3 Decoding Table ((1, 7) Code to NRZ) | No. | (1, 7) Code Bits | | | | | | | | | | | |-----|------------------|---|---|-----|---------|---|---|------|---|---|---------------------| | | Previous | | | Cui | Current | | | Next | | | NRZ <b>Data Bit</b> | | 1 | Х | 1 | 0 | 0 | 0 | 0 | Х | Χ | Χ | 0 | 0 | | 2 | Х | 0 | 0 | 0 | 0 | 0 | Χ | Χ | Χ | 0 | 1 | | 3 | Х | Χ | X | 1 | 0 | 0 | Х | Χ | Χ | 1 | 1 | | 4 | Х | Χ | 0 | 0 | 1 | 0 | 0 | 0 | Χ | 1 | 0 | | 5 | Х | Χ | 0 | 0 | 1 | 0 | 0 | 0 | Χ | 1 | 1 | | 6 | Х | Χ | Х | 1 | 0 | 1 | Х | Χ | Χ | 1 | 0 | | 7 | Х | 0 | 0 | 0 | 0 | 1 | Х | Χ | Χ | 0 | 1 | | 8 | Х | 1 | 0 | 0 | 0 | 1 | Х | Х | Χ | 0 | 0 | | 9 | Х | Х | 1 | 0 | 0 | 1 | Х | Х | Χ | 0 | 0 | | 10 | Х | Х | 1 | 0 | 1 | 0 | 0 | 0 | Χ | 0 | 0 | | 11 | Х | Х | 1 | 0 | 1 | 0 | 0 | 0 | Χ | 0 | 1 | | 12 | Х | Х | 1 | 0 | 0 | 0 | Х | Χ | Χ | 0 | 1 | 0 0 : Anything other than 00 X: Don't care Figure 10 (1, 7) Code to NRZ Decoding Example #### Write Precompensation Circuit The HD153036TF has a built-in synchronous write precompensation circuit, and the 4 matrix delay levels from the write precompensation table shown below can be selected independently for the NORMAL (N), EARLY (E) and LATE (L) sides. Each delay group of the table can select delay value independently. #### (1) Circuit Configuration #### (2) Programmable Delay Line #### (3) Table ## **Decode Window Adjustment Circuits** The half window delay circuits select T/2 delay value each transfer rate. The delay value will be controlled by WTS register. When window center adjustment mode, the latch input data's delay will be controlled by WAJ and WTS register. The width of the window adjustment is $\pm 1.8$ ns (typ.). Figure 11 Window Adjustment Circuit Block Diagram Figure 12 Window Adjustment Timing Waveform For example, if the NRZ data 00 is to be (1, 7) encoded, it is first inverted to 11. Next, since the last bit of the previous conversion result A (100) was 0, and the next state of the NRZ data C is 01 (C = 10), the NRZ data B (00) is converted to the (1, 7) code 100. In decoding the (1, 7) code I (= 100) to NRZ data (see figure 12), since the previous data H was 100 and the next data J is 010, the decoding table gives 11 as the NRZ data. Inverting this gives the NRZ data 00, which is then output. #### **Sync Field Detection** By using an internal counter to the transitions (24 pulses), the HD153036TF RD-PLL can operate in the high-gain mode immediately after RG is asserted, then automatically switched over to the normal-gain mode after the counter counts 24 transitions $(4 \times 6)$ . It is recommended that the sync field should be of 3T pattern, and that a minimum of "6-NRZ-byte" period is allowed for proper RD-PLL phase locking. Figure 13 Sync Field Detection Timing #### Read and Write Mode Figure 14 Read and Write Mode Timing #### Read and Write PLL Block Diagram #### **Calculation of PLL Constants** - 1. Encode Clock Generator's Frequency Synthesizer (W-PLL) - 1. VCO center frequency f<sub>CW</sub> $$f_{CW} = \frac{(9.90 \times 10^9) \cdot L}{(R_{SC} + 400)}$$ (Hz) where $24 \le L \le 63$ (L: VFC register value) 2. VCO oscillation frequency fow $$f_{OW} = \frac{N}{M} \cdot f_{OSC} (Hz)$$ (1-2) where $4 \le M \le 255$ (M : PSM register value) where $4 \le N \le 255$ (N : PSN register value) fosc : Osc clock's input frequency 3. VCO gain K<sub>OW</sub> $$K_{OW} = (2.15 \times 10^{9}) \cdot \sqrt{\frac{L}{(R_{SC} + 400)}} \left(\frac{\text{rad}}{\text{sec} \cdot \text{V}}\right)$$ (1-3) where $24 \le L \le 63$ (L: VFC register value) 4. Charge pump current I<sub>W</sub> $$I_W = (2.05 \times 10^{-5}) \cdot (NCS + 1)$$ (A) (1.4) where $0 \le NCS \le 15$ (NCS : NCS register value) 5. Characteristic frequency $\omega_{nW}$ $$\omega_{nW} = \sqrt{\frac{K_{OW} \cdot I_{W}}{2\pi \cdot N \cdot (C_{S1} + C_{S2})}} \left(\frac{rad}{sec}\right)$$ (1-5) where $4 \le N \le 255$ (N : PSN register value) 6. Attenuation $\zeta_{\rm W}$ $$\zeta_{W} = \frac{1}{2} \cdot C_{S1} \cdot R_{S} \cdot \omega_{nW}$$ (1-6) #### 2. Decode Clock Generator's VFO 1. VCO center frequency f<sub>CR</sub> $$f_{CR} = \frac{(9.90 \times 10^9) \cdot L}{(R_{FC} + 400)}$$ (Hz) (2-1) where $24 \le L \le 63$ (L: VFC register value) 2. VCO gain KOR $$K_{OR} = (7.42 \times 10^{9}) \cdot \sqrt{\frac{L}{(R_{EC} + 400)}} \left(\frac{\text{rad}}{\text{sec} \cdot \text{V}}\right)$$ (2-2) where $24 \le L \le 63$ (L: VFC register value) 3. Charge pump normal gain current $\,I_N,\,I_{N1}\,$ $$I_N = (3.25 \times 10^{-5}) \cdot (NCR + 1) \text{ (A)}$$ (2.3) where $0 \le NCR \le 15$ (NCR : NCR register value) $$I_{N1} = \frac{NDR + 1}{16} \cdot I_N(A)$$ (2-4) where $0 \le NDR \le 15$ (NDR : NDR register value) 4. Charge pump high gain current $I_H$ , $I_{H1}$ $$I_{H} = \frac{HCR + 3}{2} \cdot I_{N}(A)$$ (2-5) where $0 \le HCR \le 15$ (HCR : HCR register value) $$1_{H1} = \frac{HDR}{32} (1_H - 1_N) + 1_{N1} (A)$$ (2-6) where $0 \le HDR \le 15$ (HDR: HDR register value) 5. Charge pump reference gain current I<sub>R</sub>, I<sub>R1</sub> $$I_N = (3.25 \times 10^{-5}) \cdot (NCW + 1) \text{ (A)}$$ (2.7) where $0 \le NCW \le 15$ (NCW : NCW register value) $$I_{R1} = \frac{NDW + 1}{16} \cdot I_R (A)$$ (2-8) where $0 \le NDW \le 15$ (NDW : NDW register value) 6. Characteristic frequency (high gain) $\omega_{nRH}$ $$\omega_{nRH} = \sqrt{\frac{K_{OR} \cdot I_H}{2\pi \cdot 3 \cdot (C_{F1} + C_{F2})}} \left(\frac{\text{rad}}{\text{sec}}\right)$$ (2-9) 7. Characteristic frequency (normal gain) $\omega_{nRN}$ $$\omega_{nRN} = \sqrt{\frac{K_{OR} \cdot I_{N}}{2\pi \cdot 4 \cdot (C_{F1} + C_{F2})}} \left(\frac{rad}{sec}\right)$$ (2-10) 8. Characteristic frequency (reference gain) $\omega_{nRR}$ $$\omega_{nRR} = \sqrt{\frac{K_{OR} \cdot I_R}{2\pi \cdot 3 \cdot (C_{F1} + C_{F2})}} \left(\frac{\text{rad}}{\text{sec}}\right) \qquad (2\text{-}11)$$ 9. Attenuation (high gain) $\zeta_{RH}$ $$\zeta_{RH} = C_{F1} \cdot R_F \cdot \omega_{nRH} \cdot \frac{I_{H1}}{I_H}$$ (2-12) 10. Attenuation (normal gain) $\zeta_{RN}$ $$\zeta_{RN} = C_{F1} \cdot R_F \cdot \omega_{nRN} \cdot \frac{I_{N1}}{I_N}$$ (2-13) 11. Attenuation (reference gain) $\zeta_{RR}$ $$\zeta_{RR} = C_{F1} \cdot R_F \cdot \omega_{nRR} \cdot \frac{I_{R1}}{I_R}$$ (2-14) # Calculation Example of HD153036TF W-PLL Constants Transfer rate; 64 Mbps, 32 Mbps, 24 Mbps 3 zones - (1) $R_{SC} = 6.2 \text{ k}\Omega$ VCO center frequency = 96 MHz (L = 63) - (2) PSM register, PSN register (M, N) where Transfer rate = $\frac{2}{3} \times f_{OW}$ of $OW = \frac{N}{M} \cdot fosc$ $\therefore$ Transfer rate = $\frac{2}{3} \times \frac{N}{M} \cdot fosc$ where fosc = 12 MHz, Transfer rate resolution = 500 kbps $$\therefore M = \frac{2}{3} \times \frac{\text{fosc}}{500 \times 10^3} = 16$$ $$\therefore$$ Transfer rate = $\frac{2}{3} \times \frac{N}{16} \times 12 \times 10^6$ bps $$\therefore 64$$ Mbps N<sub>64</sub> = $\frac{64 \times 10^6}{12 \times 10^6} \times \frac{3}{2} \times 16 = 128$ 32Mbps N<sub>32</sub> = $$\frac{32 \times 10^6}{12 \times 10^6} \times \frac{3}{2} \times 16 = 64$$ 24Mbps N<sub>24</sub> = $$\frac{24 \times 10^6}{12 \times 10^6} \times \frac{3}{2} \times 16 = 48$$ (3) $C_{S1}$ , $C_{S2}$ (calculate from max. transfer rate) where, $$\omega_n \le \frac{1}{30} \times 2\pi \times \frac{\text{fosc}}{M}$$ $$\omega_n = \frac{1}{40} \times 2\pi \times \frac{12 \times 10^6}{16} = 117.8 \text{krad/s}$$ Max. transfer rate = $$\frac{2}{3} \times \frac{128}{16} \times 12 \times 10^6$$ = 64 Mbps where $I_W = max.$ (NCS = 15) $I_W = 2.05 \times 10^{-5} \times (15 + 1) = 328.0 \,\mu\text{A}$ where calculate VCO gain from L $$64 \times 10^6 \times \frac{3}{2} = \frac{9.90 \times 10^9}{6.6 \times 10^3} \times L$$ :. K $$_{OW64} = 2.15 \times 10^{9} \sqrt{\frac{63}{6.6 \times 10^{3}}}$$ = 210.1 Mrad/s · V where C $$_{S2} = \frac{C_{S1}}{40}$$ 117.8 × 10<sup>3</sup> = $\sqrt{\frac{328.0 \times 10^{-6} \times 210.1 \times 10^{6}}{2\pi \times 128 \times 41 / 40 C_{S1}}}$ $\therefore$ C $_{S1} = 6000$ pF $^{\circ}$ CC $_{S2} = 150$ pF $^{\circ}$ C $\omega_{pW64} = 118.0$ krad / s - (4) $R_S$ (calculate from max. transfer rate) where $\zeta_{W64} = 1.0$ $1.0 = \frac{1}{2} \times 6000 \times 10^{-12} \times R_S \times 118.0 \times 10^3$ $\therefore R_S = 2.7 k\Omega$ $C_{W64} = 0.9558$ - (5) 32 Mbps Transfer rate = $\frac{2}{3} \times \frac{64}{16} \times 12 \times 10^6 = 32$ Mbps where calculate VCO gain from L $$32 \times 10^{6} \times \frac{3}{2} = \frac{9.90 \times 10^{9}}{6.6 \times 10^{3}} \times L$$ :. K $$_{\text{OW}32} = 2.15 \times 10^{9} \sqrt{\frac{32}{6.6 \times 10^{3}}}$$ $$= 149.7 Mrad / s \cdot V$$ where $\omega_{nW64} = \omega_{nW32}$ $$118.0 \times 10^{3} = \sqrt{\frac{1_{\text{W}} \times 149.7 \times 10^{6}}{2\pi \times 64 \times 6150 \times 10^{-12}}}$$ ∴ $$I_{w} = 230.0 \mu A$$ $$230.0 \times 10^{-6} = 2.05 \times 10^{-5} \times (NCS + 1)$$ $$\therefore$$ NCS = 10 O w = 230.0 $\mu$ A C $$\omega_{nRN32} = 118.0 \, \text{krad} / \text{s}$$ $$\therefore \zeta_{W32} = \frac{1}{2} \times 6000 \times 10^{-12} \times 2.7 \times 10^{3}$$ $$\times 118.0 \times 10^{3} = 0.9558$$ #### (6) 24 Mbps Transfer rate = $$\frac{2}{3} \times \frac{48}{16} \times 12 \times 10^6 = 24 Mbps$$ where calculate VCO gain from L $$24 \times 10^{6} \times \frac{3}{2} = \frac{9.90 \times 10^{9}}{6.6 \times 10^{3}} \times L$$ $$\therefore$$ L = 24 $$\therefore$$ K $_{\text{OW24}} = 2.15 \times 10^{9} \sqrt{\frac{24}{6.6 \times 10^{3}}}$ = $$129.6$$ Mrad/s·V where $\omega_{nW64} = \omega_{nW24}$ $$118.0 \times 10^{3} = \sqrt{\frac{1_{\text{W}} \times 129.6 \times 10^{6}}{2\pi \times 48 \times 6150 \times 10^{-12}}}$$ ∴ $$I_{W} = 199.3 \mu A$$ $$199.3 \times 10^{-6} = 2.05 \times 10^{-5} \times (NCS + 1)$$ $$\therefore$$ NCS = 9 $\circlearrowleft_{W}$ = 205.0 $\mu$ A, $$\omega_{nRN24} = 119.7 \text{krad} / \text{s}$$ $$\therefore \zeta_{W24} = \frac{1}{2} \times 6000 \times 10^{-12} \times 2.7 \times 10^{3}$$ $$\times 119.7 \times 10^{3} = 0.9696$$ # Calculation Example of HD153036TF R-PLL Constants Transfer rate; 64 Mbps, 32 Mbps, 24 Mbps 3 zones - (1) $R_{FVCO} = 6.2 \text{ k}\Omega$ VCO center frequency = 96 MHz(L = 63) - (2) VCO gain K<sub>OR</sub> $K_{OR64} = 7.42 \times 10^{9} \sqrt{\frac{63}{6.6 \times 10^{3}}}$ $= 724.9 Mrad / s \cdot V$ $K_{OR32} = 7.42 \times 10^{9} \sqrt{\frac{32}{6.6 \times 10^{3}}}$ $= 516.7 Mrad / s \cdot V$ $K_{OR24} = 7.42 \times 10^{9} \sqrt{\frac{24}{6.6 \times 10^{3}}}$ $= 447.4 Mrad / s \cdot V$ - (3) $C_{F1}$ , $C_{F2}$ (calculate from max. transfer rate's high gain) where $\omega_n \cdot T_{aq64} = 6.0$ $$T_{aq64} = \frac{8}{64 \times 10^6} \cdot 4 \text{ bytes} = 500 \text{ns}$$ $$\omega_{nRH64} = 12.0 \text{ Mrad/s}$$ where $$C_{F2} = \frac{C_{F1}}{130}$$ $C_{F1}$ (min.) = 910pF $C_{F1}$ 3T sync pattern $$\therefore C_{F1} = 910 \text{pF} \quad CC_{F2} = 7 \text{pF}$$ $$12.0 \times 10^6 = \sqrt{\frac{1_{\text{H}} \times 724.9 \times 10^6}{2\pi \times 3 \times (C_{F1} + C_{F2})}}$$ $$\therefore I_H = 3.434 \text{mA}$$ (4) $R_F$ (calculate from min. transfer rate's normal gain) where $$\omega_n \cdot T_{aq24} = 6.0$$ $$T_{aq24} = \frac{8}{24 \times 10^6} \cdot 4 \text{ bytes} = 1333 \text{ns}$$ $\omega_{nRH24} = 4.50 \text{ Mrad/s}$ where $\omega_H = 3.0 \cdot \omega_N$ $\omega_{nRN24} = 1.50 \text{ Mrad/s}$ $$1.50 \times 10^{6} = \sqrt{\frac{1_{H} \times 447.4 \times 10^{6}}{2\pi \times 4 \times 917 \times 10^{-12}}}$$ ∴ $$I_N = 115.9 \mu A$$ $$115.9 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCR + 1)$$ $$\therefore$$ NCR = 3 d<sub>N</sub> = 130.0 $\mu$ A where NDR = 14 (max. -1) $$\begin{split} I_{N1} &= \frac{14+1}{16} \times 130.0 \times 10^{-6} = 121.9 \mu A \\ \omega_{nRN24} &= \sqrt{\frac{130.0 \times 10^{-6} \times 447.4 \times 10^{-6}}{2\pi \times 4 \times 917 \times 10^{-12}}} \\ &= 1.589 M rad / s \\ \zeta_{RN24} &= 910 \times 10^{-12} \times R_F \times 1.589 \times 10^{-6} \\ &\times \frac{121.9 \times 10^{-6}}{130.0 \times 10^{-6}} \\ \text{where } \zeta_{RN24} &= 1.0 \\ 1.0 &= 910 \times 10^{-12} \times R_F \times 1.589 \times 10^{-6} \\ &\times \frac{121.9 \times 10^{-6}}{130.0 \times 10^{-6}} \end{split}$$ (5) 64 Mbps normal gain where $\omega_H = 3.0 \cdot \omega_N$ $\omega_{nRN64} = 4.0 \text{ Mrad/s}$ $\therefore R_F = 750\Omega \ \, \text{C}_{RN24} = 1.0169$ $$4.0 \times 10^{6} = \sqrt{\frac{1_{N} \times 724.9 \times 10^{6}}{2\pi \times 4 \times 917 \times 10^{-12}}}$$ $$\therefore I_{N} = 508.7 \mu A$$ $$508.7 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCR + 1)$$ $$\therefore NCR = 14 \text{ Cl}_{N} = 487.5 \mu A \text{ C}$$ $$\omega_{nRN64} = 3.916 Mrad / s$$ where $$\zeta_{RN64} = 1.0 = 910 \times 10^{-12} \times 750 \times 3.916 \times 10^6$$ $$= 1.0 \times \frac{I_{N1}}{487.5 \times 10^{-6}}$$ $$\therefore I_{N1} = 182.4 \mu A$$ $$182.4 \times 10^{-6} = \frac{NDR + 1}{16} \times 487.5 \times 10^{-6}$$ $$\therefore NDR = 5 \quad \text{CI}_{N1} = 182.8 \mu A$$ $$\zeta_{RN64} = 910 \times 10^{-12} \times 750 \times 3.916$$ $$\times 10^{-6} \times \frac{5 + 1}{16}$$ $$\therefore \zeta_{RN64} = 1.0023$$ (6) 64 Mbps high gain $\omega_{nRH64} = 12.0 \text{ Mrad/s}$ $$12.0 \times 10^{6} = \sqrt{\frac{1_{\text{H}} \times 724.9 \times 10^{6}}{2\pi \times 3 \times 917 \times 10^{-12}}}$$ $$\therefore I_H = 3.434 \text{mA}$$ $$3.434 \times 10^{-3} = \frac{HCR + 3}{2} \times 487.5 \times 10^{-6}$$ :. HCR = 11 Of $$_{\rm H}$$ = 3.413mA C $_{\rm nRH64}$ = 11.964Mrad/s where $$\zeta_{RH64} = 0.7$$ $$0.7 = 910 \times 10^{-12} \times 750 \times 11.964 \times 10^{6}$$ $$\times \frac{\text{I}_{\text{H1}}}{3.413\times 10^{-3}}$$ ∴ $$I_{H1} = 292.6 \mu A$$ $$292.6 \times 10^{-6} =$$ $$\frac{\text{HDR}}{32} \times \left\{ (3.413 \times 10^{-3}) - (487.5 \times 10^{-6}) \right\}$$ + 182.8 × 10<sup>-6</sup> $$\zeta$$ $_{RH64}$ = $910\times10^{-12}\times750\times11.964\times10^{-6}$ $$\times \frac{274.2 \times 10^{-6}}{3.413 \times 10^{-3}}$$ $$\therefore \zeta_{RH64} = 0.656$$ (7) 64 Mbps reference gain where $\omega_{nRR64} = \omega_{nRN64}$ $$4.0 \times 10^{6} = \sqrt{\frac{I_R \times 724.9 \times 10^{6}}{2\pi \times 3 \times 917 \times 10^{-12}}}$$ $$\therefore I_R = 381.5 \mu A$$ $$381.5 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCW + 1)$$ $$\therefore$$ NCW = 11 $\Omega_R = 390.0 \mu A$ C $$\omega_{nRR64} = 4.044 Mrad / s$$ where $$\zeta_{RR64} = 1.0$$ $$1.0 = 910 \times 10^{-12} \times 750 \times 4.044 \times 10^{6}$$ $$\times \frac{1_{R1}}{390.0 \times 10^{-6}}$$ ∴ $$I_{R1} = 141.3 \mu A$$ $$141.3 \times 10^{-6} = \frac{\text{NDW} + 1}{16} \times 390.0 \times 10^{-6}$$ $$\zeta_{RR64} = 910 \times 10^{-12} \times 750 \times 4.044$$ $\times 10^{6} \times \frac{5+1}{16}$ $$\therefore \zeta_{RR64} = 1.0350$$ (8) 32 Mbps normal gain from the above $\omega_{nRN24}$ $$\zeta_{nRN32} = 1.5 \times 10^6 \times \frac{32 \times 10^6}{24 \times 10^6} = 2.0 \text{Mrad/s}$$ $$2.0 \times 10^{6} = \sqrt{\frac{1_{N} \times 516.7 \times 10^{6}}{2\pi \times 4 \times 917 \times 10^{-12}}}$$ $$\therefore I_N = 178.4 \mu A$$ $$178.4 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCR + 1)$$ $$\therefore$$ NCR = 4 $\circlearrowleft$ 5 $\circlearrowleft$ NCR = 6 $\circlearrowleft$ NCR = 6 $\backsim$ N $$\omega_{nRN32} = 1.909$$ Mrad/s where $\zeta_{RN32}^{-1.0} = 910 \times 10^{-12} \times 750 \times 1.909 \times 10^{6}$ $$5RN32 = 1.0 \times \frac{I_{N1}}{162.5 \times 10^{-6}}$$ ∴I $$_{N1} = 124.7 \mu A$$ $$124.7 \times 10^{-6} = \frac{\text{NDR} + 1}{16} \times 162.5 \times 10^{-6}$$ $$\zeta_{RN32} = 910 \times 10^{-12} \times 750 \times 1.909$$ $\times 10^{6} \times \frac{11+1}{16}$ $$\therefore \zeta_{RN32} = 0.9772$$ (9) 32 Mbps high gain where $$\omega_n \cdot T_{aq32} = 6.0$$ $$T_{aq32} = \frac{8}{32 \times 10^6} \cdot 4 \text{ bytes} = 1000 \text{ns}$$ $$\omega_{nRH32} = 6.0$$ Mrad/s $$6.0 \times 10^{6} = \sqrt{\frac{1_{\text{H}} \times 516.7 \times 10^{6}}{2\pi \times 3 \times 917 \times 10^{-12}}}$$ $$\therefore$$ I<sub>H</sub> = 1.204mA $$1.204 \times 10^{-3} = \frac{HCR + 3}{2} \times 162.5 \times 10^{-6}$$ $$\therefore$$ HCR = 12 O H = 1.219mA C $\omega_{nRH32} = 6.037$ Mrad/s where $$\zeta_{RH32} = 0.7$$ $$0.7 = 910 \times 10^{-12} \times 750 \times 6.037 \times 10^{6}$$ $$\times \frac{I_{H1}}{1.219 \times 10^{-3}}$$ ∴ $$I_{H1} = 207.1 \mu A$$ $$207.1 \times 10^{-6} =$$ $$\frac{\text{HDR}}{32} \times \left\{ (1.219 \times 10^{-3}) - (162.5 \times 10^{-6}) \right\}$$ $$\zeta_{RH32} = 910 \times 10^{-12} \times 750 \times 6.037 \times 10^{6}$$ $$\times \frac{220.9 \times 10^{-6}}{1.219 \times 10^{-3}}$$ $$\therefore \zeta_{\rm RH32} = 0.7466$$ (10) 32 Mbps reference gain where $$\omega_{nRR32} = \omega_{nRN32}$$ $$2.0 \times 10^{6} = \sqrt{\frac{I_R \times 516.7 \times 10^{6}}{2\pi \times 3 \times 917 \times 10^{-12}}}$$ ∴ $$I_R = 133.8 \mu A$$ $$133.8 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCW + 1)$$ $$\therefore$$ NCW = 3 $\square_R = 130.0 \mu A$ $\square$ $$\omega_{nRR32} = 1.971 Mrad / s$$ where $$\zeta_{RR32} = 1.0$$ $$1.0 = 910 \times 10^{-12} \times 750 \times 1.971 \times 10^{6}$$ $$\times \frac{I_{R1}}{130.0 \times 10^{-6}}$$ ∴ $$I_{R1} = 96.6 \mu A$$ $$96.6 \times 10^{-6} = \frac{\text{NDW} + 1}{16} \times 130.0 \times 10^{-6}$$ $$\zeta_{RR32} = 910 \times 10^{-12} \times 750 \times 1.971$$ $\times 10^{6} \times \frac{11+1}{16}$ $$\zeta_{RR32} = 1.0089$$ (11) 24 Mbps normal gain $$\omega_{nRN24} = 1.376 \text{ Mrad/s}$$ NCR = 3, $$I_N = 130.0 \,\mu A$$ NDR = 14, $$I_{N1} = 121.9 \,\mu A$$ $$\zeta_{\text{RN32}} = 1.0169$$ (12)24 Mbps high gain $$\omega_{nRH24} = 4.5 \text{ Mrad/s}$$ ∴ $$I_{H} = 782.3 \mu A$$ $$782.3 \times 10^{-6} = \frac{\text{HCR} + 3}{2} \times 130.0 \times 10^{-6}$$ $$\therefore$$ HCR = 9 d $_{\rm H}$ = 780.0 $\mu$ A C $$\omega_{nRH24} = 4.493 Mrad/s$$ where $$\zeta_{RH24} = 0.7$$ $$0.7 = 910 \times 10^{-12} \times 750 \times 4.493 \times 10^{6}$$ $$\times \frac{1_{H1}}{780.0 \times 10^{-6}}$$ ∴I $$_{\rm H1}$$ = 178.1 $\mu$ A $$178.1 \times 10^{-6} =$$ $$\frac{\text{HDR}}{32} \times \left\{ (780.0 \times 10^{-6}) - (130.0 \times 10^{-6}) \right\}$$ $$+ 121.9 \times 10^{-6}$$ :.HDR = 3 $$ext{ } ext{ e$$ $$\zeta_{RH24}$$ = 910 $imes$ 10 $^{-12}$ $imes$ 750 $imes$ 4.493 $imes$ 10 $^6$ $$\times\frac{182.8\times10^{-6}}{780.0\times10^{-6}}$$ $$\therefore \zeta_{RH24} = 0.7187$$ (13)24 Mbps reference gain where $$\omega_{nRR24} = \omega_{nRN24}$$ $$1.5 \times 10^{6} = \sqrt{\frac{1_{R} \times 447.4 \times 10^{6}}{2\pi \times 3 \times 917 \times 10^{-12}}}$$ $$\therefore I_R = 86.9 \mu A$$ $$86.9 \times 10^{-6} = 3.25 \times 10^{-5} \times (NCW + 1)$$ $$\therefore$$ NCW = 2 d<sub>R</sub> = 97.5 $\mu$ A C $$\omega_{nRR24} = 1.589$$ Mrad/s where $$\zeta_{RR24} = 1.0$$ $$1.0 = 910 \times 10^{-12} \times 750 \times 1.589$$ $$\times 10^{-6} \times \frac{I_{R1}}{97.5 \times 10^{-6}}$$ ∴ $$I_{R1} = 89.9 \mu A$$ $$89.9 \times 10^{-6} = \frac{\text{NDW} + 1}{16} \times 97.5 \times 10^{-6}$$ $$\therefore$$ NDW = 14 $\bigcirc$ 1 R<sub>1</sub> = 91.4 $\mu$ A $$\zeta_{RR24} = 910 \times 10^{-12} \times 750 \times 1.589$$ $$\times 10^{6} \times \frac{14+1}{16}$$ ∴ $$\zeta_{RR24} = 1.0167$$ #### **Calculation of PLL Constants** | 1. | <b>Encode Clock</b> | Generator's | Frequency S | ynthesizer ( | (W-PLL) | |----|---------------------|-------------|-------------|--------------|---------| |----|---------------------|-------------|-------------|--------------|---------| 1. VCO center frequency f<sub>CW</sub> (1-1) where $24 \le L \le 63$ (L : VFC register value) 2. VCO oscillation frequency fow (1-2) where $4 \le M \le 255$ (M : PSM register value) where $4 \le N \le 255$ (N : PSN register value) fosc: Osc clock's input frequency 3. VCO gain K<sub>OW</sub> (1-3) where $24 \le L \le 63$ (L : VFC register value) 4. Charge pump current $I_W$ $$I_W = (2.05 \times 10^{-5}) \cdot (NCS + 1) (A)$$ (1.4) where $0 \le NCS \le 15$ (NCS : NCS register value) 5. Characteristic frequency $\omega_{nW}$ (1-5) where $4 \le N \le 255$ (N : PSN register value) 6. Attenuation $\zeta_{W}$ (1-6) - 2. Decode Clock Generator's VFO - 2. VCO gain K<sub>OR</sub> 1. VCO center frequency $f_{CR}$ (2-2) (2-1) where $24 \le L \le 63$ (L : VFC register value) - where $24 \le L \le 63$ (L : VFC register value) - 3. Charge pump normal gain current $I_N$ , $I_{N1}$ $I_N = (3.25 \times 10^{-5}) \cdot (NCR + 1) \ (A)$ (2.3) where $0 \le NCR \le 15$ (NCR : NCR register value) (2-4) where $0 \le NDR \le 15$ (NDR : NDR register value) 4. Charge pump high gain current $I_H$ , $I_{H1}$ (2-5) where $0 \le HCR \le 15$ (HCR : HCR register value) (2-6) where $0 \le HDR \le 15$ (HDR: HDR register value) 5. Charge pump reference gain current $I_R$ , $I_{R1}$ $$I_N = (3.25 \times 10^{-5}) \cdot (NCW + 1) \text{ (A)}$$ (2.7) where $0 \le NCW \le 15$ (NCW : NCW register value) (2-8) where $0 \le NDW \le 15$ (NDW : NDW register value) ## Example of External Components Connected to the R-PLL & W-PLL 10. Attenuation (normal gain) $\,\zeta_{RN}\,$ (2-13) 11. Attenuation (reference gain) $\,\zeta_{RR}$ (2-14) ## Calculation Example of HD153036TF W-PLL Constants Transfer rate; 64 Mbps, 32 Mbps, 24 Mbps 3 zones - (1) $R_{SC} = 6.2 \text{ k}\Omega$ VCO center frequency = 96 MHz (L = 63) - (2) PSM register, PSN register (M, N) where fosc = 12 MHz, Transfer rate resolution = 500 kbps (3) $C_{S1}$ , $C_{S2}$ (calculate from max. transfer rate) where $I_W$ = max. (NCS = 15) $I_W = 2.05\times 10^{-5}\times (15+1) = 328.0~\mu A$ where calculate VCO gain from L - (4) $R_S$ (calculate from max. transfer rate) where $\zeta_{W64}$ = 1.0 - (5) 32 Mbps where calculate VCO gain from L where $\omega_{nW64} = \omega_{nW32}$ (6) 24 Mbps where calculate VCO gain from L where $\omega_{nW64} = \omega_{nW24}$ ## **AC Timing Chart** ## (1) Register Read / Write #### (2) Write for NRZ Data #### (3) Read for NRZ Data ## **Example of The Idle to Servo Mode Waveform** # **Package Dimensions** Unit: mm When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. # HITAÇHI #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 U S A Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Europe Ltd. Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071