## **INA110** AVAILABLE IN # Fast-Settling FET-Input Very High Accuracy INSTRUMENTATION AMPLIFIER ## **FEATURES** - LOW BIAS CURRENT: 50pA, max • FAST SETTLING: 4µs to 0.01% - HIGH CMR: 106dB, min: 90dB at 10kHz - CONVENIENT INTERNAL GAINS: 1, 10, 100, 200, 500 - VERY-LOW GAIN DRIFT: 10 to 50ppm/°C - LOW OFFSET DRIFT: 2μV/°C - LOW COST - PINOUT COMPATIBLE WITH AD524 AND AD624, allowing upgrading of many existing applications ## **APPLICATIONS** - Fast scanning rate multiplexed input data acquisition system amplifier - Fast differential pulse amplifier - High speed, low drift gain block - Amplification of low level signals from high impedance sources and sensors - Instrumentation amplifier with input low pass filtering using large series resistors - Instrumentation amplifier with overvoltage input protection using large series resistors - Amplification of signals from strain gauges, thermocouples, and RTDs ## **DESCRIPTION** The INAII0 is a monolithic FET input instrumentation amplifier with a maximum bias current of 50pA. The circuit provides fast settling of $4\mu s$ to 0.01%. Laser trimming guarantees exceptionally good DC performance. Voltage noise is low, and current noise is virtually zero. Internal gain set resistors guarantee high gain accuracy and low gain drift. Gains of 1, 10, 100, 200, and 500 are provided. The inputs are inherently protected by P-channel FETs on each input. Differential and common-mode voltages should be limited to $\pm V_{\text{CC}}$ . When severe overvoltage exists, use diode clamps as shown in the application section. The INAII0 is ideally suited for applications requiring large input resistors for overvoltage protection or filtering. Input signals from high source impedances can easily be handled without degrading DC performance. Fast settling for rapid scanning data acquisition systems is now achievable with one component, the INAII0. \* Connect to Ro for desired gain International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. [602] 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-6491 PDS-645B ## **SPECIFICATIONS** ## **ELECTRICAL** At +25°C, $\pm V_{CC} =$ 15VDC, $R_L = 2k\Omega$ unless otherwise noted. | | | INA110AG | | INA110BG/SG | | INA110KP/KU | | | | | | |-------------------------------------------------------------|-------------------------------------------|------------|------------------------|------------------|---------|------------------------|-----------------|-----|--------------|--------------|------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | GAIN | | | | | | | | | | | | | Range of Gain | | 1 | | 800 | | | · | * | 1 | | V/V | | Gain Equation(1) | 1 | | | | G = 1 + | - [40K/(R <sub>G</sub> | + 50Ω)] | | | | V/V | | Gain Error, DC: G = 1 | | | 0.002 | 0.04 | | • | 0.02 | | l * | <b>!</b> * | % | | G = 10 | | | 0.01 | 0.1 | | 0.005 | 0.05 | | | * | % | | G = 100 | | | 0.02 | 0.2 | | 0.01 | 0.1 | | | * | % | | G = 200 | ! | | 0.04 | 0.4 | | 0.02 | 0.2 | | | * | % | | G == 500 | 1 | | 0.1 | 1.0 | | 0.05 | 0.5 | | ٠ ا | | % | | Gain Temp. Coefficient: G = 1 | | | ±3 | ±20 | | | ±10 | | l : | | ppm/°C | | G = 10<br>G = 100 | | | ±4<br>±6 | ±20<br>±40 | | ±2<br>±3 | ±10<br>±20 | | 1 : | | ppm/°C<br>ppm/°C | | G ≃ 200 | | | ±10 | ±60 | | ±5 | ±30 | | | | ppm/°C | | G = 500 | | | ±25 | ±100 | | ±10 | ±50 | | | | ppm/°C | | Nonlinearity, DC: G = 1 | | | ±0.001 | ±0.01 | | ±0.0005 | ±0.005 | | | * | % of FS | | G = 10 | | | ±0.002 | ±0.01 | | ±0.001 | ±0.005 | | * | | % of FS | | G = 100 | ] | | ±0.004 | ±0.02 | | ±0.002 | ±0.01 | | | | % of FS | | G = 200 | | | ±0.006 | ±0.02 | | ±0.003 | ±0.01 | | * | * | % of FS | | G = 500 | | | ±0.01 | ±0.04 | | ±0.005 | ±0.02 | | • | | % of FS | | OUTPUT | | | | | | | | | | | | | Voltage, R <sub>L</sub> = 2kΩ | Over temp | ±10 | ±12.7 | | * | * | | • | · · | | V | | Current | Over temp | ±5 | ±25 | | * | | | • | ٠ ا | | mA | | Short-Circuit Current | | | ±25 | [ [ | | * | í í | | | ĺ | mA. | | Capacitive Load | Stability | | 5000 | | | • | | | | | pF | | INPUT | | | | | | | | | | | | | OFFSET VOLTAGE(2) | | | | | | | | | | | | | Initial Offset: G, P | [ | | ±(100 + | ±(500 + | | ±(50 + | ±(250 + | | * | | μ٧ | | | [ | | 1000/G) | 5000/G) | | 600/G) | 3000/G) | | ĺ | | | | U | | | | | | | 1 | | ±(200 + | ±(1000+ | μ∨ | | _ | ] | | | | | | l I | | 2000/G) | 5000/G) | | | vs Temperature | | | ±(2 + | ±(5 + | | ±(1 + | ±(2+ | | ٠ ا | 1 | μV/°C | | vs Supply | $V_{cc} = \pm 6V$ to | | 20/G)<br>±(4 + | 100/G)<br>±(30 + | | 10/G)<br>±(2 + | 50/G)<br>±(10 + | | ١. | | | | vs Supply | ±18V | | 60/G) | 300/G) | ' | 30/G) | 180/G) | | 1 | • | μ\/\ | | BIAS CURRENT | | _ | | | _ | <del></del> | | | <del> </del> | | | | Initial Bias Current | Each input | | 20 | 100 | | 10 | 50 | | | | pА | | Initial Offset Current | Lusiriipot | | 2 | 50 | | 1 | 25 | | | | pA pA | | Impedance: Differential | | | 5×10 <sup>12</sup> 6 | " | | | | | | | ΩipF | | Common-Mode | | | 2×10 <sup>12</sup> ¦⊦1 | | | | | | | | Ω pF | | VOLTAGE RANGE | V <sub>IN</sub> Diff. ≈ 0V <sup>(3)</sup> | | | | | | | | | 1 | | | Range, Linear Response | , | ±10 | ±12 | 1 | | | | | | | V | | CMR with 1kΩ Source Imbalance: | | | | | | | | | 1 | | | | G = 1 | DC | 70 | 90 | | 80 | 100 | | | • | | dB | | G = 10 | DC | 87 | 104 | | 96 | 112 | | | • | | dB | | G = 100 | DC | 100 | 110 | | 106 | 116 | | | | | dB | | G = 200<br>G 500 | DC DC | 100<br>100 | 110<br>110 | | 106 | 116 | | | : | | dB | | | - <del> </del> | 100 | 110 | | 106 | 116 | | • | ļ_ <b>.</b> | <del> </del> | dB | | NOISE, Input <sup>(4)</sup> Voltage, f <sub>0</sub> = 10kHz | | | 10 | | | | | | | | nV/√Hz | | f <sub>B</sub> = 0.1Hz to 10Hz | | | 1 | | | | | | | | μVp-p | | Current, fo = 10kHz | | | 1.8 | | | | | | | | fA√√Hz | | NOISE, Output <sup>(4)</sup> | | | | | | | | | | | 170 V 172 | | Voltage, fo = 10kHz | | | 65 | | | | | | | | nV/√Hz | | f <sub>8</sub> = 0.1H <sub>2</sub> to 10Hz | | | 8 | | | • | | | | | μVp-p | | DYNAMIC RESPONSE | | | - | | | | | | <u> </u> | _ | • | | Small Signal: G = 1 | -3dB | | 2.5 | | | | | | | | MHz | | G = 10 | | | 2.5 | | | | | | | | MHz | | G = 100 | | | 470 | | | * | | | ١ ٠ | | kHz | | G = 200 | | | 240 | | | * | | | | | kHz | | G = 500<br>Full Power | V ±40V | | 100 | | | ٠ . | | | | | kHz | | run rowei | $V_{OUT} = \pm 10V$ ,<br>$R_L = 2k\Omega$ | 190 | 270 | | * | | ] | | ] _ | 1 | l | | Slew Rate | G = 1 to 100 | 12 | 17 | | | | | l | : | 1 | kHz | | Settling Time: | ] 3 = 1.0 100 | 12 | 14 | | • | | | | • | | V/μs | | 0.1%, G ≈ 1 | Vo ≃ 20V step | | 4 | | | | | | | | | | G = 10 | | | 2 | | | | | | | | μs<br>μs | | | | | 3 | 1 | | | 1 | | | 1 | | | G = 100 | ' | | ٠ | | | - | 1 . | | | 1 | | | | | | 5<br>11 | | | • | ) i | | | 1 | μs<br>μs | <sup>\*</sup> Same as INA110AG. | | | INA110AG | | INA110BG/SG | | INA110KP/KU | | | | | | |----------------------------------|---------------------|----------|------|-------------|-----|-------------|------|-----|-----|-----|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Settling Time: | | | | | | | | | | | | | 0.01%, G = 1 | Vo = 20V step | | 5 | 12.5 | | | * | | | | μs | | G = 10 | | | 3 | 7.5 | | | | | | | μs | | G = 100 | † I | | 4 | 7.5 | | | | | | | μs | | G = 200 | 1 | | 7 | 12.5 | | | | | * | | μS | | G = 500 | 1 | | 16 | 25 | | | * | | * | | μs | | Overload Recovery <sup>(5)</sup> | 50% overdrive | | 1 | | | • | | | • | | μs | | POWER SUPPLY | | | | | • | | | | | | • | | Rated Voltage | | | ±15 | | | | | | * | | V | | Voltage Range | | ±6 | | ±18 | | | | | | | l v | | Quiescent Current | V <sub>0</sub> = 0V | | ±3.0 | ±4.5 | | | • | | | ٠ ا | mA | | TEMPERATURE RANGE | | | | | | | • | | • | | | | Spegification: A, B, K | | -25 | | +85 | • | | | 0 | | +70 | °c | | s | | | ì | 1 | -55 | | +125 | | | | °C | | Operation | | -55 | | +125 | | | | -25 | | +85 | °c | | Storage | | -65 | | +150 | | | | -40 | ļ | +85 | l ∘c | | $\theta_{\mathrm{JA}}$ | | | 100 | | ĺ | | | , i | | | °C/W | <sup>\*</sup> Same as INA110AG NOTES: (1) Gains other than 1, 10, 100, 200, and 500 can be set by adding an external resistor, $R_0$ , between pin 3 and pins 11, 12, and 16. Gain accuracy is a function of $R_0$ and the internal resistors which have a $\pm 20\%$ tolerance with 20pm/°C drift. (2) Adjustable to zero. (3) For differential input voltage other than zero, see Typical Performance Curves. (4) Voluse and $= \sqrt{V_N^2}$ Input $= \sqrt{V_N^2}$ Input $= \sqrt{V_N^2}$ Input $= \sqrt{V_N^2}$ Input overdrive voltage. ## **ABSOLUTE MAXIMUM RATINGS** | Supply | | ±18V | |-------------------|-----------------------|---------------------| | Input voltage Rar | nge | ±Vcc | | Operating Temper | erature Range: G | 55°C to +125°C | | | P, U | 25°C to +85°C | | Storage Tempera | iture Range: G | 65°C to +150°C | | | P, U | 40°C to +85°C | | Lead Temperatur | e (soldering 10s): G, | P +300°C | | · | (soldering 3s): U. | +260°C | | Output Short-Cir | cuit Duration C | ontinuous to Common | ## **BURN-IN SCREENING** Burn-in screening is an option available for both the plastic- and ceramic-packaged INA110. Burn-in duration is 160 hours at the temperature shown below (or equivalent combination of time and temperature). Plastic "-BI" models: +85°C Ceramic "-BI" models: +125°C All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number. ## **PIN CONFIGURATION** | −In | 1 | 16 | ×200 | |---------------------|---|----|----------------------| | +In | 2 | 15 | Output Offset Adjust | | RG | 3 | 14 | Output Offset Adjust | | Input Offset Adjust | 4 | 13 | ×10 | | Input Offset Adjust | 5 | 12 | ×100 | | Reference | 6 | 11 | ×500 | | -V <sub>cc</sub> | 7 | 10 | Output Sense | | +V <sub>cc</sub> | 8 | 9 | Output | | | | | 1 | #### ORDERING INFORMATION | Package | Temperature<br>Range | |-------------|----------------------------------------------------------| | Ceramic DIP | -25°C to +85°C | | Ceramic DIP | -25°C to +85°C | | Ceramic DIP | -55°C to +125°C | | Plastic DIP | 0°C to +70°C | | Plastic SO | 0°C to +70°C | | | Ceramic DIP<br>Ceramic DIP<br>Ceramic DIP<br>Plastic DIP | ## **BURN-IN SCREENING OPTION**See text for details. | Model | Package | Burn-In Temp.<br>(160h) <sup>(1)</sup> | |-------------|-------------|----------------------------------------| | INA110AG-BI | Ceramic DIP | +125°C | | INA110BG-BI | Ceramic DIP | +125°C | | INA110SG-BI | Ceramic DIP | +125°C | | INA110KP-BI | Plastic DIP | +85°C | | INA110KU-BI | Plastic SO | +85°C | NOTE: Or equivalent combination. See text. **MECHANICAL** ## **TYPICAL PERFORMANCE CURVES** $T_A = 25^{\circ} C$ , $\pm V_{CC} = 15 VDC$ unless otherwise noted. 3 ## DISCUSSION OF PERFORMANCE A simplified diagram of the INAII0 is shown on the first page. The design consists of the classical three operational amplifier configuration with precision FET buffers on the input. The result is an instrumentation amplifier with premium performance not normally found in integrated circuits. The input section ( $A_1$ and $A_2$ ) incorporates high performance, low bias current, and low drift amplifier circuitry. The amplifiers are connected in the noninverting configuration to provide high input impedance ( $10^{12}\Omega$ ). Laser-trimming is used to achieve low offset voltage. Input cascoding assures low bias current and high CMR. Thin-film resistors on the integrated circuit provide excellent gain accuracy and temperature stability. The output section $(A_3)$ is connected in a unity-gain difference amplifier configuration. Precision matching of the four $10k\Omega$ resistors, especially over temperature and time, assures high common-mode rejection. ## BASIC POWER SUPPLY AND SIGNAL CONNECTIONS Figure 1 shows the proper connections for power supply and signal. Supplies should be decoupled with $1\mu F$ tantalum capacitors as close to the amplifier as possible. To avoid gain and CMR errors introduced by the external circuit, connect grounds as indicated, being sure to minimize ground resistance. Resistance in series with the reference (pin 6) will degrade CMR. Also to maintain stability, avoid capacitance from the output to the gain set, offset adjust, and input pins. The layout shown in Figure 2 is suggested for best performance. FIGURE 1. Basic Circuit Connection. FIGURE 2. Suggested PC Board Layout for INA110. #### OFFSET ADJUSTMENT Figure 3 shows the offset adjustment circuit for the INAII0. Both the offset of the input stage and output stage can be adjusted separately. Notice that the offset referred to the INAII0's input (RTI) is the offset of the input stage plus the offset of the output stage divided by the gain of the input stage. This allows specification of offset independent of gain. FIGURE 3. Offset Adjustment Circuit. For systems using computer autozeroing techniques, neither offset nor offset drift are of concern. In many other applications the factory-trimmed offset gives excellent results. When greater accuracy is desired, one adjustment is usually sufficient. In high gains (>100) adjust only the input offset, and in low gains the output offset. For higher precision in all gains, both can be adjusted by first selecting high gain and adjusting input offset and then low gain and adjusting output offset. The offset adjustment will, however, add to the drift by approximately $0.33\mu\text{V}/^{\circ}\text{C}$ per $100\mu\text{V}$ of input offset voltage that is adjusted. Therefore, care should be taken when considering use of adjustment. Output offsetting can be accomplished as shown in Figure 4 by applying a voltage to the reference (pin 6) through a buffer. This limits the resistance in series with pin 6 to minimize CMR error. Be certain to keep this resistance low. Note that the offset error can be adjusted at this reference point with no appreciable degradation in offset drift. FIGURE 4. Output Offsetting. #### **GAIN SELECTION** Gain selection is accomplished by strapping the appropriate pins together on the INAHO. Table I shows possible gains from the internal resistors. Keep the connections as short as possible to maintain accuracy. TABLE I. Internal Gain Connections. | Gain | Connect pin 3<br>to pin — | Gain<br>Accuracy (%) | Gain<br>Drift (ppm/°C) | | | |-----------------------------------------------------|---------------------------|----------------------|------------------------|--|--| | The following | | | | | | | 1 | none | 0.02 | 10 | | | | 10 | 13 | 0.05 | 10 | | | | 100 | 12 | 0.1 | 20 | | | | 200 | 16 | 0.2 | 30 | | | | 500 | 11 | 0.5 | 50 | | | | The following gains have typical accuracy as shown: | | | | | | | 300 | 12 & 16 | 0.25 | 10 | | | | 600 | 11 & 12 | 0.25 | 40 | | | | 700 | 11 & 16 | 2.0 | 40 | | | | 800 | 11, 12, & 16 | 2.0 | 80 | | | Gains other than 1, 10, 100, 200, and 500 can be set by adding an external resistor, $R_{\rm G}$ , between pin 3 and pins 12, 16, and 11. Gain accuracy is a function of $R_{\rm G}$ and the internal resistors which have a $\pm 20\%$ tolerance with $20 {\rm ppm}/^{\circ}{\rm C}$ drift. The equation for choosing $R_{\rm G}$ is shown below. $$R_G = \frac{40k}{G-1} - 50\Omega$$ Gain can also be changed in the output stage by adding resistance to the feedback loop shown in Figure 5. This is useful for increasing the total gain or reducing the input stage gain to prevent saturation of input amplifiers. The output gain can be changed as shown in Table II. Matching of $R_1$ and $R_3$ is required to maintain high CMR. $R_2$ sets the gain with no effect on CMR. TABLE II. Output Stage Gain Control. | Output Stage Gain | R₁ and R₃ | R <sub>2</sub> | |-------------------|-----------|----------------| | 2 | 1.2kΩ | 2.74kΩ | | 5 | 1kΩ | 511Ω | | 10 | 1.5kΩ | 340Ω | #### **COMMON-MODE INPUT RANGE** It is important not to exceed the input amplifiers' dynamic range (see Typical Performance Curves). The differential input signal and its associated commonmode voltage should not cause the output of $A_1$ and $A_2$ (input amplifiers) to exceed approximately $\pm 10 V$ with $\pm 15 V$ supplies or nonlinear operation will result. Such large common-mode voltages, when the INAII0 is in high gain, can cause saturation of the input stage even though the differential input is very small. This can be avoided by reducing the input stage gain and increasing the output stage gain with an H pad attenuator (see Figure 5). FIGURE 5. Gain Adjustment of Output Stage Using H Pad Attenuator. ### **OUTPUT SENSE** An output sense has been provided to allow greater accuracy in connecting the load. By attaching this feedback point to the load at the load site, IR drops due to load currents are eliminated since they are inside the feedback loop. Proper connection is shown in Figure I. When more current is to be supplied, a power booster can be placed within the feedback loop as shown in Figure 6. Buffer errors are minimized by the loop gain of the output amplifier. FIGURE 6. Current Boosting the Output. ## LOW BIAS CURRENT OF FET INPUT ELIMINATES DC ERRORS Because the INAII0 has FET inputs, bias currents drawn through input source resistors have a negligible effect on DC accuracy. The picoamp levels produce no more than microvolts through megohm sources. Thus, input filtering and input series protection are readily achievable. A return path for the input bias currents must always be provided to prevent charging of stray capacitance. Otherwise the output can wander and saturate. A $1M\Omega$ to $10M\Omega$ resistor from the input to common will return floating sources such as transformers, thermocouples, and AC-coupled inputs (see Applications section). #### **DYNAMIC PERFORMANCE** The INA110 is a fast-settling FET input instrumentation amplifier. Therefore, careful attention to minimize stray capacitance is necessary to achieve specified performance. High source resistance will interact with input capacitance to reduce the overall bandwidth. Also, to maintain stability, avoid capacitance from the output to the gain set, offset adjust, and input pins (see Figure 2 for PC board layout). Applications with balanced-source impedance will provide the best performance. In some applications, mismatched source impedances may be required. If the impedance in the negative input exceeds that in the positive input, stray capacitance from the output will create a net negative feedback and improve the circuit stability. If the impedance in the positive input is greater, the feedback due to stray capacitance will be positive and instability may result. The degree of positive feedback depends upon source impedance imbalance, operating gain, and board layout. The addition of a small bypass capacitor of 5pF to 50pF directly between the inputs of the IA will generally eliminate any positive feedback. CMR errors due to the input impedance mismatch will also be reduced by the capacitor. The INA110 is designed for fast settling with easy gain selection. It has especially excellent settling in high gain. It can also be used in fast-settling unity-gain applications. As with all such amplifiers, the INA110 does exhibit significant gain peaking when set to a gain of 1. It is, however, unconditionally stable. The gain peaking can be cancelled by band-limiting the negative input to 400kHz with a simple external RC circuit for applications requiring flat response. CMR is not affected by the addition of the 400kHz RC in a gain of 1. Another distinct advantage of the INAI10 is the high frequency CMR response. High frequency noise and sharp common-mode transients will be rejected. To preserve AC CMR, be sure to minimize stray capacitance on the input lines. Matching the RCs in the two inputs will help to maintain high AC CMR. ## **APPLICATIONS** In addition to general purpose uses, the INA110 is designed to accurately handle two important and demanding applications: (1) inputs with high source impedances such as capacitance/crystal/photodetector sensors and low-pass filters and series-input protection devices, and (2) rapid-scanning data acquisition systems requiring fast settling time. Because the user has access to the output sense, current sources can also be constructed using a minimum of external components. Figures 7 through 24 show application circuits. FIGURE 7. Transformer-Coupled Amplifier. FIGURE 8. Floating Source Instrumentation Amplifier. FIGURE 9. Instrumentation Amplifier with Shield FIGURE 10. Bridge Amplifier with 1Hz Low-Pass Input Filter. FIGURE II. AC-Coupled Differential Amplifier for Frequencies Greater Than 0.016Hz. FIGURE 12. Programmable-Gain Instrumentation Amplifier (Precision Noninverting or Inverting Buffer with Gain). FIGURE 13. Ratiometric Light Amplifier (Absorbance Measurement). FIGURE 14. Rapid-Scanning-Rate Data Acquisition Channel with 5µs Settling to 0.01%. FIGURE 15. Fast-Settling Low-Noise Instrumentation Amplifier with Gain of 1000. FIGURE 16. Precision Gain-of-10 Amplifier with 60Hz Input Notch Filter. FIGURE 17. Input-Protected Instrumentation Amplifier with Minimal Degradation of DC Accuracy. FIGURE 18. Unity-Gain Differential Amplifier with Common-Mode Voltage Range of 1000V. FIGURE 19. Load Cell Weighing Scale Instrumentation Amplifier. FIGURE 20. Differential Input Power Amplifier. FIGURE 21. Differential Input FET Buffered Current Source. FIGURE 22. Thermocouple Amplifier with Cold Junction Compensation and Input Low-Pass Filtering (< 1Hz). FIGURE 23. Differential Input/Differential Output Amplifier. FIGURE 24. Digitally-Controlled Fast-Settling Programmable-Gain Instrumentation Amplifier.