

# **MPQ4462** 3.5A, 4MHz, 36V, Step-Down Converter AEC-Q100 Qualified

# DESCRIPTION

The MPQ4462 is a high-frequency, step-down, switching regulator with an integrated, high-side, high-voltage, power MOSFET. It provides a 3.5A output with current-mode control for fast loop response and easy compensation.

The wide 3.8V-to-36V input range accommodates a variety of step-down applications, including those in an automotive input environment. A 120µA operational quiescent current allows for battery-powered applications.

Switching-frequency scaling allows for high power-conversion efficiency over a wide load range by scaling down the switching frequency at light loads to reduce the switching and gate driving losses.

The frequency foldback prevent inductor-current runaway during startup, and thermal shutdown provides reliable and fault tolerant operation.

The MPQ4462 can operate at up to 4MHz for EMI-sensitive applications, such as AM radio and ADSL applications.

The MPQ4462 is available in both 3mm×3mm QFN10 and SOIC8E packages.

## FEATURES

- 120µA Quiescent Current
- Wide 3.8V-to-36V Input Range
- 150mΩ Internal Power MOSFET
- Up to 4MHz Programmable Switching Frequency
- Stable with a Ceramic Capacitor
- Internal Soft-Start
- Internally-Set Current Limit without a Current Sensing Resistor
- Output Adjustable from 0.8V to 30V
- Available in 3mm×3mm QFN10 and SOIC8E Packages.
- Available in AEC-Q1000 Qualified Grade 1

## APPLICATIONS

- High-Voltage Power Conversion
- Automotive Systems
- Industrial Power Systems
- Distributed Power Systems
- Battery Powered Systems

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2013 MPS. All Rights Reserved.



| Part Number      | Package         | Top Marking |  |
|------------------|-----------------|-------------|--|
| MPQ4462DQ*       | QFN10 (3mm×3mm) | Z2          |  |
| MPQ4462DN**      | SOIC8E          | MP4462DN    |  |
| MPQ4462DQ-AEC1*  | QFN10 (3mm×3mm) | Z2          |  |
| MPQ4462DN-AFC1** | SOIC8E          | MP4462DN    |  |

## **ORDERING INFORMATION**

\*For Tape & Reel, add suffix –Z (e.g. MPQ4462DQ–AEC1-Z); For RoHS, compliant packaging, add suffix –LF (e.g. MPQ4462DQ–AEC1-LF–Z).

\*\*For Tape & Reel, add suffix –Z (e.g. MPQ4462DN–AEC1-Z); For RoHS, compliant packaging, add suffix –LF (e.g. MPQ4462DN–AEC1-LF–Z).



# PACKAGE REFERENCE

# ABSOLUTE MAXIMUM RATINGS (1)

| Supply Voltage (V <sub>IN</sub> )     | .–0.3V to +40V                                    |
|---------------------------------------|---------------------------------------------------|
| Switch Voltage (V <sub>SW</sub> )–0.3 | $3V$ to $V_{IN}$ + 0.3V                           |
| BST to SW                             | 0.3V to +6V                                       |
| All Other Pins                        | 0.3V to +6V                                       |
| Continuous Power Dissipation (T       | <sup>r</sup> <sub>A</sub> = +25°C) <sup>(2)</sup> |
| QFN10 (3mmx3mm)                       |                                                   |
| SOIC8E                                |                                                   |
| Junction Temperature                  | 150°C                                             |
| Lead Temperature                      | 260°C                                             |
| Storage Temperaturee                  | 65°C to +150°C                                    |
|                                       |                                                   |

## Recommended Operating Conditions <sup>(3)</sup>

| Supply Voltage V <sub>IN</sub> | 3.8V to 36V     |
|--------------------------------|-----------------|
| Output Voltage VOUT            | 0.8V to 30V     |
| Operating Junct. Temp          | –40°C to +125°C |

## *Thermal Resistance* <sup>(4)</sup> *θ<sub>JA</sub> θ<sub>JC</sub>* QFN10 (3mm×3mm)......50...... 12... °C/W

|        | <b>\</b> - | <br>/ |    |    | -    |
|--------|------------|-------|----|----|------|
| SOIC8E | :          | <br>  | 50 | 10 | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.

## **ELECTRICAL CHARACTERISTICS**

-1-

 $V_{IN}$  = 12V,  $V_{EN}$  = 2.5V,  $V_{COMP}$  = 1.4V,  $T_J$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_J$  = 25°C.

| Parameter                                                | Symbol              | Condition                                                         | Min   | Тур   | Max   | Units |
|----------------------------------------------------------|---------------------|-------------------------------------------------------------------|-------|-------|-------|-------|
| Feedback Voltage                                         | V                   | $V_{IN}$ = 4.5V to 36V, $T_{J}$ = 25°C                            | 0.786 | 0.792 | 0.803 | V     |
| reeuback voltage                                         | v ⊦B                | V <sub>IN</sub> = 4.5V to 36V                                     | 0.773 |       | 0.812 | v     |
| Upper Switch On Resistance <sup>(5)</sup>                | R <sub>DS(ON)</sub> | $V_{BST} - V_{SW} = 5V$                                           |       | 150   |       | mΩ    |
| Upper Switch Leakage                                     |                     | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 0V, V <sub>IN</sub> = 36V |       | 0.01  | 1     | μA    |
| Current Limit                                            |                     | Duty Cycle = 50%                                                  | 4.0   | 5.5   |       | А     |
| COMP to Current Sense<br>Transconductance <sup>(5)</sup> | G <sub>cs</sub>     |                                                                   |       | 9     |       | A/V   |
| Error Amp Voltage Gain <sup>(6)</sup>                    |                     |                                                                   |       | 200   |       | V/V   |
| Error Amp Transconductance                               |                     | I <sub>COMP</sub> = ±3μA                                          | 35    | 60    | 95    | μA/V  |
| Error Amp Min Source Current                             |                     | V <sub>FB</sub> = 0.7V                                            |       | 5     |       | μA    |
| Error Amp Min Sink Current                               |                     | V <sub>FB</sub> = 0.9V                                            |       | -5    |       | μA    |
| VIN UVLO Threshold                                       |                     |                                                                   | 2.6   | 3.0   | 3.4   | V     |
| VIN UVLO Hysteresis                                      |                     |                                                                   |       | 400   |       | mV    |
| Soft-Start Time <sup>(5)</sup>                           |                     | V <sub>FB</sub> = 0V to 0.8V                                      |       | 1.5   |       | ms    |
| Oscillator Frequency                                     |                     | $R_{FREQ} = 45.3 k\Omega$                                         | 1.6   | 2     | 2.4   | MHz   |
| Shutdown Supply Current                                  |                     | V <sub>EN</sub> = 0V                                              |       | 11    | 18    | μA    |
| Quiescent Supply Current                                 |                     | No load, V <sub>FB</sub> = 0.9V                                   |       | 120   | 160   | μA    |
| Thermal Shutdown <sup>(5)</sup>                          |                     |                                                                   |       | 150   |       | °C    |
| Thermal Shutdown Hysteresis <sup>(5)</sup>               |                     |                                                                   |       | 15    |       | °C    |
| Minimum OFF Time <sup>(5)</sup>                          |                     |                                                                   |       | 100   |       | ns    |
| Minimum ON Time <sup>(5)</sup>                           |                     |                                                                   |       | 80    |       | ns    |
| EN Rising Threshold                                      |                     |                                                                   | 1.4   | 1.5   | 1.7   | V     |
| EN Falling Threshold                                     |                     |                                                                   | 1.1   | 1.2   | 1.4   | V     |
| EN Threshold Hysteresis                                  |                     |                                                                   |       | 300   |       | mV    |

Note:

5) Derived from bench characterization. Not tested in production.

6) Guaranteed by design. Not tested in production.

![](_page_3_Picture_0.jpeg)

## **PIN FUNCTIONS**

| QFN<br>Pin # | SOIC8E<br>Pin # | Name           | Description                                                                                                                                                         |
|--------------|-----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2         | 1               | SW             | Switch Node. Output of the high-side switch. Requires a low-forward-drop Schottky diode to ground. Place the diode close to the SW pins to reduce switching spikes. |
| 3            | 2               | EN             | Enable. Pull below the specified threshold to shut the chip down. Pull it up above the specified threshold or leave it floating to enable the chip.                 |
| 4            | 3               | COMP           | Compensation. Output of the error amplifier. Includes control-loop frequency compensation.                                                                          |
| 5            | 4               | FB             | Feedback. Input to the error amplifier. The tap of a resistor divider between the output and GND sets the output voltage to the internal +0.8V reference.           |
| 6            | 5               | GND            | Ground.                                                                                                                                                             |
| 7            | 6               | FREQ           | Switching Frequency Set. Connect a resistor from this pin to ground to set the switching frequency.                                                                 |
| 8, 9         | 7               | VIN            | Input Supply. Supplies power to all internal control circuitry. Requires a decoupling capacitor to ground to minimize switching spikes.                             |
| 10           | 8               | BST            | Bootstrap. Positive power supply to the internal, floating, high-side MOSFET driver.<br>Connect a bypass capacitor between this pin and SW.                         |
|              |                 | Exposed<br>Pad | Ground Pad. Connect to GND plane for optimal thermal performance.                                                                                                   |

## **TYPICAL CHARACTERISTICS**

![](_page_4_Figure_2.jpeg)

![](_page_4_Figure_3.jpeg)

![](_page_4_Figure_4.jpeg)

VIN UVLO vs. Junction Temperature

![](_page_4_Figure_6.jpeg)

![](_page_4_Figure_7.jpeg)

EN Rising Threshold vs.

EN Falling Threshold vs. Junction Temperature

![](_page_4_Figure_9.jpeg)

I<sub>PEAK</sub> vs. Duty

![](_page_4_Figure_11.jpeg)

![](_page_4_Figure_12.jpeg)

![](_page_4_Figure_13.jpeg)

MPQ4462 Rev. 1.11 7/17/2013 M www.MonolithicPower.com Patent Protected Unauthorized Photoc

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2013 MPS. All Rights Reserved.

![](_page_5_Picture_0.jpeg)

100

 $R_{FREQ}\left(k\Omega\right)$ 

1000

# **TYPICAL CHARACTERISTICS** (continued) **Oscillating Frequency** vs. R<sub>FREQ</sub> 4.0 OSCILLATING FREQUENCY (MHz) 3.5 3.0 2.5 2.0

1.5 1.0 0.5 0.0 *1*0

![](_page_6_Figure_1.jpeg)

# **TYPICAL PERFORMANCE CHARACTERISTICS (continued)** V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 3.3V, C1 = 10μF, C2 = 22μF, L = 10μH and T<sub>A</sub> = +25°C, unless otherwise noted. Shutdown Through EN IOUT = 3.5A VOUT = 0A to Short Circuit IOUT = 0A to Short Circuit VOUT = VA to Short Circuit

40µs/div.

40µs/div.

# **BLOCK DIAGRAM**

![](_page_8_Figure_2.jpeg)

Figure 1: Functional Block Diagram

# **OPERATION**

MPQ4462 is a variable-frequency, The asynchronous, step-down switching regulator with an integrated, high-side, high-voltage, power MOSFET. It provides a highly efficient output with current mode control for fast loop response and easy compensation. It features a wide input-voltage range, internal soft-start control, and precise current limiting. Its very-low operational quiescent current makes it suitable for battery-powered applications.

## **PWM Control**

At moderate-to-high output current, the MPQ4462 operates in a fixed-frequency, peakcurrent-control mode to regulate the output voltage. The internal clock initiates a PWM cycle that turns the power MOSFET on. This MOSFET remains on until its current reaches the value set by  $V_{COMP}$ . When the power MOSFET is off, it remains off for at least 100ns before the next cycle starts. If the current in the power MOSFET does not reach the COMP set current value within one PWM period, the power MOSFET remains on to save a turn-off operation.

## **Error Amplifier**

The error amplifier compares V<sub>FB</sub> to the internal reference ( $V_{RFF}$ ) and outputs a current proportional to the difference between the two. This output current charges the external compensation network to form  $V_{COMP}$ , which controls the power MOSFET current.

While operating, the V<sub>COMP</sub> minimum is clamped to 0.9V and its maximum is clamped to 2.0V. COMP is internally pulled down to GND in shutdown mode. COMP should not be pulled up beyond 2.6V.

## Internal Regulator

The 2.6V internal regulator powers most of the internal circuits. This regulator takes V<sub>IN</sub> and operates in the full  $V_{IN}$  range. When  $V_{IN}$ exceeds 3.0V, the output of the regulator is in full regulation. When VIN falls below 3.0V, the output decreases.

## **Enable Control**

The MPQ4462 has a dedicated enable-control pin (EN). Enable uses logic-high to enable and

disable the chip. Its falling threshold is precisely 1.2V, and its rising threshold is 1.5V (300mV higher).

When floating, EN is pulled up to about 3.0V by an internal 1µA current source to remain enabled. To pull-down requires a 1µA current.

When  $V_{EN}$  is pulled down below 1.2V, the chip enters its lowest shutdown current mode. When V<sub>EN</sub> exceeds 0V but remains below its rising threshold, the chip remains in shutdown mode but the shutdown current increases slightly.

## Under-Voltage Lockout (UVLO)

Under-voltage lockout (UVLO) protects the chip from operating at insufficient supply voltages. The UVLO rising threshold is about 3.0V while its falling threshold is a consistent 2.6V.

## Internal Soft-Start

The soft-start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (V<sub>SS</sub>) that ramps up from 0V to 2.6V. When  $V_{SS}$  <  $V_{REF}$ ,  $V_{SS}$  becomes the reference. When V<sub>SS</sub>>V<sub>REF</sub>, V<sub>REF</sub> resumes as the reference.

## **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature exceeds its upper threshold, the chip shuts down. When the temperature falls below its lower threshold, chip function resumes.

## Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a UVLO rising threshold of 2.2V with a falling threshold of 150mV.

A dedicated, internal, bootstrap regulator charges and regulates the bootstrap capacitor ~5V. When the voltage between the BST and SW nodes falls below its regulation voltage, a PMOS pass transistor connected from VIN to BST turns on. The current-charging path is VIN  $\rightarrow$  BST  $\rightarrow$  SW. The external circuit should provide enough voltage headroom to facilitate charging.

# MPQ4462 – 3.5A, 4MHz, 36V, STEP-DOWN CONVERTER, AEC-Q100 QUALIFIED

If  $V_{IN}$  is sufficiently higher than  $V_{SW}$ , the bootstrap capacitor charges. When the power MOSFET is ON,  $V_{IN} \approx V_{SW}$  so the bootstrap capacitor cannot charge. When the external diode is ON, the  $V_{IN} - V_{SW}$  is at its maximum for optimal charging. When there is no current in the inductor,  $V_{SW} = V_{OUT}$  so  $V_{IN} - V_{OUT}$  charges the bootstrap capacitor.

At higher duty cycles, the bootstrap-charging period is shorter so the bootstrap capacitor may not charge sufficiently. If the internal circuit does not have sufficient voltage and the bootstrap capacitor is not charged, an external circuit can ensure the bootstrap voltage is in the normal operational region.

The floating driver's DC quiescent current  $\sim 20\mu A$ . Select a bleeding current at the SW node meets the following criterion:

$$I_{O} + \frac{V_{O}}{(R1 + R2)} > 20 \mu A$$

#### **Current Comparator and Current Limit**

A current-sense MOSFET accurately senses the power-MOSFET current. The sense value is compared to  $V_{COMP}$  by a high-speed current comparator. When the power MOSFET turns on, the comparator is first blanked till the end of the turn-on transition. When the sensed current exceeds  $V_{COMP}$ , the comparator output is low, turning off the power MOSFET. The cycle-bycycle maximum current of the internal power MOSFET is internally limited.

#### Startup and Shutdown

If both  $V_{IN}$  and  $V_{EN}$  exceed their respective thresholds, the chip starts. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

While the internal supply rail is up, an internal timer holds the power MOSFET OFF for about 50 $\mu$ s to blank the startup noise. When the internal soft-start block is enabled, it first holds V<sub>SS</sub> low before slowly ramping up.

Three events can shut down the chip:  $V_{EN}$  LOW,  $V_{IN}$  LOW, and thermal shutdown. For shutdown, the power MOSFET turn off to avoid triggering

any faults.  $V_{\text{COMP}}$  and the internal supply rail are then pulled down.

#### **Programmable Oscillator**

An external resistor ( $R_{FREQ}$ ) from the FREQ pin to ground sets the MPQ4462 oscillating frequency.

## **APPLICATION INFORMATION COMPONENT SELECTION**

#### Frequency

The MPQ4462 has an externally-adjustable frequency using R<sub>FRFO</sub>. See Table1 for a list of recommended R<sub>FRFO</sub> value for various f<sub>S</sub>.

Table 1: f<sub>s</sub> vs. R<sub>FREQ</sub>

| $R_{FREQ}(k\Omega)$ | f <sub>s</sub> (MHz) |  |  |
|---------------------|----------------------|--|--|
| 18                  | 4                    |  |  |
| 20                  | 3.8                  |  |  |
| 22.1                | 3.5                  |  |  |
| 24                  | 3.3                  |  |  |
| 26.7                | 3                    |  |  |
| 30                  | 2.8                  |  |  |
| 33.2                | 2.5                  |  |  |
| 39                  | 2.2                  |  |  |
| 45.3                | 2                    |  |  |
| 51                  | 1.8                  |  |  |
| 57.6                | 1.6                  |  |  |
| 68                  | 1.4                  |  |  |
| 80.6                | 1.2                  |  |  |
| 100                 | 1                    |  |  |
| 133                 | 0.8                  |  |  |
| 200                 | 0.5                  |  |  |
| 340                 | 0.3                  |  |  |
| 536                 | 0.2                  |  |  |

#### **Output Voltage**

Connecting FB to the tap of a resistor divider from  $V_{OUT}$  to ground sets  $V_{OUT}$  such that:

$$V_{OUT} = V_{FB} \, \frac{(R1 + R2)}{R2}$$

Without a load, the MPQ4462 outputs ~20µA from its high-side BST circuitry. Keep R2  $\leq$ 40k $\Omega$ to absorb this small amount of current. Selecting R2=40.2k $\Omega$ , R1 is then:

$$R1 = 50.25 \times (V_{OUT} - 0.8)(k\Omega)$$

For example, for  $V_{OUT}$ =3.3V and R2=40.2k $\Omega$ , then R1 is 127kQ.

#### Inductor

The inductor supplies constant current to the output load while being driven by the switching input voltage. A larger inductor will reduce ripple current and lower output ripple voltage, but is physically larger, and have a higher series resistance and/or lower saturation current.

To choose a balanced inductor value, allow the peak-to-peak inductor ripple current approximately equal 30% of the maximum switching current limit. To ensure that the peak inductor current is below the maximum switch current limit estimate and inductor value as:

$$L1 = \frac{V_{OUT}}{f_{S} \times \Delta I_{L}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Where  $V_{OUT}$  is the output voltage,  $V_{IN}$  is the input voltage,  $f_{S}$  is the switching frequency, and  $\Delta I_1$  is the peak-to-peak inductor-ripple current.

Choose an inductor that will not saturate under the maximum inductor peak current, which is:

$$\mathbf{I}_{\text{LP}} = \mathbf{I}_{\text{LOAD}} + \frac{\mathbf{V}_{\text{OUT}}}{2 \times \mathbf{f}_{\text{S}} \times \text{L1}} \times \left(1 - \frac{\mathbf{V}_{\text{OUT}}}{\mathbf{V}_{\text{IN}}}\right)$$

Where ILOAD is the load current.

## **Output Rectifier Diode**

The output rectifier diode supplies the current to the inductor when the high-side switch is off. To reduce losses due to the diode forward voltage and recovery times, use a Schottky diode.

Choose a diode whose maximum reverse voltage rating exceeds the maximum input voltage, and whose current rating exceeds the maximum load current.

#### Input Capacitor

The input current to the step-down converter is discontinuous and requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low-ESR capacitors for the best performance. Ceramic capacitors are best, but tantalum or low-ESR electrolytic capacitors may also suffice.

For simplicity, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor (C1) can be electrolytic, tantalum, or ceramic. Electrolytic or tantalum capacitors will need a small, high-quality ceramic capacitor  $(0.1\mu F)$  placed as close to the IC as possible. Ceramic capacitors must have enough capacitance to prevent excessive input voltage ripple. The capacitor-incurred input voltage ripple is approximately:

$$\Delta V_{\rm IN} = \frac{I_{\rm LOAD}}{f_{\rm S} \times C1} \times \frac{V_{\rm OUT}}{V_{\rm IN}} \times \left(1 - \frac{V_{\rm OUT}}{V_{\rm IN}}\right)$$

#### **Output Capacitor**

The output capacitor (C2) maintains the output DC voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Low-ESR capacitors are best at limiting the output voltage ripple. The output voltage ripple is approximately:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$

Where L is the inductor and  $R_{ESR}$  is the output capacitor's equivalent series resistance.

If using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and contributes to the majority of the output voltage ripple. The output voltage ripple is approximately:

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^{2} \times L \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$

If using either tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. The output ripple is approximately:

$$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{f_{\text{s}} \times L} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{in}}}\right) \times R_{\text{esr}}$$

The output capacitor also affects the regulatorysystem's stability. The MPQ4462 can be optimized for a wide range of capacitances and ESR values.

#### **Compensation Components**

The MPQ4462 employs current-mode control for easy compensation and fast transient response. The COMP pin—the output of the internal error amplifier—controls system stability and transient response. A series RC combination adds a pole-zero pair to the control system . The DC gain of the voltage feedback loop is:

$$\mathbf{A}_{\mathsf{VDC}} = \mathbf{R}_{\mathsf{LOAD}} \times \mathbf{G}_{\mathsf{CS}} \times \mathbf{A}_{\mathsf{VEA}} \times \frac{\mathbf{V}_{\mathsf{FB}}}{\mathbf{V}_{\mathsf{OUT}}}$$

Where

 $A_{VEA}$  is the error amplifier voltage gain (200V/V)

 $G_{CS}$  is the current sense transconductance (9A/V), and

R<sub>LOAD</sub> is the load resistor value.

The system has two important poles: the compensation capacitor (C3) and the error amplifier's output resistor; and the output capacitor and the load resistor. These poles are located at:

$$f_{P1} = \frac{G_{EA}}{2\pi \times C3 \times A_{VEA}}$$
$$f_{P2} = \frac{1}{2\pi \times C2 \times R_{LOAD}}$$

Where,  $G_{EA}$  is the error amplifier's transconductance,  $60\mu A/V$ .

The system has one important zero due to the compensation capacitor (C3) and the compensation resistor (R3). This zero is located at:

$$f_{Z1} = \frac{1}{2\pi \times C3 \times R3}$$

The system may have another important zero if the output capacitor is large and/or has a high-ESR. The zero is located at:

$$f_{ESR} = \frac{1}{2\pi \times C2 \times R_{ESR}}$$

In case requires a third pole set by the compensation capacitor (C6) and the

compensation resistor (R3). This pole is located at:

$$f_{P3} = \frac{1}{2\pi \times C6 \times R3}$$

The compensator shapes the converter transfer function for a desired loop gain. The feedback loop's unity-gain crossover frequency is important. Lower crossover frequencies result slow line and load transient responses, while higher crossover frequencies increase system instability. For most applications, set the crossover frequency to  $\sim 0.1 \times f_S$ . Table 2 lists some typical compensation-component values for standard output voltages. The component values are optimized for fast transient responses and good stability at given conditions.

Table 2: Compensation Values for TypicalOutput Voltage/Capacitor Combinations

| V <sub>OUT</sub><br>(V) | L (µH)    | C2<br>(µF) | R3<br>(kΩ) | C3<br>(pF) | C6   |
|-------------------------|-----------|------------|------------|------------|------|
| 1.8                     | 4.7       | 47         | 105        | 100        | None |
| 2.5                     | 4.7 - 6.8 | 22         | 54.9       | 220        | None |
| 3.3                     | 6.8 -10   | 22         | 68.1       | 220        | None |
| 5                       | 15 - 22   | 22         | 100        | 150        | None |
| 12                      | 22 - 33   | 22         | 147        | 150        | None |

To optimize the compensation components for conditions not listed in Table 2:

1. Choose R3 for the desired crossover frequency:

$$R3 = \frac{2\pi \times C2 \times f_{C}}{G_{EA} \times G_{CS}} \times \frac{V_{OUT}}{V_{FB}}$$

Where  $f_c$  is the desired crossover frequency.

2. Choose C3 for the desired phase margin. For applications with typical inductor values, setting the compensation zero ( $f_{Z1}$ ) below  $0.25 \times f_{C}$  provides sufficient phase margin. C3 must meet the following criterion:

$$C3 > \frac{4}{2\pi \times R3 \times f_C}$$

3. Determine if C6 is required. Add C6 if the ESR zero of the output capacitor is located at <0.5× $f_c$ , or if the following relationship is true:

$$\frac{1}{2\pi \times C2 \times R_{ESR}} < \frac{f_s}{2}$$

Select C6 to set the pole  $(f_{P3})$  at the the ESR zero. Determine the C6 as:

$$C6 = \frac{C2 \times R_{\text{ESR}}}{R3}$$

#### **High-Frequency Operation**

Set the MP4462's switching frequency up to 4MHz through an external resistor. For switching frequencies above 2MHz, take the following into consideration:

- The minimum ON-time is ~80ns. Pulse skipping occurs more often at higher switching frequencies due to the minimum ON-time.
- The recommended operating voltage is <12V, and <24V at 2MHz. Refer to Figure 2 for more information.

![](_page_13_Figure_20.jpeg)

Figure 2: Recommended Max.  $V_{IN}$  vs  $f_S$ 

1.11 www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2013 MPS. All Rights Reserved.

- The internal bootstrap circuit's impedance may limit the charge to the bootstrap capacitor during each (1-D)×T<sub>S</sub> charging period. Add an external bootstrap charging diode if the switching frequency is above 2MHz.
- At higher switching frequencies. the capacitor's inductive reactance (XL dominates, so that the ESL of the input/output capacitor determines the input/output ripple voltage at higher switching frequencies. Select a highfrequency ceramic capacitor as the input decoupling capacitor and the output filtering capacitor for high-frequency operation.
- Layout becomes more important when the device switches at higher frequencies. Please refer to the PCB Layout Guide for more details.

## **External Bootstrap Diode**

Add an external bootstrap diode if the input voltage is no greater than 5V or if the 5V rail is available. This diode improves regulator efficiency. The bootstrap diode can be a low-cost one, such as the IN4148 or the BAT54.

![](_page_14_Figure_6.jpeg)

## Figure 3: External Bootstrap Diode

This diode is also recommended for high-dutycycle operation (when  $V_{OUT}$  / $V_{IN}$  >65%) or low  $V_{IN}$  (<5V) applications.

At no load or light load, the converter may operate in pulse-skipping mode to maintain output-voltage regulation. However, pulse-skipping limits the BST voltage's charging time. For sufficient gate voltage, make sure that  $V_{IN}$ - $V_{OUT}$ >3V. For example, if  $V_{OUT}$  is 3.3V,  $V_{IN}$  needs to be higher than 3.3V+3V=6.3V to maintain the BST voltage at no load or light load. To meet this requirement, use the EN pin to program the input UVLO voltage to  $V_{OUT}$ +3V.

# **TYPICAL APPLICATION CIRCUITS**

![](_page_15_Figure_3.jpeg)

# PCB LAYOUT GUIDE

PCB layout is very important for system stability. It is highly recommended to duplicate EVB layout for optimum performance.

If change is necessary, please follow these guidelines and take Figure 6 for reference.

- Keep the path of switching current short and minimize the loop area formed by input capacitor, high-side MOSFET and external switching diode. Place ceramic bypass capacitors close to the VIN Pin.
- 2) Make all feedback connections short and direct. Try to run the feedback trace as far from the inductor and noisy power traces as possible. If possible run the feedback trace on the opposite PCB side to the inductor with a ground plane separating the two.
- Place the feedback resistors and compensation components as close to the chip as possible. Do not place the compensation components close to or under high dv/dt SW node, or inside the high di/dt power loop. If you have to do so,

the proper ground plane must be in place to isolate those.

- 4) Connect VIN, SW, and especially GND respectively to large copper areas to cool the chip to improve thermal performance and long-term reliability. To help to improve the thermal conduction at high frequencies, add a grid of thermal vias under the exposed pad. Use small vias (15mil barrel diameter) so that the hole fills up during the plating process and improve thermal conduction. Larger vias can cause solder wicking during the reflow process. A pitch (distance between the centers) of 40mil between thermal vias is typical.
- 5) Place the input decoupling capacitor, catch diode and the MPQ4462 (VIN, SW and PGND) as close as possible, with traces that are very short and fairly wide. This can help to greatly reduce the voltage spike on SW node, and lower the EMI noise level as well.
- 6) Please refer to the layout example on EVQ4460 datasheet.

![](_page_16_Figure_11.jpeg)

Figure 6: Typical Application Circuit

![](_page_17_Picture_0.jpeg)

![](_page_17_Figure_2.jpeg)

MPQ4462DQ Top Layer

![](_page_17_Figure_4.jpeg)

MPQ4462DQ Bottom Layer

![](_page_18_Picture_0.jpeg)

## **PACKAGE INFORMATION**

![](_page_18_Figure_3.jpeg)

#### **RECOMMENDED LAND PATTERN**

![](_page_19_Picture_0.jpeg)

PIN 1 ID 1 1 1 4

TOP VIEW

SOIC8E

![](_page_19_Figure_5.jpeg)

BOTTOM VIEW

![](_page_19_Figure_7.jpeg)

![](_page_19_Figure_8.jpeg)

![](_page_19_Figure_9.jpeg)

![](_page_19_Figure_10.jpeg)

**RECOMMENDED LAND PATTERN** 

![](_page_19_Figure_12.jpeg)

<u>NOTE:</u>

- 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX.
- 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.