# Six Output Peak Reducing EMI Solution #### **Features** - IC WORKS PREMIS<sup>TM</sup> family offering - · Generates an EMI optimized clocking signal at the output - · Selectable input to output frequency - Six -1.25%, -3.75%, or 0% down spread outputs - · One non-Spread reference output - · Integrated loop filter components - · Operates with a 3.3 or 5V supply - · Low power CMOS design - · Available in 24-pin SSOP (Shrunk Small Outline Package) · Outputs may be selectively disabled ### **Key Specifications** Supply Voltages: $VDD = 3.3V \pm 0.3\%$ or $VDD = 5V \pm 10\%$ Frequency range: $8MHz \le F_{in} \le 28MHz$ 8MHz≤F<sub>in</sub>≤28MHz Crystal Reference range Cycle to Cycle Jitter: 300ps (max) Selectable spread percentage: -1.25% or -3.75% Output duty cycle: 40/60% (worst case) Output rise and fall time: 5ns (max) Figure 1 Simplified Block Diagram Table 1 Modulation width selection | SS% | Output | | | | |-----|-----------------------------------------------------------|--|--|--| | 0 | F <sub>in</sub> ≥F <sub>out</sub> ≥F <sub>in</sub> -1.25% | | | | | 1 | F <sub>in</sub> ≥F <sub>out</sub> ≥F <sub>in</sub> -3.75% | | | | Table 2 Frequency Range Selection | FS2 | FS1 | Frequency range | |-----|-----|--------------------------------| | 0 | 0 | 8 MHz≤F <sub>IN</sub> ≤10 MHz | | 0 | 1 | 10 MHz≤F <sub>IN</sub> ≤15 MHz | | 1 | 0 | 15 MHz≤F <sub>IN</sub> ≤18 MHz | | 1 | 1 | 18MHz≤F <sub>IN</sub> ≤28 MHz | Figure 2 Pin Diagrams | REFOUT 1 | | | | | _ | |------------|----------------|---------------------------------|------|----------------------------------------------|----------------------------------------| | <u> </u> | FS2 | 3<br>4<br>5<br>6<br>7<br>8<br>9 | W184 | 23<br>22<br>21<br>20<br>19<br>18<br>17<br>16 | RESET FS1 VDD VDD NC EN1 CLK5 VDD CLK4 | | | VDD □<br>CLK1□ | 10<br>11 | | 15 | CLK4 | **Output Enable table** Table 3 | EN1 | EN2 | CLK0:4 | CLK5 | |-----|-----|--------|--------| | 0 | 0 | Low | Low | | 0 | 1 | Low | Active | | 1 | 0 | Active | Low | | 1 | 1 | Active | Active | **Order Information** Table 4 | Part<br>Number | Package | |----------------|----------------------------| | W184 | H = Plastic SSOP (209 mil) | IC WORKS · 101 Nicholson Lane · San Jose, CA 95134-11359 · (408) 922-0202 Current information is available at www.icworks.com IC WORKS DOCUMENT CONTROL: FDS-040: REV 2 May 1999 #### Overview The W184 products are one series of devices in the IC WORKS PREMIS family. The PREMIS family incorporates the latest advances in PLL spread spectrum frequency synthesizer techniques. By frequency modulating the output with a low frequency carrier, peak EMI is greatly reduced. Use of this technology allows systems to pass increasingly difficult EMI testing without resorting to costly shielding or re-design. In a system, not only is EMI reduced in the various clock lines, but also in all signals which are synchronized to the clock. Therefore, the benefits of using this technology increase with the number of address and data lines in the system. Figure 1 shows a simple implementation. #### **Functional Description** The W184 uses a phase locked loop (PLL) to frequency modulate an input clock. The result is an output clock whose frequency is slowly swept over a narrow band near the input signal. The basic circuit topology is shown in Figure 3. The input reference signal is divided by N and fed to the phase detector. A signal from the VCO is divided by M and fed back to the phase detector also. The PLL will force the frequency of the VCO output signal to change until the divided output signal and the divided reference signal match at the phase detector input. The output frequency is then equal to the ratio of M/N times the reference frequency. (Note: For the W184 the output frequency is nominally equal to the input frequency.) The unique feature of the Spread Spectrum Frequency Timing Generator is that a modulating waveform is superimposed at the input to the VCO. This causes the VCO output to be slowly swept across a predetermined frequency band. Because the modulating frequency is typically 1000 times slower than the fundamental clock, the spread spectrum process has little impact on system performance. #### **Frequency Selection With SSFTG** In Spread Spectrum Frequency Timing Generation, EMI reduction depends on the shape, modulation percentage, and frequency of the modulating waveform. While the shape and frequency of the modulating waveform are fixed for a given frequency, the modulation percentage may be varied. Using frequency select bits (FS1:2 pins), the frequency range can be set. Spreading percentage may be selected to -1.25% or -3.75% (see Table 1). A larger spreading percentage improves EMI reduction. However, large spread percentages may either exceed system maximum frequency ratings or lower the average frequency to a point where performance is affected. For these reasons, spreading percentage options are provided. Figure 3 Functional Block Diagram ### **Spread Spectrum Frequency Timing Generation** The benefits of using Spread Spectrum Frequency Timing Generation are depicted in Figure 4. An EMI emission profile of a clock harmonic is shown. Contrast the typical clock EMI with the IC WORKS Spread Spectrum Frequency Timing Generation EMI. Notice the spike in the typical clock. This spike can make systems fail quasi-peak EMI testing. The FCC and other regulatory agencies test for peak emissions. With spread spectrum enabled, the peak energy is much lower (at least 8dB) because the energy is spread out across a wider bandwidth. Figure 4 Typical Clock and SSFTG Comparison #### **Modulating Waveform** The shape of the modulating waveform is critical to EMI reduction. The modulation scheme used to accomplish the maximum reduction in EMI is shown in Figure 5. The period of the modulation is shown as a percentage of the period length along the X axis. The amount that the frequency is varied is shown along the Y axis, also shown as a percentage of the total frequency spread. IC WORKS frequency selection tables express the modulation percentage in two ways. The first method displays the spreading frequency band as a percent of the programmed average output frequency, symmetric about the programmed average frequency. This method is always shown using the expression $f_{Center} \pm X_{MOD}\%$ in the frequency spread selection table. The second approach is to specify the maximum operating frequency and the spreading band as a percentage of this frequency. The output signal is swept from the lower edge of the band to the maximum frequency. The expression for this approach is $f_{MAX}$ - $X_{MOD}\%$ . Whenever this expression is used, IC WORKS has taken care to ensure that $f_{MAX}$ will never be exceeded. This is important in applications where the clock drives components with tight maximum clock speed specifications. Figure 5 Modulation Waveform Profile #### SSON# Pin An internal pull-down resistor defaults the chip into spread spectrum mode. When the SSON# pin is asserted (active low) the spreading feature is enabled. Spreading feature is disabled when SSON# is set high (V<sub>DD</sub>). # **Pin Definitions** | Pin Name | Pin No. | Pin<br>Type | Pin Description | |-------------|--------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK0:5 | 9, 11, 12, 13,<br>15, 17 | 0 | <b>Modulated Frequency Outputs:</b> Frequency modulated copies of the unmodulated input clock (SSON# asserted). | | CLKIN or X1 | 3 | I | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It may either be connected to an external crystal, or to an external reference clock. | | NC or X2 | 4 | I | Crystal Connection: If using an external reference, this pin must be left unconnected. | | SS% | 6 | I | <b>Modulation Width Selection:</b> When Spread Spectrum feature is turned on, this pin is used to select the amount of variation and peak EMI reduction that is desired on the output signal. This pin has an internal pull-up resistors. | | Reset | 23 | I | <b>Modulation profile restart:</b> A rising edge on this input restarts the modulation pattern at the beginning of its defined path. | | REFOUT | 14 | 0 | Non-Modulated Output: This pin provides a copy of the reference frequency. This output will not have the Spread Sepcturm feature enabled regardless of the state of logic input SSON#. | | EN1:2 | 18, 7 | I | Output Enable Select Pins: These pins control the activity of specific output buffers. Set them to disable unused outputs using Table 3 on page 1 as a guide. | | SSON# | 24 | I | Spread Spectrum Control (Active Low): Asserting this signal (active low) turns the internal modulation waveform on. This pin has an internal pull-down resistor. | | FS1:2 | 22, 2 | I | Frequency Selection Bit 1 and 2: These pins select the frequency of operation. Refer to Table 1. These pins have internal pull-up resistors. | | VDD | 10, 16, 20,<br>21 | Р | Power Connection: Connected to 3.3V or 5V power supply. | ### **Absolute Maximum Ratings** Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Operating at maximum conditions for extended periods may affect reliability. | Symbol | Parameter | Rating | Unit | |------------------|----------------------------------------|--------------|------| | $V_{DD}, V_{IN}$ | Voltage on any pin with respect to GND | -0.5 to +7.0 | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | T <sub>B</sub> | Ambient Temperature under Bias | -55 to +125 | °C | | P <sub>D</sub> | Power Dissipation | 0.5 | W | #### DC Electrical Characteristics: 0 °C < T<sub>A</sub> < 70 °C, V<sub>DD</sub> = 3.3V ±0.3V | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |------------------|------------------------|-----|-----|-----|------|-------------------------------------------| | I <sub>DD</sub> | Supply Current | | 18 | 32 | mA | | | ton | Power Up Time | | | 5 | ms | First locked clock cycle after Power Good | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.4 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | ٧ | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | | | I <sub>IL</sub> | Input Low Current | -50 | | | μА | Note 1 | | I <sub>IH</sub> | Input High Current | | | 50 | μΑ | Note 1 | | l <sub>OL</sub> | Output Low Current | | 15 | | mA | @ 0.4V, V <sub>DD</sub> = 3.3V | | Гон | Output High Current | | 15 | | mA | @ 2.4V, V <sub>DD</sub> = 3.3V | | Cı | Input Capacitance | | | 7 | рF | All pins except CLKIN | | Cı | Input Capacitance | | 6 | 10 | рF | CLKIN pin only | | R <sub>P</sub> | Input Pull-Up Resistor | | 500 | | kΩ | | | Z <sub>OUT</sub> | Clock Output Impedance | | 25 | | Ω | | Note 1: Inputs FS1:2, SS% have a pull-up resistor, Input SSON# has a pull-down resistor. ### DC Electrical Characteristics: 0 °C < T<sub>A</sub> < 70 °C, V<sub>DD</sub> = 5V ±10% | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |------------------|------------------------|--------------------|-----|---------------------|------|-------------------------------------------| | I <sub>DD</sub> | Supply Current | | 30 | 50 | mA | | | t <sub>ON</sub> | Power Up Time | | | 5 | ms | First locked clock cycle after Power Good | | V <sub>IL</sub> | Input Low Voltage | | | 0.15V <sub>DD</sub> | ٧ | | | V <sub>IH</sub> | Input High Voltage | 0.7V <sub>DD</sub> | | | ٧ | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | ٧ | | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | | | I <sub>IL</sub> | Input Low Current | -50 | | | μA | Note 1 | | I <sub>IH</sub> | Input High Current | | | 50 | μА | Note 1 | | l <sub>OL</sub> | Output Low Current | | 24 | | mA | @ 0.4V, V <sub>DD</sub> = 5V | | Іон | Output High Current | | 24 | | mA | @ 2.4V, V <sub>DD</sub> = 5V | | C <sub>I</sub> | Input Capacitance | | | 7 | рF | All pins except CLKIN | | C <sub>I</sub> | Input Capacitance | | 6 | 10 | рF | CLKIN pin only | | R <sub>P</sub> | Input Pull-Up Resistor | | 500 | | kΩ | | | Z <sub>OUT</sub> | Clock Output Impedance | | 25 | | Ω | | Note 1: Inputs FS1:2 have a pull-up resistor, Input SSON# has a pull-down resistor. ### AC Electrical Characteristics: T<sub>A</sub> = 0 ℃ to +70 ℃, V<sub>DD</sub> = 3.3V ±0.3V or 5V±10% | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |--------------------|------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------| | f <sub>IN</sub> | Input Frequency | 8 | | 28 | MHz | Input Clock | | four | Output Frequency | 8 | | 28 | MHz | Spread Off | | t <sub>R</sub> | Output Rise Time | | 2 | 5 | ns | V <sub>DD</sub> , 15pF load 0.8V - 2.4V | | t <sub>F</sub> | Output Fall Time | | 2 | 5 | ns | V <sub>DD</sub> , 15pF load 2.4V - 0.8V | | t <sub>OD</sub> | Output Duty Cycle | 40 | | 60 | % | 15pF load | | t <sub>ID</sub> | Input Duty Cycle | 40 | | 60 | % | | | tucyc | Jitter, Cycle-to-Cycle | | 250 | 300 | ps | | | EMI <sub>RED</sub> | Harmonic Reduction | 8 | | | dB | f <sub>out</sub> = 40MHz, third harmonic<br>measured, reference board,<br>15pF load | | tsĸ | Output to Output Skew | | | 200 | ps | | #### **Application Information** #### **Recommended Circuit Configuration** For optimum performance in system applications the power supply decoupling scheme shown in Figure 6 should be used. VDD decoupling is important to both reduce phase jitter and EMI radiation. The $0.1\mu F$ decoupling capacitor should be placed as close to the $V_{DD}$ pin as possible, otherwise the increased trace inductance will negate its decoupling capability. The $10\mu\text{F}$ decoupling capacitor shown should be a tantalum type. For further EMI protection, the $V_{DD}$ connection can be made via a ferrite bead, as shown. #### **Recommended Board Layout** Figure 7 shows a recommended 2-layer board layout. Figure 6 Recommended Circuit Configuration ## **Mechanical Package Outline** Figure 7 Shrink Small Outline Package, (SSOP, 209mil) #### THIS TABLE IN MILLIMETERS | T'y | | COMMO | | | NOIE | | 3 | | 5 | |---------|-------|-----------|-------|-----|--------|-------|-------|-------|----| | B | D | IMENSIO | NS | Н., | VARI- | | D | | N | | °L | MIN. | NOM. | MAX. | 'E | ATIONS | MIN. | NOM. | MAX. | | | A | 2.46 | 2.56 | 2.64 | | AA | 10.21 | 10.34 | 10.46 | 16 | | A | 0.127 | 0.22 | 0.29 | | AB | 11.46 | 11.58 | 11.71 | 18 | | A. | | 2.34 | 2.39 | | AC | 12.70 | 12.83 | 12.95 | 20 | | В | 0.35 | 0.41 | 0.48 | | AD | 15.29 | 15.42 | 15.54 | 24 | | C | 0.23 | 0.25 | 0.32 | | AE | 17.81 | 17.93 | 18.06 | 28 | | D | SEE | VARIATION | JS | 3 | | | | | | | E | 7.42 | 7.52 | 7.59 | | | | | | | | e | | 1.27 BSC | | | | | | | | | H | 10.16 | 10.31 | 10.41 | | | | | | | | h | 0.25 | 0.33 | 0.41 | | | | | | | | L | 0.61 | 0.81 | 1.02 | | | | | | | | N<br>of | SEE | VARIATION | | 5 | | | | | | | 00 | O° | 5° | 8° | | | | | | | | X | 2.16 | 2.36 | 2.54 | | | | | | | | | | | ' | | | ' | | | | IC WORKS, Inc. reserves the right to amend or discontinue this product without notice. Circuit and timing diagrams used the describe IC WORKS product operations and applications are included as a means of illustrating a typical product application. Complete information for design purposes is not necessarily given. This information has been carefully checked and is believed to be entirely reliable. IC WORKS, however, will not assume any responsibility for inaccruarcies. Life Support Applications: COMMON IC WORKS products are not designed for use in life support applications, devices, or systems where malfunctions of the IC WORKS product can reasonably be expected to result in personal injury. IC WORKS customers using or selling IC WORKS products for use in such applications do so at their own risk and agree to fully indemnify IC WORKS for any damages resulting in such improper use or sale.