# Medical Series CompactFlash® Card **FEATURES**

- Storage Capacities:
  - 128MB, 256MB, 512MB, 1GB, 2GB, 4GB and 8GB
- Environment conditions:
  - Operating temperature: -40°C to 85°C
  - Storage temperature: -55°C to 125°C
- CompactFlash<sup>®</sup> Compatibility
  - CFA standard 2.1 compliant
  - 3.3V or 5.0V single power supply
  - 50 pin connector with Type-I form factor (3.3mm thickness)
  - 256 Bytes of attribute memory
- Power consumption
  - 5V operation
    - Active mode:
    - Write operation: 28 mA (Typ.), 30 mA (Max.) Read operation: 23 mA (Typ.), 30 mA (Max.) Sleep mode: 2.0mA (max.)
  - 3.3V operation
    - Active mode:
    - Write operation: 28 mA (Typ.), 30 mA (Max.) Read operation: 23 mA (Typ.), 30 mA (Max.) Sleep mode: 2.0mA (max.
  - **RoHS** compliant
- Interface modes
  - PC card memory mode
  - PC card I/O mode
  - True IDE mode
- Less than 1 Error in 1014 bits read
- MTBF > 4,000,000 hours
- High shock & vibration tolerance
- W/E Endurance: 4,000,000 write/erase cycles
- High performance
  - Interface Transfer speed in PIO mode 4 or Multi Word DMA mode 2 cycle timing; up to 16.7 MB/second (PIO mode 3 & 4 are available in IDE mode only).
  - Typical write: 5.0 MBytes/s in ATA PIO mode 4 •
  - Typical read: 7.0 MBytes/s in ATA PIO mode 4
  - On card ECC up to 6 Bytes per 512 Byte data



- Dimensions:
  - Type I card : 36.4mm(L) x 42.8mm(W) x 3.3mm(H)
- Highly resistant to data corruption due to power loss or card removal

## DESCRIPTION

The W7NCF-H-M1 series CompactFlash® family is designed for high reliability and robust operation. This product not only offers a strictly controlled and locked bill of materials but also the robust operation which is desired in many medical applications. The product's reliability backbone is established by using a 32 bit RISC based controller along with the best SLC (single level cell) NAND flash memory devices. Utilizing proprietary techniques, our card offers both firmware and hardware features which mitigate problems relating to power disturbances and interruptions. Implemented is the industry leading ECC protection which is capable of correcting 6 bytes in every 512 byte sector. This leading ECC protection combined with patented static wear leveling technology provides the highest read/write endurance possible.

CompactFlash® is a trademark of SanDisk Corporation and is licensed royalty-free to the CFA, which in turn will license it royalty-free to CFA members. CFA: CompactFlash® Association.

sector

### **ENVIRONMENTAL CHARACTERIZATION**

| Item              | Performance                                                                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature Cycle | JEDEC - JESD STD A104 Temp condition N (-40°C to 85 °C) and soak mode 3; 200 cycles                                                                                                                                          |
| Humidity          | MIL-STD 810F, Method 507.4, Paragraph 4.5.2 - 10 day test per figure 507.4-1, 10 day test                                                                                                                                    |
| Vibration         | MIL-STD 810F, Method 514.5, procedure 1, category 24, 1 hour per axis                                                                                                                                                        |
| Shock             | MIL-STD 810F, Method 516.5, procedure1, non-operational, 40g, SRS functional shock for ground equipment, three (3) shock per axis (positive or negative).<br>JEDEC- JESD22-B, 104-A, test condition B,1500 g pulse, 0.5 msec |
| Altitude          | MIL-STD 810F, Method 500.4, procedure II, modified to 80,000 ft and non operation 1 hr test duration at altitude                                                                                                             |

### **PRODUCT RELIABILITY**

| Item             | Value                                                   |  |  |  |
|------------------|---------------------------------------------------------|--|--|--|
| MTBF (@ 25°C)    | 1,000,000 Hours                                         |  |  |  |
| Data reliability | < 1 Non-Recoverable Error in 10 <sup>14</sup> Bits Read |  |  |  |
| Endurance        | > 4,000,000 write/erase cycles                          |  |  |  |

### **PRODUCT PERFORMANCE**

| Item                                    | erformance (PIO mode 4 true IDE) |  |  |  |
|-----------------------------------------|----------------------------------|--|--|--|
| Read Transfer Rate (Typical)            | 7MB/s                            |  |  |  |
| Write Transfer Rate (Typical)           | 5MB/s                            |  |  |  |
| Burst Transfer Rate                     | up to 16.7MB/s                   |  |  |  |
| Controller Overhead<br>(Command to DRQ) | 1ms typical, 5ms (max)           |  |  |  |

Symbol Parameter Min Мах Units Notes VIL Input LOW Voltage -0.3 +0.8 V VCC+0.3 Vін Input HIGH Voltage 2.0 V Output LOW Voltage 0.45 V Vol at 4mA Vон Output HIGH Voltage 2.4 V at 4mA lcc Operating Current, VCC\_R=5.0V Sleep Mode 0.2 mA Operating, 20 MHz 30 mΑ lcc Operating Current, VCC\_R=3.3V 0.2 Sleep Mode mΑ 30 Operating, 20 MHz mΑ L Input Leakage Current ±10 μA Output Leakage Current Ilo ±10 μA

### DC ELECTRICAL CHARACTERISTICS

#### **Attribute Memory Read and Write AC Characteristics**

V<sub>CC</sub> = 5V ± 0.5V, 3.3 V ±0.3V

| Symbol                  | Parameter                           | Min | Max | Units |
|-------------------------|-------------------------------------|-----|-----|-------|
| tcR                     | Read Cycle Time                     | 250 |     | ns    |
| ta(A)                   | Address Access Time                 |     | 250 | ns    |
| ta(CE)                  | Card Enable Access Time             |     | 250 | ns    |
| ta(OE)                  | Output Enable Access Time           |     | 125 | ns    |
| t <sub>dis(CE)</sub>    | Output Disable time from CE         |     | 100 | ns    |
| tdis(OE)                | Output Disable time from OE         |     | 100 | ns    |
| ten(CE)                 | Output Enable time from CE          | 5   |     | ns    |
| ten(OE)                 | Output Enable time from OE          | 5   |     | ns    |
| tv(A)                   | Data valid time from address change | 0   |     | ns    |
| tsu(A)                  | Address Setup Time                  | 30  |     | ns    |
| th(A)                   | Address Hold Time                   | 20  |     | ns    |
| tsu(CE)                 | Card Enable Setup Time              | 2   |     | ns    |
| th(CE)                  | Card Enable Hold Time               | 20  |     | ns    |
| tcw                     | Write Cycle Time                    | 250 |     | ns    |
| t <sub>w(WE)</sub>      | Write Pulse TIme                    | 150 |     | ns    |
| tsu(A-WEH)              | Address setup time for WE           | 180 |     | ns    |
| t <sub>su(CE-WEH)</sub> | Card Enable setup time for WE       | 180 |     | ns    |
| t <sub>su(D-WEH)</sub>  | Data setup time for WE              | 80  |     | ns    |
| t <sub>h(D)</sub>       | Data hold time                      | 30  |     | ns    |
| t <sub>dis(WE)</sub>    | Output disable time from WE         |     |     | ns    |
| t <sub>en(WE)</sub>     | Output enable time from WE          | 5   | 100 | ns    |
| t <sub>su(OE-WE)</sub>  | Output Enable setup time for WE     | 10  |     | ns    |
| th(OE-WE)               | Output Enable hold time from WE     | 10  |     | ns    |

| Symbol                 | Parameter                           | Min | Max | Units |
|------------------------|-------------------------------------|-----|-----|-------|
| tcR                    | Read Cycle Time                     | 150 |     | ns    |
| ta(A)                  | Address Access Time                 |     | 150 | ns    |
| t <sub>a(CE)</sub>     | Card Enable Access Time             |     | 150 | ns    |
| ta(OE)                 | Output Enable Access Time           |     | 75  | ns    |
| t <sub>dis(CE)</sub>   | Output Disable time from CE         |     | 75  | ns    |
| tdis(OE)               | Output Disable time from OE         |     | 75  | ns    |
| ten(CE)                | Output Enable time from CE          | 5   |     | ns    |
| ten(OE)                | Output Enable time from OE          | 5   |     | ns    |
| tv(A)                  | Data valid time from address change | 0   |     | ns    |
| t <sub>su(A)</sub>     | Address Setup Time                  | 20  |     | ns    |
| th(A)                  | Address Hold Time                   | 20  |     | ns    |
| t <sub>su(CE)</sub>    | Card Enable Setup Time              | 0   |     | ns    |
| th(CE)                 | Card Enable Hold Time               | 20  |     | ns    |
| tcw                    | Write Cycle Time                    | 150 |     | ns    |
| tw(WE)                 | Write Pulse Time                    | 80  |     | ns    |
| t <sub>su(A-WEH)</sub> | Address setup time for WE           | 100 |     | ns    |
| tsu(CE-WEH)            | Card Enable setup time for WE       | 100 |     | ns    |
| t <sub>su(D-WEH)</sub> | Data setup time for WE              | 50  |     | ns    |
| th(D)                  | Data hold time                      | 20  |     | ns    |
| trec(WE)               |                                     | 20  |     |       |
| tdis(WE)               | Output disable time from WE         |     |     | ns    |
| ten(WE)                | Output enable time from WE          | 5   | 75  | ns    |
| t <sub>su(OE-WE)</sub> | Output Enable setup time for WE     | 10  |     | ns    |
| th(OE-WE)              | Output Enable hold time from WE     | 10  |     | ns    |

#### **Common Memory Read and Write AC Charateristics**

| Symbol                          | Parameter                         | Min | Max | Units |
|---------------------------------|-----------------------------------|-----|-----|-------|
| td(IORD)                        | Data Delay after IORD             |     | 100 | ns    |
| th(IORD)                        | Data Hold following IORD          | 0   |     | ns    |
| t <sub>w(IORD)</sub>            | IORD pulse width                  | 165 |     | ns    |
| tsuA(IORD)                      | Address setup time for IORD       | 70  |     | ns    |
| thA(IORD)                       | Address hold time for IORD        | 20  |     | ns    |
| tsuCE(IORD)                     | Card Enable setup time for IORD   | 5   |     | ns    |
| thCE(IORD)                      | Card Enable hold time from IORD   | 20  |     | ns    |
| $t_{\text{suREG}(\text{IORD})}$ | REG setup time for IORD           | 5   |     | ns    |
| $t_{hREG(IORD)}$                | REG Hold time from IORD           | 0   |     | ns    |
| tdfINP(IORD)                    | INPACK delay falling from IORD    | 0   | 45  | ns    |
| tdrINP(IORD)                    | INPACK delay rising from IORD     |     | 45  | ns    |
| tdflO16(IORD)                   | IOIS16 delay falling from address |     | 35  | ns    |
| tdrlO16(IORD)                   | IOIS16 delay rising from address  |     | 35  | ns    |
| t <sub>su(IOWR)</sub>           | Data setup time for IOWR          | 60  |     | ns    |
| th(IOWR)                        | Data hold time from IOWR          | 30  |     | ns    |
| t <sub>w(IOWR)</sub>            | IOWR pulse width                  | 165 |     | ns    |
| tsuA(IOWR)                      | Address setup time for IOWR       | 70  |     | ns    |
| thA(IOWR)                       | Address hold time from IOWR       | 20  |     | ns    |
| tsuCE(IOWR)                     | Card Enable setup time fro IOWR   | 5   |     | ns    |
| $t_{\text{hCE}(\text{IOWR})}$   | Card Enable hold time from IOWR   | 20  |     | ns    |
| $t_{\text{suREG}(\text{IOWR})}$ | REG setup time for IOWR           | 5   |     | ns    |
| thREG(IOWR)                     | REG hold tme from IOWR            | 0   |     | ns    |

#### I/O Access Read and Write AC Characteristic

#### True-IDE Mode I/O Access Read and Write AC Characteristics

| Symbol                        | Parameter                        | Min | Max | Units |
|-------------------------------|----------------------------------|-----|-----|-------|
| tcR                           | Cycle time                       | 120 |     | ns    |
| t <sub>suA</sub>              | Address setup time for IORD/IOWR | 25  |     | ns    |
| thA                           | Address hold time from IORD/IOWR | 10  |     | ns    |
| tw                            | IORD/IORW pulse width            | 70  |     | ns    |
| trec                          | IORD/IORW recovery time          | 25  |     | ns    |
| $t_{\text{suD}(\text{IORD})}$ | Data setup time for IORD         | 20  |     | ns    |
| thD(IORD)                     | Data hold time for IORD          | 5   |     | ns    |
| $t_{\text{dis}(\text{IORD})}$ | Output disable time from IORD    |     | 30  | ns    |
| tsuD(IOWR)                    | Data setup time for IOWR         | 20  |     | ns    |
| thD(IOWR)                     | Data hold following IOWR         | 10  |     | ns    |

| PC Card Memory Mode |                    |          |              | PC Card I/O Mode |                    |          |              | True IDE Mode |                  |          |              |
|---------------------|--------------------|----------|--------------|------------------|--------------------|----------|--------------|---------------|------------------|----------|--------------|
| Pin Number          | Signal Name        | Pin Type | In, Out Type | Pin Number       | Signal Name        | Pin Type | In, Out Type | Pin Number    | Signal Name      | Pin Type | In, Out Type |
| 1                   | GND                |          | Ground       | 1                | GND                |          | Ground       | 1             | GND              | 1        | Ground       |
| 2                   | D03                | I/O      | 11Z, OZ3     | 2                | D03                | I/O      | 11Z, OZ3     | 2             | D03              | 1/0      | I1Z, OZ3     |
| 3                   | D04                | 1/0      | 11Z, OZ3     | 3                | D04                | 1/0      | 11Z, OZ3     | 3             | D04              | 1/0      | I1Z, OZ3     |
| 4                   | D05                | 1/0      | 11Z, OZ3     | 4                | D05                | 1/0      | 11Z, OZ3     | 4             | D05              | 1/0      | 11Z, OZ3     |
| 5                   | D06                | 1/0      | 11Z, OZ3     | 5                | D06                | 1/0      | 11Z, OZ3     | 5             | D06              | 1/0      | I1Z, OZ3     |
| 6                   | D07                | I/O      | 11Z, OZ3     | 6                | D07                | 1/0      | 11Z, OZ3     | 6             | D07              | 1/0      | 11Z, OZ3     |
| 7                   | -CE1               |          | I3U          | 7                | -CE1               | 1        | I3U          | 7             | -CS0             |          | I3U          |
| 8                   | A10                |          | IZ1          | 8                | A10                |          | IZ1          | 8             | A10 <sup>2</sup> | 1        | IZ1          |
| 9                   | -OE                | I        | IU3          | 9                | -OE                |          | IU3          | 9             | -ATA SEL         | I        | IU3          |
| 10                  | A09                | I        | I1Z          | 10               | A09                | 1        | I1Z          | 10            | A09 <sup>2</sup> | I        | I1Z          |
| 11                  | A08                | I        | I1Z          | 11               | A08                |          | I1Z          | 11            | A08 <sup>2</sup> | I        | I1Z          |
| 12                  | A07                |          | I1Z          | 12               | A07                |          | I1Z          | 12            | A07 <sup>2</sup> | I        | I1Z          |
| 13                  | Vcc                |          | Power        | 13               | Vcc                |          | Power        | 13            | Vcc              |          | Power        |
| 14                  | A06                | I        | I1Z          | 14               | A06                |          | I1Z          | 14            | A06 <sup>2</sup> | I        | I1Z          |
| 15                  | A05                | I        | I1Z          | 15               | A05                |          | I1Z          | 15            | A05 <sup>2</sup> | I        | I1Z          |
| 16                  | A04                | I        | I1Z          | 16               | A04                |          | I1Z          | 16            | A04 <sup>2</sup> | I        | I1Z          |
| 17                  | A03                |          | I1Z          | 17               | A03                |          | I1Z          | 17            | A03 <sup>2</sup> |          | I1Z          |
| 18                  | A02                |          | I1Z          | 18               | A02                |          | I1Z          | 18            | A02              | I        | I1Z          |
| 19                  | A01                |          | I1Z          | 19               | A01                |          | I1Z          | 19            | A01              | I        | I1Z          |
| 20                  | A00                | I        | I1Z          | 20               | A00                |          | I1Z          | 20            | A00              | I        | I1Z          |
| 21                  | D00                | I/O      | I1Z, OZ3     | 21               | D00                | I/O      | I1Z, OZ3     | 21            | D00              | I/O      | I1Z, OZ3     |
| 22                  | D01                | I/O      | I1Z, OZ3     | 22               | D01                | I/O      | 11Z, OZ3     | 22            | D01              | I/O      | 11Z, OZ3     |
| 23                  | D02                | I/O      | I1Z, OZ3     | 23               | D02                | I/O      | I1Z, OZ3     | 23            | D02              | I/O      | I1Z, OZ3     |
| 24                  | WP                 | 0        | OT3          | 24               | -IOIS16            | 0        | OT3          | 24            | -IOIS16          | 0        | ON3          |
| 25                  | -CD2               | 0        | Ground       | 25               | -CD2               | 0        | Ground       | 25            | -CD2             | 0        | Ground       |
| 26                  | -CD1               | 0        | Ground       | 26               | -CD1               | 0        | Ground       | 26            | -CD1             | 0        | Ground       |
| 27                  | D11 <sup>1</sup>   | I/O      | I1Z, OZ3     | 27               | D11 <sup>1</sup>   | I/O      | I1Z, OZ3     | 27            | D11 <sup>1</sup> | I/O      | I1Z, OZ3     |
| 28                  | D121               | I/O      | I1Z, OZ3     | 28               | D121               | I/O      | I1Z, OZ3     | 28            | D121             | I/O      | I1Z, OZ3     |
| 29                  | D131               | I/O      | I1Z, OZ3     | 29               | D131               | I/O      | I1Z, OZ3     | 29            | D131             | I/O      | 11Z, OZ3     |
| 30                  | D141               | I/O      | I1Z, OZ3     | 30               | D141               | I/O      | I1Z, OZ3     | 30            | D141             | I/O      | I1Z, OZ3     |
| 31                  | D151               | I/O      | I1Z, OZ3     | 31               | D151               | I/O      | I1Z, OZ3     | 31            | D151             | I/O      | I1Z, OZ3     |
| 32                  | -CE21              | I        | I3U          | 32               | -CE21              |          | I3U          | 32            | -CS11            |          | I3Z          |
| 33                  | -VS1               | 0        | Ground       | 33               | -VS1               | 0        | Ground       | 33            | -VS1             | 0        | Ground       |
| 34                  | -IORD              |          | I3U          | 34               | -IORD              |          | I3U          | 34            | -IORD            |          | I3Z          |
| 35                  | -IOWR              | I        | I3U          | 35               | -IOWR              | 1        | I3U          | 35            | -IOWR            | I        | 13Z          |
| 36                  | -WE                | I        | 13U          | 36               | -WE                |          | I3U          | 36            | -WE <sup>3</sup> | I        | 13U          |
| 37                  | RDY                | 0        | OT1          | 37               | IREQ               | 0        | OT1          | 37            | IREQ             | 0        | OZ1          |
| 38                  | Vcc                |          | Power        | 38               | Vcc                |          | Power        | 38            | Vcc              |          | Power        |
| 39                  | -CSEL <sup>4</sup> |          | I2Z          | 39               | -CSEL <sup>4</sup> |          | I2Z          | 39            | -CSEL            |          | I2U          |
| 40                  | -VS2               | 0        | OPEN         | 40               | -VS2               | 0        | OPEN         | 40            | -VS2             | 0        | OPEN         |
| 41                  | RESET              | I        | I2Z          | 41               | RESET              |          | I2Z          | 41            | RESET            |          | I2Z          |
| 42                  | -WAIT              | 0        | OT1          | 42               | -WAIT              | 0        | OT1          | 42            | -IORDY           | 0        | ON1          |
| 43                  | -INPACK            | 0        | OT1          | 43               | -INPACK            | 0        | OT1          | 43            | DMARQ            | 0        | OZ1          |
| 44                  | -REG               | <u> </u> | 13U          | 44               | -REG               |          | I3U          | 44            | -DMACK5          |          | I3U          |
| 45                  | BVD <sup>2</sup>   | 0        | OT1          | 45               | -SPKR              | I/O      | OT1          | 45            | -DASP            | I/O      | I1U, ON1     |
| 46                  | BVD <sup>1</sup>   | 0        | OT1          | 46               | -STSCHG            | 1/0      | OT1          | 46            | PDIAG            | I/O      | 11U, ON1     |
| 47                  | DO81               | I/O      | I1Z, OZ3     | 47               | DO81               | 1/0      | I1Z, OZ3     | 47            | DO81             | I/O      | I1Z, OZ3     |
| 48                  | DO91               | I/O      | 11Z, OZ3     | 48               | DO91               | 1/0      | I1Z, OZ3     | 48            | DO91             | I/O      | 11Z, OZ3     |
| 49                  | D10 <sup>1</sup>   | I/O      | I1Z, OZ3     | 49               | D101               | I/O      | I1Z, OZ3     | 49            | D10 <sup>1</sup> | I/O      | I1Z, OZ3     |
| 50                  | GND                |          | Ground       | 50               | GND                |          | Ground       | 50            | GND              |          | Ground       |

#### **Pin Assignments & Pin Type**

Note: <sup>1</sup> These signals are required only for 16-bit access and are not required when installed in 8-bit systems. Devices should allow for 3-state signals not to consume current.

<sup>2</sup>: Should be grounded by the host system.

<sup>3</sup>: Should be tied to V<sub>CC</sub> by the host system.

4: The -CSEL signal is ignored by the card in PC Card moudes. However, because it is not pulled up on the card in thses modes, it should not be left floating by the host in PC card modes. In these modes, the pin should be connected by th host to PC card A25 or grounded by the host.

5: If DMA operations are not used, the signal should be held high or tied to Vcc by the host. For proper operation in older hosts: while DMA operations are not active, the card shall ignore the signal, including a floating condition.

| Signal Name                                        | Dir. | Pin                                          | Description                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------|------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A10-A0<br>(PC Card Memory Mode)                    | I    | 8, 10, 11, 12, 14, 15,<br>16, 17, 18, 19, 20 | These address lines along with the -REG signal are used to select the following: The I/O port address registers within the CompactFlash® Storage Card or CF+ Card, the memory mapped port address registers within the CompactFlash® Storage Card or CF+ Card, a byte in the card's information structure and its configuration control and status registers.    |
| A10-A0<br>(PC Card I/O Mode)                       | -    |                                              | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                       |
| A2 - A0<br>(True IDE Mode)                         |      | 18, 19, 20                                   | In True IDE Mode, only A[2:0] are used to select the one of eight registers in the Task File, the remaining address lines should be grounded by the host.                                                                                                                                                                                                        |
| BVD1<br>(PC Card Memory Mode)                      |      |                                              | This signal is asserted high, as BVD1 is not supported.                                                                                                                                                                                                                                                                                                          |
| -STSCHG<br>(PC Card I/O Mde)<br>Status Changed     | I/O  | 46                                           | This signal is asserted low to alert the host to changes in the READY and Write Protect states , while the I/O interface is configured. Its use is controlled by the Card Config and Status Register.                                                                                                                                                            |
| -PDIAG<br>(True IDE Mode)                          | -    |                                              | In the True IDE Mode, this input / output is the Pass Diagnostic signal in the Master / Slave handshake protocol.                                                                                                                                                                                                                                                |
| BVD2<br>(PC Card Memory Mode)                      |      |                                              | This signal is asserted high, as BVD2 is not supported.                                                                                                                                                                                                                                                                                                          |
| -SPKR<br>(PC Card I/O Mode)                        | I/O  | 45                                           | This line is the Binary Audio out put from the card. If the Card does not support the Binary Audio function, this line should be held negated.                                                                                                                                                                                                                   |
| -DASP<br>(True IDE Mode)                           | -    |                                              | In the True IDE Mode, this input/output is the Disk Active/Slave Present signal in the Master/<br>Slave handshake protocol.                                                                                                                                                                                                                                      |
| -CD1, -CD2<br>(PC Card Memory Mode)                |      |                                              | These Card Detect pins are connected to ground on the CompactFlash® Storage Card or CF+ Card. They are used by the host to determine that the CompactFlash® Storage Card or CF+ Card is fully inserted into its socket.                                                                                                                                          |
| -CD1, CD2<br>(PC Card I/O Mode)                    | 0    | 26, 25                                       | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                           |
| -CD1, CD2<br>(True IDE Mode)                       |      |                                              | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                           |
| -CE1, -CE2<br>(PC Card Memory Mode)<br>Card Enable |      |                                              | These input signals are used both to select the card and to indicate to the card whether a byte or a word operation is being performedCE2 always accesses the odd byte of the wordCE1 accesses the even byte or the Odd byte of the word depending on A0 and -CE2. A multiplexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to access all data on D0-D7. |
| -CE1, -CE2<br>(PC Card I/O Mode)<br>Card Enable    | 1    | 7, 32                                        | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                       |
| -CS0, CS1<br>(True IDE Mode)                       |      |                                              | In the True IDE Mode, -CS0 is the chip select for the task file registers while -CS1 is used to select the Alternate Status Register and the Device Control Register. While –DMACK is asserted, -CS0 and –CS1 shall be held negated and the width of the transfers shall be 16 bits.                                                                             |
| -CSEL<br>(PC Card Memory Mode)                     |      |                                              | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host.                                                                                                                                                                                                                                               |
| -CSEL<br>(PC Card I/O Mode)                        |      | 39                                           | This signal is not used for this mode, but should be connected by the host to PC Card A25 or grounded by the host.                                                                                                                                                                                                                                               |
| -CSEL<br>(True IDE Mode)                           |      |                                              | This internally pulled up signal is used to configure this device as a Master or a Slave when configured in the True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open, this device is configured as a Slave.                                                                                                     |

### **Signal Description**

| Signal Name                                        | Dir. | Pin                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                 |
|----------------------------------------------------|------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15 - D00<br>(PC Card Memory Mode)                 |      | 31, 30, 29, 28, 27, 49,              | These lines carry the Data, Commands and Status information between the host and the controller . D00 is the LSB of the Even Byte of the Word. D08 is the LSB of the Odd Byte of the Word.                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                 |
| D15 - D00<br>(PC Card I/O Mode)                    | 1/0  | 48, 47, 6, 5, 4, 3, 2,<br>23, 22, 21 | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                 |
| D15 - D00<br>(True IDE Mode)                       |      |                                      | In True IDE Mode, all Task File operations occur in byte mode on the low order bus D[7:0] while all data transfers are 16 bit using D[15:0].                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                 |
| GND<br>(PC Card Memory Mode)                       |      |                                      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                 |
| GND<br>(PC Card I/O Mode)                          | -    | 1, 50                                | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                 |
| GND<br>(True IDE Mode)                             |      |                                      | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                 |
| -INPACK<br>(PC Card Memory Mode)                   |      |                                      | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                 |
| -INPACK<br>(PC Card I/O Mode)<br>Input Acknowledge |      |                                      | The Input Acknowledge signal is asserted by the CompactFlash® Storage Card or CF+<br>Card when the card is selected and responding to an I/O read cycle at the address that is<br>on the address bus. This signal is used by the host to control the enable of any input data<br>buffers between the CompactFlash® Storage Card or CF+ Card and the CPU.                                                                                                                          |                                                                                                                                                                                                 |
|                                                    | 0    | 43                                   | This signal is a DMA Request that is used for DMA data transfers between host and device. It shall be asserted by the device when it is ready to transfer data to or from the host. For Multiword DMA transfers, the direction of data transfer is controlled by DIOR- and DIOW This signal is used in a handshake manner with DMACK-, i.e., the device shall wait until the host asserts DMACK- before negating DMARQ, and re asserting DMARQ if there is more data to transfer. |                                                                                                                                                                                                 |
| DMARQ<br>(True IDE Mode)                           |      |                                      | While a DMA operation is in progress, -CS0 and -CS1 shall be held negated and the width of the transfers shall be 16 bits.                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                 |
|                                                    |      |                                      | If there is no hardware support for DMA mode in the host, this output signal is not used and should not be connected at the host. In this case, the BIOS must report that DMA mode is not supported by the host so that device drivers will not attempt DMA mode.                                                                                                                                                                                                                 |                                                                                                                                                                                                 |
|                                                    |      |                                      | A host that does not support DMA mode and implements both PCMCIA and True-IDE modes<br>of operation need not alter the PCMCIA mode connections while in True-IDE mode as long<br>as this does not prevent proper operation in any mode.                                                                                                                                                                                                                                           |                                                                                                                                                                                                 |
| -IORD<br>(PC Card Memory Mode)                     |      |                                      | This signal is not used in this mode.                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                 |
| -IORD<br>(PC Card I/O Mode)                        | I    |                                      | I 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus from the CompactFlash® Storage Card or CF+ Card when the card is configured to use the I/O interface. |
| -IORD<br>(Tru IDE Mode)                            | 1    |                                      | In True IDE Mode, this signal has the same function as in PC Card I/O Mode.                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                 |

### Signal Description (con'd)

## Signal Description (con'd)

| Signal Name                                              | Dir. | Pin | Description                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -IOWR<br>(PC Card Memory Mode)                           |      |     | This signal is not used in this mode.                                                                                                                                                                                                                                                                              |
| -IOWR<br>(PC Card I/O Mode)                              | -    | 35  | The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into the CompactFlash® Storage Card or CF+ Card controller registers when the CompactFlash® Storage Card or CF+ Card is configured to use the I/O interface.                                                                             |
| -IOWR                                                    | -    |     | The clocking shall occur on the negative to positive edge of the signal (trailing edge).                                                                                                                                                                                                                           |
| (True IDE Mode)                                          |      |     | In True IDE Mode, this signal has the same function as in PC Card I/O Mode.                                                                                                                                                                                                                                        |
| -OE<br>(PC Card Memory Mode)                             |      |     | This is an Output Enable strobe generated by the host interface. It is used to read data from the CompactFlash® Storage Card or CF+ Card in Memory Mode and to read the CIS and configuration registers.                                                                                                           |
| -OE<br>(PC Card I/O Mode)                                |      | 9   | In PC Card I/O Mode, this signal is used to read the CIS and configuration registers.                                                                                                                                                                                                                              |
| -ATA SEL<br>(True IDE Mode)                              |      |     | To enable True IDE Mode this input should be grounded by the host.                                                                                                                                                                                                                                                 |
|                                                          |      |     | In Memory Mode, this signal is set high when the CompactFlash® Storage Card or CF+<br>Card is ready to accept a new data transfer operation and is held low when the card is busy.                                                                                                                                 |
| READY<br>(PC Card Memory Mode)                           |      |     | At power up and at Reset, the READY signal is held low (busy) until the CompactFlash®<br>Storage Card or CF+ Card has completed its power up or reset function. No access of any<br>type should be made to the CompactFlash® Storage Card or CF+ Card during this time.                                            |
|                                                          | 0    | 37  | Note, however, that when a card is powered up and used with RESET continuously disconnected or asserted, the Reset function of the RESET pin is disabled. Consequently, the continuous assertion of RESET from the application of power shall not cause the READY signal to remain continuously in the busy state. |
| -IREQ<br>(PC Card I/O Mode)                              |      |     | I/O Operation – After the CompactFlash® Storage Card or CF+ Card has been configured<br>for I/O operation, this signal is used as -Interrupt Request. This line is strobed low to<br>generate a pulse mode interrupt or held low for a level mode interrupt.                                                       |
| INTRQ                                                    |      |     | In True IDE Mode signal is the active high Interrupt Request to the host.                                                                                                                                                                                                                                          |
| Signal Name                                              | Dir. | Pin | Description                                                                                                                                                                                                                                                                                                        |
| -REG<br>(PC Card Memory Mode)<br>Attribute Memory Select |      |     | This signal is used during Memory Cycles to distinguish between Common Memory and Register (Attribute) Memory accesses. High for Common Memory, Low for Attribute Memory.                                                                                                                                          |
| -REG<br>(PC Card I/O Mode)                               |      |     | The signal shall also be active (low) during I/O Cycles when the I/O address is on the Bus.                                                                                                                                                                                                                        |
|                                                          |      |     | This is a DMA Acknowledge signal that is asserted by the host in response to DMARQ to initiate DMA transfers.                                                                                                                                                                                                      |
| DWACK                                                    | I    | 44  | While DMA operations are not active, the card shall ignore the -DMACK signal, including a floating condition.                                                                                                                                                                                                      |
| -DMACK<br>(True IDE Mode)                                |      |     | If DMA operation is not supported by a True IDE Mode only host, this signal should be driven high or connected to VCC by the host.                                                                                                                                                                                 |
|                                                          |      |     | A host that does not support DMA mode and implements both PCMCIA and True-IDE modes<br>of operation need not alter the PCMCIA mode connections while in True-IDE mode as long<br>as this does not prevent proper operation all modes.                                                                              |

## Signal Description (con'd)

| Signal Name                             | Dir. | Pin    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET<br>(PC Card Memory Mode)<br>RESET | -    | 41     | The CompactFlash® Storage Card or CF+ Card is Reset when the RESET pin is high with the following important exception:<br>The host may leave the RESET pin open or keep it continually high from the application of power without causing a continuous Reset of the card. Under either of these conditions, the card shall emerge from power-up having completed an initial Reset.<br>The CompactFlash® Storage Card or CF+ Card is also Reset when the Soft Reset bit in the Card Configuration Option Register is set.<br>This signal is the same as the PC Card Memory Mode signal. |
| (Card I/O Mode)<br>-RESET               | -    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| (True IDE Mode)                         |      |        | In the True IDE Mode, this input pin is the active low hardware reset from the host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VCC<br>(PC Card Memory Mode)            |      |        | +5 V, +3.3 V power.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VCC<br>(Pc Card I/O Mode)               | -    | 13, 38 | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VCC<br>(True IDE Mode)                  |      |        | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| -VS1<br>-VS2<br>(PC Card Memory Mode)   |      |        | Voltage Sense SignalsVS1 is grounded on the Card and sensed by the Host so that the CompactFlash® Storage Card or CF+ Card CIS can be read at 3.3 volts and -VS2 is reserved by PCMCIA for a secondary voltage and is not connected on the Card.                                                                                                                                                                                                                                                                                                                                       |
| -VS1<br>-VS2<br>(PC Card I/O Mode)      | 0    | 33, 40 | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| -VS1<br>-VS2<br>(True IDE Mode)         |      |        | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| -WAIT<br>(PC Card Memory Mode)          |      |        | The -WAIT signal is driven low by the CompactFlash® Storage Card or CF+ Card to signal the host to delay completion of a memory or I/O cycle that is in progress.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -WAIT<br>(PC Card I/O Mode)             | 0    | 42     | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IORDY<br>(True IDE Mode)                |      |        | In True IDE Mode, this output signal may be used as IORDY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| -WE<br>(PC Card Memory Moce)            |      |        | This is a signal driven by the host and used for strobing memory write data to the registers<br>of the CompactFlash® Storage Card or CF+ Card when the card is configured in the<br>memory interface mode. It is also used for writing the configuration registers.                                                                                                                                                                                                                                                                                                                    |
| -WE<br>(PC Card I/O Mode)               | I    | 36     | In PC Card I/O Mode, this signal is used for writing the configuration registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -WE<br>(True IDE Mode)                  |      |        | In True IDE Mode, this input signal is not used and should be connected to VCC by the host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| WP<br>(PC Card Memory Mode)             |      |        | Memory Mode – The CompactFlash® Storage Card or CF+ Card does not have a write<br>protect switch. This signal is held low after the completion of the reset initialization<br>sequence.                                                                                                                                                                                                                                                                                                                                                                                                |
| -IOIS16<br>(PC Card I/O Model)          | 0    | 24     | I/O Operation – When the CompactFlash® Storage Card or CF+ Card is configured for I/O Operation Pin 24 is used for the -I/O Selected is 16 Bit Port (-IOIS16) function. A Low signal indicates that a 16 bit or odd byte only operation can be performed at the addressed port.                                                                                                                                                                                                                                                                                                        |
| -IOCS16<br>(True IDE Mode)              |      |        | In True IDE Mode this output signal is asserted low when this device is expecting a word data transfer cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



### PACKAGE DIMENSIONS

ALL DIMENSIONS ARE IN MILLIMETERS AND (INCHES)

## Part Numbering Guide



\* For help selecting the proper and most current part number for your application please contact your local sales representative.



## **Document Title**

128MB to 8GB Medical Series CompactFlash®

## **Revision History**

| Rev # | History                                                                                  | Release Date  | Status   |
|-------|------------------------------------------------------------------------------------------|---------------|----------|
| Rev 0 | Initial Release                                                                          | February 2007 | Concept  |
| Rev 1 | <ul><li>1.0 Reviewed by enginerieng</li><li>1.1 Moved from concept to advanced</li></ul> | March 2007    | Advanced |
| Rev 2 | 2.0 Added 1GB density to storage capacites                                               | March 2007    | Advanced |