

# **Internally Matched LNA Module**

#### **Features**

- · S<sub>21</sub> = 37.7 dB@824 MHz = 37.3 dB@894 MHz
- · NF of 0.55 dB over Frequency
- · Unconditionally Stable
- · Single 5 V Supply
- · High OIP3@Low Current

### **Description**

The plerow<sup>™</sup> ALN-series is the compactly designed surface-mount module for the use of the LNA with or without the following gain blocks in the infrastructure equipment of the mobile wireless (CDMA, GSM, PCS, PHS, WCDMA, DMB, WLAN, WiBro, WiMAX), GPS, satellite communication terminals, CATV and so on. It has an exceptional performance of low noise figure, high gain, high OIP3, and low bias current. The stability factor is always kept more than unity over the application band in order to ensure its unconditionally stable implementation to the application system environment. The surface-mount module package including the completed matching circuit and other components necessary just in case allows very simple and convenient implementation onto the system board in mass production level.







2-stage Single Type

# **Specifications (in Production)**

Typ.@T = 25 °C,  $V_s$  = 5 V, Freq. = 859 MHz,  $Z_{o.sys}$  = 50 ohms

|                     |      |                                  |      | ,       |
|---------------------|------|----------------------------------|------|---------|
| Parameter           | Unit | Specifications                   |      |         |
|                     |      | Min                              | Тур  | Max     |
| Frequency Range     | MHz  | 824                              |      | 894     |
| Gain                | dB   | 36.5                             | 37.5 |         |
| Gain Flatness       | dB   |                                  | ±0.2 | ±0.3    |
| Noise Figure        | dB   |                                  | 0.55 | 0.6     |
| Output IP3 (1)      | dBm  | 34.5                             | 36.5 |         |
| S11/S22 (2)         | dB   |                                  |      | -18/-14 |
| Output P1dB         | dBm  | 14.5                             | 16   |         |
| Switching Time (3)  | μsec |                                  | -    |         |
| Supply Current      | mA   |                                  | 90   | 100     |
| Supply Voltage      | V    | 5                                |      |         |
| Impedance           | Ω    | 50                               |      |         |
| Max. RF Input Power | dBm  | C.W 29~31 (before fail)          |      |         |
| Package Type & Size | mm   | Surface Mount Type, 13Wx13Lx3.8H |      |         |

### **More Information**

Website: www.asb.co.kr E-mail: sales@asb.co.kr

Tel: (82) 42-528-7223 Fax: (82) 42-528-7222

Operating temperature is -40 °C to +85 °C

1) OIP3 is measured with two tones at an output power of 8 dBm/tone separated by 1 MHz.

# **Outline Drawing (Unit: mm)**



| Pin Number | Function |  |  |
|------------|----------|--|--|
| 3          | RF In    |  |  |
| 8          | RF Out   |  |  |
| 10         | Vs       |  |  |
| Others     | Ground   |  |  |

Note: 1. The number and size of ground via holes in a circuit board is critical for thermal RF grounding considerations.

2. We recommend that the ground via holes be placed on the bottom of all ground pins for better RF and thermal performance, as shown in the drawing at the left side.

 <sup>3)</sup> Since State and two tones at an output power of a districtive separated by Fininz.
2) S11, S22 (max) is the worst value within the frequency band.
3) Switching time means the time that takes for output power to get stabilized to its final level after switching DC voltage from 0 V to V<sub>s</sub>.



# **Internally Matched LNA Module**





## S-parameters & K Factor



# **Noise Figure**



#### OIP3



### P<sub>1</sub>dB





## **Application Circuit**



- The tantal or MLC (Multi Layer Ceramic) capacitor is optional and for bypassing the AC noise introduced from the DC supply. The capacitance value may be determined by customer's DC supply status. The capacitor should be placed as close as possible to V<sub>s</sub> pin and be connected directly to the ground plane for the best electrical performance.
- 2) DC blocking capacitors are always necessarily placed at the input and output port for allowing only the RF signal to pass and blocking the DC component in the signal. The DC blocking capacitors are included inside the ALN module. Therefore, C1 & C2 capacitors may not be necessary, but can be added just in case that the customer wants. The value of C1 & C2 is determined by considering the application frequency.

## **Recommended Soldering Reflow Process**



## **Evaluation Board Layout**

