

# STK28C256 CMOS/SNOS EEPROM High Performance 32K x 8 Electrically Erasable PROM

#### **FEATURES**

- 70, 90, 120 and 150ns Access Times
- Self-Timed Page Write
- Single 5V ±10% Supply
- Commercial and Military Temperature Ranges
- 70, 90, 120 and 150ns Byte Load Times
- 160µs/byte Effective Write Time
- 80mA Active Current
- 200µA Standby Current
- Hardware and Software Data Protection
- DATA Polling
- Toggle Bit
- 10 Year Retention at 105 Write Cycles
- 10ms Chip Erase and Chip Program
- Margin Mode
- Industry Standard Pinout and Operation

# **DESCRIPTION**

The STK28C256 is a high performance EEPROM fabricated with Simtek's proprietary CMOS/SNOS technology. This full-featured device follows the JEDEC-approved pinout and 5V-only operation standard for 32K x 8 EEPROMs. Simtek is currently establishing a MIL-STD-883 compliant program.

The STK28C256 features single and multi-byte page write cycles. Internal latches allow a byte load cycle time as fast as the read cycle time. Writing of latched data into the non-volatile cells is self-timed, resulting in an effective write time of 160µs/byte. Other features include software data protection, DATA polling and toggle bit early end-of-write detection, as well as software chip erase/program and hardware chip erase modes.

All devices are margin mode tested to a standard of 10 years data retention after 10<sup>5</sup> write cycles. Margin mode testing may be performed by the user at any time.

#### LOGIC BLOCK DIAGRAM



# **PIN CONFIGURATIONS**



## **PIN NAMES**

| A <sub>0</sub> - A <sub>14</sub> | Address Inputs |
|----------------------------------|----------------|
| $DQ_0 - DQ_7$                    | Data In/Out    |
| Ē                                | Chip Enable    |
| G                                | Output Enable  |
| W                                | Write Enable   |
| v <sub>cc</sub>                  | Power (+5V)    |
| V <sub>SS</sub>                  | Ground         |

September 1990

**Simtek Corporation** 



# **ABSOLUTE MAXIMUM RATINGS**<sup>a</sup>

| Voltage on typical input relative to V <sub>SS</sub> | 0.6V to 7.0V  |
|------------------------------------------------------|---------------|
| Voltage on DQ <sub>0-7</sub> and W                   |               |
| Voltage on G                                         |               |
| Temperature under bias                               | 55°C to 125°C |
| Storage temperature                                  | 65°C to 150°C |
| Power dissipation                                    | 1W            |
| DC output current                                    |               |
| (One output at a time, one second duration)          |               |

Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC CHARACTERISTICS

 $(V_{CC} = 5.0V \pm 10\%)$ 

| SYMBOL                      | PARAMETER                                                       | COM  | MERCIAL              | MIL       | .ITARY               |                | -                                                                                                              |                                                                     |  |
|-----------------------------|-----------------------------------------------------------------|------|----------------------|-----------|----------------------|----------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| SIMBUL                      | PARAMETER                                                       | MIN  | MAX                  | X MIN MAX |                      | UNITS          | NOTES                                                                                                          |                                                                     |  |
| т <sub>С</sub>              | Case Operating Temperature                                      | 0    | 70                   | -55       | 125                  | °C             |                                                                                                                | :                                                                   |  |
| I <sub>cc</sub>             | Average V <sub>CC</sub> Current<br>(Active, Cycling TTL Inputs) |      | 80<br>70<br>60       |           | 80<br>70<br>60       | mA<br>mA<br>mA | t <sub>AVAV</sub> = 70ns<br>t <sub>AVAV</sub> = 90ns<br>t <sub>AVAV</sub> = 120ns<br>t <sub>AVAV</sub> = 150ns | $\overline{E} = \overline{G} = V_{IL}$ $W = V_{IH}$ $DQ_{0.7}$ open |  |
| SB <sub>1</sub>             | Average V <sub>CC</sub> Current<br>(Standby, Stable TTL Inputs) |      | 1.5                  |           | 1.5                  | mA             | Ē = V <sub>IH</sub>                                                                                            |                                                                     |  |
| I <sub>SB<sub>2</sub></sub> | Average V <sub>CC</sub> Current (Standby, Stable CMOS Inputs)   |      | 200                  | ,         | 200                  | μА             | $\bar{E} \ge (V_{CC}^{-0.2V})$<br>$V_{IN} \le 0.2V \text{ or } V_{IN}$                                         | ≥ (V <sub>CC</sub> -0.2V)                                           |  |
| lilk                        | Input Leakage Current                                           |      | ±5                   |           | ±5                   | μА             | V <sub>IN</sub> = 0V to V <sub>CC</sub>                                                                        |                                                                     |  |
| OLK                         | Output Leakage Current                                          |      | ±10                  |           | ± 10                 | μА             | $E = V_{IH}$<br>$V_{IN} = 0V \text{ to } V_{CC}$                                                               |                                                                     |  |
| V <sub>IH</sub>             | Input Logic "1" Voltage                                         | 2.0  | V <sub>CC</sub> +0.5 | 2.0       | V <sub>CC</sub> +0.5 | V              | All Inputs                                                                                                     |                                                                     |  |
| V <sub>IL</sub>             | Input Logic "0" Voltage                                         | -0.5 | 0.8                  | -0.5      | 0.8                  |                | All Inputs                                                                                                     |                                                                     |  |
| V <sub>OH</sub>             | Output Logic "1" Voltage                                        | 2.4  |                      | 2.4       |                      | ٧              | I <sub>OH</sub> = -4mA                                                                                         |                                                                     |  |
| V <sub>OL</sub>             | Output Logic "0" Voltage                                        |      | 0.45                 |           | 0.45                 | V              | I <sub>OL</sub> = 6mA                                                                                          |                                                                     |  |
| v <sub>wi</sub>             | Write Inhibit Supply Voltage                                    | 3.2  | 3.8                  | 3.2       | 3.8                  | V              | See Note e.                                                                                                    |                                                                     |  |
| V <sub>H</sub>              | Supervoltage                                                    | 11.5 | 13                   | 11.5      | 13                   | V              | See Note e.                                                                                                    |                                                                     |  |

# MODE SELECTION<sup>b,c</sup>

| Mode               | Ē | G              | w | DQ <sub>0-7</sub> | I <sub>cc</sub> |
|--------------------|---|----------------|---|-------------------|-----------------|
| Standby            | Н | ×              | Х | High Z            | Standby         |
| Read               | L | L              | Н | D <sub>OUT</sub>  | Active          |
| Byte or Page Write | L | Н              | L | D <sub>IN</sub>   | Active          |
| Write Inhibit      | Х | х              | Н | -                 | -               |
| Write Inhibit      | Х | L              | Х | -                 | -               |
| Chip Erase         | L | V <sub>H</sub> | L | High Z            | Active          |

Note b: Note c:

H: high TTL level; L: low TTL level; X: H or L. For information on Margin Mode, contact Simtek.

## TYPICAL POWER-UP TIMING d,e

| SYMBOL           | PARAMETER                   | ТҮР | UNITS |
|------------------|-----------------------------|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  | 100 | μs    |
| t <sub>PUW</sub> | Power-up to Write Operation | 5   | ms    |

 $T_A = 25$  °C and  $V_{CC} = 5.0V$ . These parameters are guaranteed but not 100% tested. Note e:

# **CAPACITANCE**<sup>e</sup> (T<sub>A</sub>=25°C, f=1.0MHz)

| SYMBOL           | PARAMETER          | MAX | UNITS | CONDITIONS |
|------------------|--------------------|-----|-------|------------|
| CIN              | Input Capacitance  | 6   | pF    | ΔV=0 to 3V |
| C <sub>OUT</sub> | Output Capacitance | 10  | pF    | ΔV=0 to 3V |

**Simtek Corporation** 

1465 Kelly Johnson Blvd. Colorado Springs, Colorado 80920 USA (719) 531-9444 FAX (719) 531-9481

September 1990



# **AC TEST CONDITIONS**

| Input Pulse Levels                       | 0V to 3V |
|------------------------------------------|----------|
| Input Rise and Fall Times                |          |
| Input and Output Timing Reference Levels |          |
| Output Load                              |          |
| Output Load                              |          |



Figure 1 - AC Output Loading

# **AC CHARACTERISTICS**

# READ CYCLE q

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYM                | BOL             |                                     | STK280 | 256-70 | STK280 | 256-90 | STK280 | 256-12 | STK280 | 256-15 |       | NOTEC    |
|-----|--------------------|-----------------|-------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|----------|
| NO. | Standard           | Alternate       | PARAMETER                           | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | UNITS | NOTES    |
| 1   | t <sub>AVAX</sub>  | t <sub>RC</sub> | Read Cycle Time                     | 70     |        | 90     |        | 120    |        | 150    |        | ns    |          |
| 2   | tELQV              | t <sub>CE</sub> | Chip Enable Access Time             |        | 70     |        | 90     |        | 120    |        | 150    | ns    |          |
| 3   | t <sub>AVQV</sub>  | t <sub>AA</sub> | Address Access Time                 |        | 70     |        | 90     |        | 120    |        | 150    | ns    |          |
| 4   | t <sub>GLQV</sub>  | toE             | Output Enable Access Time           |        | 35     |        | 40     |        | 50     |        | 60     | ns    | <u> </u> |
| 5   | t <sub>ELQX</sub>  | t <sub>LZ</sub> | E Low to Active Output              | 10     |        | 10     |        | 10     |        | 10     |        | ns    | e,m      |
| 6   | tGLQX              | toLZ            | G Low to Active Output              | 10     |        | 10     |        | 10     |        | 10     |        | ns    | e        |
| 7   | teHQZ              | t <sub>HZ</sub> | E High to High-Z Output             |        | 35     |        | 40     |        | 50     |        | 60     | ns    | e,n      |
| 8   | t <sub>GHQZ</sub>  | tonz            | G High to High-Z Output             |        | 35     |        | 40     |        | 50     |        | 60     | ns    | e,n      |
| 9   | taxox              | t <sub>OH</sub> | Address Invalid to Data Out Invalid | 0      |        | 0      |        | 0      |        | 0      |        | ns    |          |
| 10  | t <sub>WHQVC</sub> |                 | DATA Polling Access Time            |        | 70     |        | 90     |        | 120    |        | 150    | ns    | e.p      |

Note e: These parameters are guaranteed but not 100% tested.

Note m:  $\overline{G}$  is low before E goes low.

Note n: Measured ±200mV from steady state output voltage. Load capacitance is 5pF.

Note p: Refer to  $\overline{DATA}$  Polling Cycle timing diagram.

Note q:  $\overline{E}$  and  $\overline{G}$  must make the transition between  $V_{IH}$  (min) to  $V_{IL}$  (max), or  $V_{IL}$  (max) to  $V_{IH}$  (min) in a monotonic fashion.  $\overline{W}$  must remain high throughout the cycle.

# READ CYCLE q



September 1990

**Simtek Corporation** 

1465 Kelly Johnson Blvd. Colorado Springs, Colorado 80920 USA

(719) 531-9444 FAX (719) 531-9481



# BYTE/PAGE WRITE CYCLE 1: W CONTROLLED<sup>r,s</sup>

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYM                | IBOL             | PARAMETER                      | STK280 | 256-70 | STK28C      | 256-90 | STK280 | 256-12 | STK280 | 256-15 |       |       |
|-----|--------------------|------------------|--------------------------------|--------|--------|-------------|--------|--------|--------|--------|--------|-------|-------|
| NO. | Standard           | Alternate        |                                | MIN    | MAX    | MIN         | MAX    | MIN    | MAX    | MIN    | MAX    | UNITS | NOTES |
| 11  | t <sub>WLWLB</sub> | t <sub>WC</sub>  | Write Cycle Time               |        | 10     | · · · · · · | 10     |        | 10     |        | 10     | ms    |       |
| 12  | t <sub>WLWLP</sub> | t <sub>BLC</sub> | Byte Load Cycle Time           | 70     |        | 90          |        | 120    |        | 150    |        | ns    | t     |
| 13  | † <sub>AVWL</sub>  | tas              | Address Set-Up Time            | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 14  | twLAX              | <sup>t</sup> AH  | Address Hold Time              | 35     |        | 45          |        | 50     |        | 75     |        | ns    |       |
| 15  | t <sub>GHWL</sub>  | t <sub>OES</sub> | G High to W Low Time           | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 16  | twhGL              | t <sub>OEH</sub> | G High Hold Time from W High   | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 17  | twLwH              | t <sub>WP</sub>  | Write Pulse Duration           | 45     |        | 60          |        | 80     |        | 100    |        | ns    | r,x   |
| 18  | <sup>t</sup> GLWL  |                  | G Low Write Inhibit Setup Time | 0      |        | 0           |        | 0      |        | 0      | 1      | ns    |       |
| 19  | t <sub>DVWH</sub>  | t <sub>DS</sub>  | Data Set-Up Time               | 45     |        | 45          |        | 45     |        | 45     |        | ns    |       |
| 20  | twhox              | t <sub>DH</sub>  | Data Hold Time                 | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 21  | t <sub>ELWL</sub>  | t <sub>cs</sub>  | E Set-Up Time to W Low         | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 22  | twheh              | t <sub>CH</sub>  | E Hold Time from W High        | 0      |        | 0           |        | 0      |        | 0      |        | ns    |       |
| 23  | twhwlp             | t <sub>WPH</sub> | W High to W Low Time           | 15     |        | 20          |        | 35     |        | 45     | 1      | ns    | t,x   |
| 24  | t <sub>WHWLT</sub> |                  | W Timeout                      | 100    |        | 100         |        | 100    |        | 100    |        | μs    | U     |

Note r:  $\overline{W}$  and  $\overrightarrow{E}$  are noise protected. A write pulse of less than 7ns (typical) will not activate a write cycle.

Note s: E, G and  $\overline{W}$  must make the transition between  $V_{IH}$  (min) to  $V_{IL}$  (max), or  $V_{IL}$  (max) to  $V_{IH}$  (min) in a monotonic fashion.

Note t: Refer to Page Write Cycle 1 timing diagram.

Note u: This is the minimum time the internal timer waits before initiating the erase/program portion of the write cycle.

Note x: During a Page Write Cycle, the maximum pulse duration allowed is  $100\mu s$ .

# BYTE WRITE CYCLE 1: W CONTROLLED<sup>r,s</sup>



Simtek Corporation

1465 Kelly Johnson Blvd.
Colorado Springs, Colorado 80920 USA
(719) 531-9444 FAX (719) 531-9481

September 1990



# BYTE/PAGE WRITE CYCLE 2: E CONTROLLED<sup>r,s</sup>

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYM                | IBOL             |                                | STK280 | 256-70 | STK280 | 256-90 | STK280 | 256-12 | STK280 | 256-15 |       |       |
|-----|--------------------|------------------|--------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| NO. | Standard           | Alternate        | PARAMETER                      | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | MIN    | MAX    | UNITS | NOTES |
| 25  | t <sub>ELELB</sub> | t <sub>WC</sub>  | Write Cycle Time               |        | 10     |        | 10     |        | 10     |        | 10     | ms    |       |
| 26  | t <sub>ELELP</sub> | t <sub>BLC</sub> | Byte Load Cycle Time           | 70     |        | 90     |        | 120    |        | 150    |        | ns    | v     |
| 27  | t <sub>AVEL</sub>  | t <sub>AS</sub>  | Address Set-Up Time            | 0      |        | 0      |        | 0      |        | 0      |        | ns    |       |
| 28  | t <sub>ELAX</sub>  | t <sub>AH</sub>  | Address Hold Time              | 35     |        | 45     |        | 50     |        | 75     |        | ns    |       |
| 29  | t <sub>GHEL</sub>  | t <sub>OES</sub> | G High to E Low Time           | 0      |        | 0      |        | 0      |        | . 0    |        | ns    |       |
| 30  | t <sub>EHGL</sub>  | t <sub>OEH</sub> | G High Hold Time from E High   | 0      |        | 0      |        | 0      |        | 0      |        | ns    |       |
| 31  | t <sub>ELEH</sub>  | t <sub>WP</sub>  | Write Pulse Duration           | 45     |        | 60     |        | 80     |        | 100    |        | ns    | r,x   |
| 32  | t <sub>GLEL</sub>  |                  | G Low Write Inhibit Setup Time | 0      |        | 0      |        | 0      |        | 0      |        | ns    |       |
| 33  | t <sub>DVEH</sub>  | t <sub>DS</sub>  | Data Set-Up Time               | 45     |        | 45     |        | 45     |        | 45     |        | ns    |       |
| 34  | t <sub>EHDX</sub>  | t <sub>DH</sub>  | Data Hold Time                 | 0      |        | 0      |        | 0      |        | 0      |        | ns    |       |
| 35  | t <sub>WLEL</sub>  | t <sub>CS</sub>  | W Set-Up Time to E Low         | 0      |        | 0      |        | 0      |        | 0      |        | ns    | 1     |
| 36  | t <sub>EHWH</sub>  | t <sub>CH</sub>  | W Hold Time from E High        | 0      |        | 0      |        | 0      |        | 0      |        | ns    |       |
| 37  | tEHELP             | t <sub>WPH</sub> | E High to E Low Time           | 15     |        | 20     |        | 35     |        | 45     |        | ns    | V,X   |
| 38  | t <sub>EHELT</sub> | t <sub>WPH</sub> | E Timeout                      | 100    |        | 100    |        | 100    |        | 100    |        | μs    | u     |

Note r:  $\overline{W}$  and  $\overline{E}$  are noise protected. A write pulse of less than 7ns (typical) will not activate a write cycle.

Note s:  $\overline{E}$ ,  $\overline{G}$  and  $\overline{W}$  must make the transition between  $V_{IH}$  (min) to  $V_{IL}$  (max), or  $V_{IL}$  (max) to  $V_{IH}$  (min) in a monotonic fashion.

Note v: Refer to Page Write Cycle 2 timing diagram.

Note u: This is the minimum time the internal timer waits before initiating the erase/program portion of the write cycle.

Note x: During a Page Write Cycle, the maximum pulse duration allowed is  $100\mu s$ .

# BYTE WRITE CYCLE 2: E CONTROLLEDr.s



September 1990

**Simtek Corporation** 



# PAGE WRITE CYCLE 1: W CONTROLLED<sup>r,s</sup>



# PAGE WRITE CYCLE 2: E CONTROLLED<sup>r,s</sup>



# DATA & TOGGLE BIT POLLING CYCLES<sup>s,t</sup>



#### **DATA POLLING**

- DQx is data bit 7.
- $D_{m} = D_{m+1} = complement of input data$ until erase/program portion of the write cycle is complete.
- $D_i = Data_{IN} \text{ if } A_i = A_{last byte}$

#### **TOGGLE BIT POLLING**

- DQx is data bit 6.
- $D_m = 0$  and  $D_{m+1} = 1$ . Subsequent reads continue to toggle  $DQ_6$  until the erase/program portion of the write cycle is complete.
- D<sub>i</sub> = data at A<sub>i</sub>

W and  $\overline{E}$  are noise protected. A write pulse of less than 7ns (typical) will not activate a write cycle. Note r: Note s:

E, G and W must make the transition between V<sub>IH</sub> (min) to V<sub>IL</sub> (max), or V<sub>IL</sub> (min) in a monotonic fashion.

Either E or W controlled write cycles may be used prior to either of the polling cycles. During the polling operation, either E and G may toggle together, or each may toggle alone if the other is held low. Polling cycle access times are characterized but not tested. Note to

#### **Simtek Corporation**

September 1990



#### **CHIP ERASE CYCLE**

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYMBOL             |                |                                               | STK280 | STK28C256-70 |     | STK28C256-90 |     | STK28C256-12 |     | STK28C256-15 |       |       |
|-----|--------------------|----------------|-----------------------------------------------|--------|--------------|-----|--------------|-----|--------------|-----|--------------|-------|-------|
| NO. | Standard           | Alternate      | PARAMETER                                     | MIN    | MAX          | MIN | MAX          | MIN | MAX          | MIN | MAX          | UNITS | NOTES |
| 39  | t <sub>BELWL</sub> |                | Chip Enable Set-Up to W                       | 5      |              | 5   |              | 5   |              | 5   |              | μs    |       |
| 40  | t <sub>BWLWH</sub> | t <sub>W</sub> | W Pulse Duration                              | 10     |              | 10  |              | 10  |              | 10  |              | ms    |       |
| 41  | t <sub>BWHGL</sub> | t <sub>H</sub> | W Recovery                                    | 5      |              | 5   |              | 5   |              | 5   |              | μs    |       |
| 42  | t <sub>BGHWL</sub> | t <sub>S</sub> | $\overline{G}$ at $V_H$ to $\overline{W}$ low | 5      |              | 5   |              | 5   |              | 5   |              | μs    |       |

## **CHIP ERASE CYCLE**



## **DEVICE OPERATION**

## **READ**

The read operation is identical to that of a static RAM. When  $\overline{E}$  and  $\overline{G}$  are LOW and  $\overline{W}$  is HIGH, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are in a high impedance state whenever  $\overline{E}$  or  $\overline{G}$  is HIGH.

## BYTE and PAGE WRITE

A low pulse on  $\overline{W}$  (with  $\overline{E}$  low) or  $\overline{E}$  (with  $\overline{W}$  low), while  $\overline{G}$  is HIGH, initiates a write cycle. The address is latched on the falling edge of  $\overline{W}$  or  $\overline{E}$ , whichever occurs last. The data is latched on the rising edge of  $\overline{W}$  or  $\overline{E}$ , whichever occurs first. The internal timer restarts when any  $\overline{W}$  or  $\overline{E}$  transition occurs. Once a write cycle is underway, if no  $\overline{W}$  or  $\overline{E}$  transitions are detected within the timeout period, the erase/program portion of the write begins, after which further write attempts are ignored.

The page write cycle allows 2 to 64 bytes to be loaded and then simultaneously written during the erase/program portion of the write cycle. The address of the page used for a page write operation is specified with  $A_{6-14}$ , which must be held constant throughout a given page write. The remaining addresses ( $A_{0-5}$ ) specify bytes within each page.

#### HARDWARE PROTECTION

The STK28C256 offers three hardware protection features: (1)  $V_{CC}$  Sense - Writing is inhibited below a specified  $V_{CC}$  power supply level  $V_{Wi}$ ; (2) Noise Filter - When the  $\overline{W}$  or  $\overline{E}$  pulse is shorter than 7ns (typical), no write cycle occurs; and (3) Write Inhibit - Holding  $\overline{G}$  low,  $\overline{E}$  high, or  $\overline{W}$  high inhibits writing.

#### SOFTWARE PROTECTION

Software protection is enabled by performing a 3-byte page write operation to specific addresses with specific data. Once enabled, the software protection feature may be overridden by preceding a page write operation with the same three addresses. The software protection circuitry is immune to power disruptions. To enable software protection, the following page write sequence must be executed (data format  $DQ_{7.0}$ ; address format  $A_{14.0}$ ):

| 1. | Load data | AAH | to address     | 5555H       |
|----|-----------|-----|----------------|-------------|
| 2. | Load data | 55H | to address     | 2AAAH       |
| 3. | Load data | AOH | to address     | 5555H       |
| 4. | Load data | XXH | to any address | (optional). |

The part enters the software data protection mode at the end of the write period.

September 1990

Simtek Corporation



To disable software protection mode, execute the following page write sequence:

| 1. | Load data | AAH | to address     | 5555H       |
|----|-----------|-----|----------------|-------------|
| 2. | Load data | 55H | to address     | 2AAAH       |
| 3. | Load data | 80H | to address     | 5555H       |
| 4. | Load data | AAH | to address     | 5555H       |
| 5. | Load data | 55H | to address     | 2AAAH       |
| 6. | Load data | 20H | to address     | 5555H       |
| 7. | Load data | XXH | to any address | (optional). |

The part exits the software data protection mode at the end of the write period. When the STK28C256 detects one of these sequences, all load commands that are part of the code information will be ignored. A valid page cycle could begin at this point. Note that the software protection enable and disable sequences constitute an illegal page write in that the page address is changed within a page write operation.

# **DATA POLLING**

DATA polling may be used to detect an early end of the write cycle, minimizing waiting time. At any time during any write cycle, attempting a read from the last address written will result in the complement of the written data on DQ<sub>7</sub>. Once the write cycle has been completed, true data will appear on  $\mathrm{DQ}_{\mathrm{0.7}}$  and the next cycle can begin.

**TOGGLE BIT (DQ**<sub>6</sub>)
As an additional method for detecting an early end of the write cycle, DQ will toggle between a logic one and a logic zero on consecutive attempts to read any address during the erase/program part of the cycle. When the write cycle is complete, DQ6 will no longer toggle and will reflect the memory contents.

## CHIP ERASE and CHIP PROGRAM

The following page write sequence will set all bits in the memory to a logic HIGH. The operation will take two (max) time to complete, and the Toggle Bit will indicate early completion.

| 1. | Load data | AAH | to address | 5555H |
|----|-----------|-----|------------|-------|
| 2. | Load data | 55H | to address | 2AAAH |
| 3. | Load data | 80H | to address | 5555H |
| 4. | Load data | AAH | to address | 5555H |
| 5. | Load data | 55H | to address | 2AAAH |
| 6. | Load data | 10H | to address | 5555H |

To set all the bits to a logic LOW, the data value in byte #6 should be changed from 10 (hex) to 40 (hex).

The entire memory may be set to a HIGH state through the hardware chip erase operation. By setting E LOW and G to the supervoltage  $\overline{V}_H$ , the chip is erased when a 10ms pulse is applied to  $\overline{W}_t$ . If the chip is in software protection mode, neither software nor hardware chip erase/program operations will take place.

#### ORDERING INFORMATION

| t <sub>ELQV</sub> | Ordering Code                                                | Package                                                                              | Temp. Range                |
|-------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------|
| 70                | STK28C256C70<br>STK28C256L70<br>STK28C256P70<br>STK28C256J70 | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC<br>Plastic 28-Pin DIP<br>Plastic 28-Pin SOJ | Commercial<br>0° to 70° C  |
| 90                | STK28C256C90<br>STK28C256L90<br>STK28C256P90<br>STK28C256J90 | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC<br>Plastic 28-Pin DIP<br>Plastic 28-Pin SOJ | Commercial<br>0° to 70° C  |
|                   | STK28C256C90M<br>STK28C256L90M                               | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC                                             | Military<br>-55° to 125° C |
| 120               | STK28C256C12<br>STK28C256L12<br>STK28C256P12<br>STK28C256J12 | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC<br>Plastic 28-Pin DIP<br>Plastic 28-Pin SOJ | Commercial<br>0° to 70° C  |
|                   | STK28C256C12M<br>STK28C256L12M                               | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC                                             | Military<br>-55° to 125° C |
| 150               | STK28C256C15M<br>STK28C256L15M                               | Ceramic 28-Pin DIP<br>Ceramic 28-Pin LCC                                             | Military<br>-55° to 125° C |

Simtek Corporation

1465 Kelly Johnson Blvd. Colorado Springs, Colorado 80920 USA (719) 531-9444 FAX (719) 531-9481

The information contained in this publication is believed to be accurate, but changes may be made without notice. Simtek does not assume responsibility for, or grant or imply any warranty, including MERCHANTIBILITY or FITNESS FOR A PARTICULAR PURPOSE, regarding this information, the product or its use. Nothing herein constitutes a license under any Simtek patent, copyright, trademark or other proprietary right.

STK-05-30-003 000 © Simtek Corporation, 1990

025664