

## 7.5 NS TRIPLE-CHANNEL HIGH VOLTAGE VIDEO AMPLIFIER

**PRELIMINARY DATA** 

#### **FEATURES**

- Triple-channel video amplifier
- Supply voltage up to 115 V
- 80V Output dynamic range
- Perfect for PICTURE BOOST application requiring high video amplitude
- Pinning for easy PCB layout
- Supports DC coupling (optimum cost saving) and AC coupling applications.
- Built-in Voltage Gain: 20 (Typ.)
- Rise and Fall Times: 7.5 ns (Typ.)
- Bandwidth: 50 MHz (Typ.)
- Very low stand-by power consumption
- Perfectly matched with the TDA9210/TDA9211 preamplifiers

#### **DESCRIPTION**

The TDA9556 is a triple-channel video amplifier designed in a 120V-high voltage technology and able to drive in DC-coupling mode the 3 cathodes of a CRT monitor.

The TDA9556 supports PICTURE BOOST applications where video amplitude up to 60V or

above is required, ensuring a maximum quality of the still pictures or moving video.

Perfectly matched with the TDA9210 and TDA9211 ST preamplifiers, it provides a highly performant and very cost effective video system.



## **PIN CONNECTIONS**



Version 3.0

August 2001 1/22

# Table of Contents ——

| 1 BLOCK DIAGRAM                                                            | 3  |
|----------------------------------------------------------------------------|----|
| 2 PIN DESCRIPTION                                                          | 3  |
| 3 ABSOLUTE MAXIMUM RATINGS                                                 | 4  |
| 4 THERMAL DATA                                                             | 4  |
| 5 ELECTRICAL CHARACTERISTICS                                               | 5  |
| 6 THEORY OF OPERATION                                                      | 7  |
| 6.1 General                                                                | 7  |
| 6.2 Output voltage                                                         | 8  |
| 7 POWER DISSIPATION                                                        | 9  |
| 8 TYPICAL PERFORMANCE CHARACTERISTICS                                      | 10 |
| 9 INTERNAL SCHEMATICS                                                      | 11 |
| 10 APPLICATION HINTS                                                       | 12 |
| 10.1 How to choose the high supply voltage value (VDD) in DC coupling mode | 12 |
| 10.2 Arcing Protection: schematics                                         | 12 |
| 10.3 Arcing protection: layout and decoupling                              | 13 |
| 10.4 Video response optimization: schematics in DC-coupling mode           | 14 |
| 10.5 Video response optimization: outputs and inputs networks              | 15 |
| 10.6 Video response optimization: layout and decoupling                    | 15 |
| 10.7 AC - Coupling mode                                                    | 16 |
| 10.8 Conclusion                                                            | 17 |
| 44 DAOVAGE MEGUANICAL DATA                                                 | 00 |

### 1 BLOCK DIAGRAM



## 2 PIN DESCRIPTION

| Pin | Name | Function                 |
|-----|------|--------------------------|
| 1   | IN1  | Video Input (channel 1)  |
| 2   | IN2  | Video Input (channel 2)  |
| 3   | VCC  | Low Supply Voltage       |
| 4   | IN3  | Video Input (channel 3)  |
| 5   | GNDA | Ground Analog            |
| 6   | GNDS | Ground Substrat          |
| 7   | VDD  | High Supply Voltage      |
| 8   | GNDP | Ground Power             |
| 9   | OUT3 | Video output (channel 3) |
| 10  | OUT2 | Video output (channel 2) |
| 11  | OUT1 | VIdeo output (channel 1) |

## 3 ABSOLUTE MAXIMUM RATINGS

| Symbol              | Parameter                                                                                                                      | Value                 | Unit    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
| $V_{DD}$            | High supply voltage                                                                                                            | 120                   | V       |
| V <sub>CC</sub>     | Low supply voltage                                                                                                             | 16.5                  | V       |
| V <sub>ESD</sub>    | ESD susceptibility Human Body Model (100pF discharged through 1.5K $\Omega$ ) EIAJ norm (200pF discharged through 0 $\Omega$ ) | 2<br>300              | kV<br>V |
| I <sub>OD</sub>     | Output source current (pulsed < 50µs)                                                                                          | 80                    | mA      |
| I <sub>OG</sub>     | Output sink current (pulsed < 50μs)                                                                                            | 80                    | mA      |
| V <sub>IN Max</sub> | Maximum Input Voltage                                                                                                          | V <sub>CC</sub> + 0.3 | V       |
| V <sub>IN Min</sub> | Minimum Input Voltage                                                                                                          | - 0.5                 | V       |
| T <sub>J</sub>      | Junction Temperature                                                                                                           | 150                   | °C      |
| T <sub>STG</sub>    | Storage Temperature                                                                                                            | -20 + 150             | °C      |

## 4 THERMAL DATA

| Symbol                | Parameter                                  | Value | Unit |
|-----------------------|--------------------------------------------|-------|------|
| R <sub>th (j-c)</sub> | Junction-Case Thermal Resistance (Max.)    | 3     | °C/W |
| R <sub>th (j-a)</sub> | Junction-Ambient Thermal Resistance (Typ.) | 35    | °C/W |

### 5 ELECTRICAL CHARACTERISTICS

| Symbol                 | Parameter                                                       | Test Conditions                                                           | Min.     | Тур                   | Max | Unit  |
|------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|----------|-----------------------|-----|-------|
| SUPPLY parai           | meters (V <sub>CC</sub> = 12V, V <sub>DD</sub> = 110V, Tamb =   | 25 °C, unless otherwise sp                                                | ecified) |                       |     |       |
| $V_{DD}$               | High supply voltage                                             |                                                                           | 20       | 110                   | 115 | V     |
| V <sub>CC</sub>        | Low supply voltage                                              |                                                                           | 10       | 12                    | 15  | V     |
| I <sub>DD</sub>        | V <sub>DD</sub> supply current                                  | V <sub>OUT</sub> = 50V                                                    |          | 25                    |     | mA    |
| I <sub>DDS</sub>       | V <sub>DD</sub> stand-by supply current                         | V <sub>CC</sub> : switched off (<1.5V)<br>V <sub>OUT</sub> : low (Note 1) |          | 60                    |     | μА    |
| I <sub>CC</sub>        | V <sub>CC</sub> supply current                                  | V <sub>OUT</sub> = 50V                                                    |          | 60                    |     | mA    |
| STATIC paran           | neters (V <sub>CC</sub> = 12V, V <sub>DD</sub> = 110V, Tamb = 2 | 5 °C)                                                                     |          |                       |     |       |
| $dV_{OUT}/dV_{DD}$     | High Voltage supply rejection                                   | V <sub>OUT</sub> = 50V                                                    |          | 0.5                   |     | %     |
| dV <sub>OUT</sub> /dT  | Output Voltage drift versus temperature                         | V <sub>OUT</sub> = 80V                                                    |          | 15                    |     | mV/°C |
| d∆V <sub>OUT</sub> /dT | Output voltage matching versus temperature (Note 2)             | V <sub>OUT</sub> = 80V                                                    |          | 0                     |     | mV/°C |
| R <sub>IN</sub>        | Video Input Resistor                                            | V <sub>OUT</sub> = 50V                                                    |          | 2                     |     | kΩ    |
| V <sub>SATH</sub>      | Output Saturation Voltage to Supply                             | I <sub>0</sub> =-60mA (Note 3)                                            |          | V <sub>DD</sub> - 6.5 |     | V     |
| V <sub>SATL</sub>      | Output Saturation Voltage to GND                                | I <sub>0</sub> =60mA (Note 3)                                             |          | 11                    |     | V     |
| G                      | Video Gain                                                      | V <sub>OUT</sub> = 50V                                                    |          | 20                    |     |       |
| LE                     | Linearity Error                                                 | 17 V <v<sub>OUT<v<sub>DD-15 V</v<sub></v<sub>                             |          | 3                     | 8   | %     |
| V <sub>REF</sub>       | Internal Voltage Reference                                      |                                                                           |          | 5.6                   |     | V     |

Note 1: The TDA 9556 goes into stand-by mode when Vcc is switched off (<1.5V). In stand-by mode, Vout is set to low level.

Note 2: Matching measured between each channel.

Note 3: Pulsed current width < 50μs

### **ELECTRICAL CHARACTERISTICS (continued)**

| Symbol                            | Parameter                                             | Test Conditions                                     | Min. | Тур | Max | Unit |
|-----------------------------------|-------------------------------------------------------|-----------------------------------------------------|------|-----|-----|------|
| DYNAMIC parameters (see Figure 1) |                                                       |                                                     |      |     |     |      |
| t <sub>R</sub>                    | Rise time                                             | V <sub>DC</sub> =50V, ΔV=40V <sub>PP</sub>          |      | 7.5 |     | ns   |
| t <sub>F</sub>                    | Fall time                                             | V <sub>DC</sub> =50V, ΔV=40V <sub>PP</sub>          |      | 7.5 |     | ns   |
| OS <sub>R</sub>                   | Overshoot, white to black transition                  |                                                     |      | 5   |     | %    |
| OS <sub>F</sub>                   | Overshoot, black to white transition                  |                                                     |      | 1   |     | %    |
| ΔG                                | Low frequency gain matching (Note 4)                  | V <sub>DC</sub> = 50V, f=1MHz                       |      |     | 5   | %    |
| BW                                | Bandwidth at -3dB                                     | V <sub>DC</sub> =50V, ΔV=20V <sub>PP</sub>          |      | 50  |     | MHz  |
| t <sub>SET</sub>                  | 2.5% Settling time                                    | V <sub>DC</sub> =50V, ΔV=40V <sub>PP</sub>          |      | 15  |     | ns   |
| CT <sub>L</sub>                   | Low frequency crosstalk                               | $V_{DC}$ =50V, $\Delta V$ =20 $V_{PP}$<br>f = 1 MHz |      | 50  |     | dB   |
| СТн                               | High frequency crosstalk                              | $V_{DC}$ =50V, $\Delta V$ =20 $V_{PP}$<br>f = 20MHz |      | 32  |     | dB   |
| DYNAMIC par                       | ameter in PICTURE BOOST condition (N                  | ote 5)                                              |      |     |     |      |
| t <sub>PB</sub>                   | Rise/fall time                                        | V <sub>DC</sub> =50V, ΔV=60V <sub>PP</sub>          |      | 10  |     | ns   |
| OS <sub>PB</sub>                  | Overshoot white to black or black to white transition | V <sub>DC</sub> =50V, ΔV=60V <sub>PP</sub>          |      | 9   |     | %    |

Note 4: Matching measured between each channel.

**Note 5:** PICTURE BOOST condition (video amplitude at 60V or above) is used in some applications when displaying still picture or moving video. In this condition the high level of contrast improves the pictures quality at the expense of the video performances (t<sub>R</sub>, t<sub>F</sub> and Overshoot) which are slightly deteriorated.

Figure 1. AC test circuit



#### 6 THEORY OF OPERATION

#### 6.1 General

The TDA9556 is a three-channel video amplifier supplied by a low supply voltage:  $V_{CC}$  (typ.12V) and a high supply voltage:  $V_{DD}$  (up to 115V).

The high values of  $V_{DD}$  supplying the amplifier output stage allow direct control of the CRT cathodes (DC coupling mode).

In DC coupling mode, the application schematic is very simple and only a few external components are needed to drive the cathodes. In particular, there is no need of the DC-restore circuitry which is used in classical AC coupling applications.

The output voltage range is wide enough (Figure 2) to provide simultaneously:

- Cut-off adjustment (typ. 25V)
- Video contrast (typ. up to 40V),
- Brightness (with the remaining voltage range).

In normal operation, the output video signal must remain inside the linear region whatever the cut-off, brightness and contrast adjustments are.

Figure 2. Output signal, level adjustments



### 6.2 Output voltage

A very simplified schematic of each TDA9556 channel is shown in Figure 3.

The feedback network of each channel is integrated with a typical built-in voltage gain of G=20 (40k/2k).

The output voltage  $V_{\text{OUT}}$  is given by the following formula:

$$V_{OUT}$$
= (G+1) x  $V_{REF}$  - (G x  $V_{IN}$ )

for 
$$G = 20$$
 and  $V_{REF} = 5.6V$ , we have

$$V_{OUT} = 117.6 - 20 x V_{IN}$$

Figure 3. Simplified schematic of one channel



#### 7 POWER DISSIPATION

The total power dissipation is the sum of the static DC and the dynamic dissipation:

$$P_{TOT} = P_{STAT} + P_{DYN}$$
.

The static DC power dissipation is approximately:

$$P_{STAT} = V_{DD} \times I_{DD} + V_{CC} \times I_{CC}$$

The dynamic dissipation is, in the worst case (1 pixel On/ 1 pixel Off pattern):

$$P_{DYN} = 3 V_{DD} \times C_L \times V_{OUT(PP)} \times f \times K \text{ (see Note 6)}$$

where f is the video frequency and K the ratio between the active line and the total horizontal line duration.

#### Example:

for 
$$V_{DD}$$
 = 110V,  $V_{CC}$  = 12V,  $I_{DD}$  = 25mA,  $I_{CC}$  = 60mA,  $V_{OUT}$  = 40  $V_{PP}$ ,  $f$  = 40MHz,  $C_L$  = 8pF and  $K$  = 0.72.

We have:

$$P_{STAT} = 3.47W$$
 and  $P_{DYN} = 3.04W$ 

Therefore:

$$P_{TOT} = 6.51W.$$

**Note 6:** This worst thermal case must only be considered for TJmax calculation. Nevertheless, during the average life of the circuit, the conditions are closer to the white picture conditions.

### 8 TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{DD}$ =110V,  $V_{CC}$ =12V,  $C_L$ =8pF,  $R_P$ =300 $\Omega$ ,  $\Delta V$ =40 $V_{PP}$ , unless otherwise specified - see Figure 1

Figure 4. TDA9556 pulse response



Figure 5. V<sub>OUT</sub> versus V<sub>IN</sub>

120
100
80
60
40
20
0 1 2 3 4 5 6
Vin (V)

Figure 6. Power dissipation versus frequency



Figure 7. Speed versus temperature



Figure 8. Speed versus offset



Figure 9. Speed versus load capacitance



10/22

### 9 INTERNAL SCHEMATICS

Figure 10. RGB inputs

VCC

pins 1, 2, 4

GNDS

Figure 11. RGB outputs



Figure 12. VDD



Figure 13. VCC



Figure 14. GNDP



Figure 15. GNDA



#### 10 APPLICATION HINTS

### 10.1 How to choose the high supply voltage value (V<sub>DD</sub>) in DC coupling mode

The V<sub>DD</sub> high supply voltage must be chosen carefully. It must be high enough to provide the necessary video adjustment but set to minimum value to avoid unecessary power dissipation.

#### **Example** (see Figure 2):

The following example shows how the optimum V<sub>DD</sub> voltage value is determined:

- Cut-off adjustment range (B): 25V
- Max contrast (D): 40V

#### Case 1:

10V Brightness (C) adjusted by the preamplifier:

$$V_{DD} = A + B + C + D + E$$
  
 $V_{DD} = 15V + 25V + 10V + 40V + 17V = 107V$ 

#### Case 2:

10V Brightness (C) adjusted by the G1 anode:

```
V_{DD} = A + B + D + E

V_{DD} = 15V + 25V + 40V + 17V = 97V
```

#### 10.2 Arcing Protection: schematics

As the amplifier outputs are connected to the CRT cathodes, special attention must be given to protect them against possible arcing inside the CRT.

Protection must be considered when starting the design of the video CRT board. It should always be implemented before starting to adjust the dynamic video response of the system.

The arcing network that we recommend (see Figure 16) provides efficient protection without deteriorating the amplifier video performances.

The total resistance between the amplifier and the CRT cathode (R10+R11) protects the device against overvoltages. We recommend to use R10+R11 > 200  $\Omega$ .

Spark gaps are strongly recommended for arcing protection.



Figure 16. Arcing protection network (one channel)

#### 10.3 Arcing protection: layout and decoupling

Several layout precautions have to be considered to get the optimum arcing protection:

**Sparkgap grounding**: when an arc occurs, the energy must flow through the CRT ground without reaching the amplifier. This is obtained by connecting the sparkgap grounding (point B) to the CRT ground (socket) via a wide/short trace. Conversely the point B must be connected to the amplifier ground via a longer/narrower trace.

**Grounding separation**: In order to set apart the amplifer ground and CRT ground, the R29/C29 network (Figure 16) can be used.

**Amplifier grounding**: The 3 grounds GNDS, GNDA and GNDP must be connected together as close as possible to the device.

### 10.4 Video response optimization: schematics in DC-coupling mode

The dynamic video response is optimized by carefully designing the supply decoupling of the video board (see Section 10.6), the tracks (see Section 10.6), then by adjusting the input/output component network (see Section 10.5).

For dynamic measurements such as rise/fall time and bandwidth, a 8pF load is used (total load including the parasitic capacitance of the PC board and CRT Socket).

Figure 17. Video response optimization for one channel - DC coupling application



- (\*): To be connected as close as possible to the device
- (\*\*): R19 must be mandatorily used

2 other Input Networks (Network #2 and #3 below) can be used in replacement of the reference Input Network #1. See Application note AN1445 for complete description.



#### 10.5 Video response optimization: outputs and inputs networks

The output network (R10/L1/R11) is used to adjust the amplifier video performances. Once R10 and R11 resistors are set to protect the application against arcing (R10 + R11>200 $\Omega$ ), it is possible to increase the bandwidth by increasing L1.

The input network also plays an important role in the device dynamic behaviour. We recommend to use the reference input network #1, which is described in Figure 17, but 2 other networks (#2 and #3) can be used to better match the required performances and the video board layout. Refer to the application note referenced AN1445 for the complete description of these input networks.

#### 10.6 Video response optimization: layout and decoupling

The decoupling of  $V_{CC}$  and  $V_{DD}$  through good quality HF capacitors (respectively C10 and C12) close to the device is necessary to improve the dynamic performance of the video signal.

Careful attention has to be given to the three output channels of the amplifier.

**Capacitor**: The parasitic capacitive load on the amplifier outputs must be as small as possible. Figure 9 from Section 8 clearly shows the deterioration of the  $t_R/t_F$  when the capacitive load increases. Reducing this capacitive load is achieved by moving away the output tracks from the other tracks (especially ground) and by using thin tracks (<0.5mm), see Figure 17.

**Cross talk**: Output and input tracks must be set apart. The TDA9556 pin-out allows the easy separation of input and output tracks on opposite sides of the amplifier (see Figure 20).

Length: Connection between amplifier output and cathode must be as short and direct as possible.

#### 10.7 AC - Coupling mode

The TDA9556 can be used in AC-Coupling mode in kit with the TDA9207 preamplifier from ST. As for the DC-coupling mode, the TDA9556 drives perfectly the video signal in PICTURE BOOST conditions.

A typical schematic is given on the Figure 18 below.

Figure 18. Video response optimization for one channel - AC coupling application



The advantage of such an architecture is to use smaller  $V_{DD}$  and therefore to have smaller power consumption. This is due to the fact that the TDA9556 provides only the video signal and not the cut-off adjustment. The disadvantage is to have an application with more components (DC restore circuitry).

Note that it is mandatory to keep the output video signal (point C) inside the linear area of the amplifier (from 15V to  $V_{DD}$  - 15V).

#### 10.8 Conclusion

Video response is always a compromise between several parameters. For example, the rise/fall time improvement leads to the overshoot deterioration.

The recommended way to optimize the video response is:

- 1 To set R10+R11 for arcing protection (min. 250  $\Omega$ )
- To adjust R20 and R10+R11.
   Increasing their value increases the t<sub>R</sub>/t<sub>F</sub> values and decrease the overshoot
- To adjust L1 Increasing L1 speeds up the device and increases the overshoot.
- 4. To adjust the input network for the final dynamic tunning (e.g.: critical damping)

We recommend our customers to use the schematic shown on Figure 22 as a starting point for the video board and then to apply the optimization they need.

Figure 19. TDA9556/9555/9553 + TDA9210 DC-coupling demonstration board: Silk Screen and Trace



Figure 20. Outputs trace (from figure 19)



Figure 21. CRT socket trace (from figure 19)





Figure 22. TDA9556/9555/9553 + TDA9210 DC-coupling demonstration board schematic

## 11 PACKAGE MECHANICAL DATA

### 11 PIN - CLIPWATT



| Dimensions    |       | Millimeters |       |       | Inches |           |
|---------------|-------|-------------|-------|-------|--------|-----------|
| Dillielisions | Min.  | Тур.        | Max.  | Min.  | Тур.   | Max.      |
| А             | 2.95  | 3.00        | 3.05  | 0.116 | 0.118  | 0.120     |
| В             | 0.95  | 1.00        | 1.05  | 0.037 | 0.039  | 0.041     |
| С             |       | 0.15        |       |       | 0.006  |           |
| D             | 1.30  | 1.50        | 1.70  | 0.051 | 0.059  | 0.066     |
| E             | 0.49  | 0.515       | 0.55  | 0.019 | 0.020  | 0.021     |
| F             | 0.78  | 0.80        | 0.88  | 0.031 | 0.033  | 0.034     |
| G             | 1.60  | 1.70        | 1.80  | 0.063 | 0.067  | 0.071     |
| G1            | 16.90 | 17.00       | 17.10 | 0.665 | 0.669  | 0.673     |
| H1            |       | 12.00       |       |       | 0.472  |           |
| H2            | 18.55 | 18.60       | 18.65 | 0.730 | 0.732  | 0.734     |
| НЗ            | 19.90 | 20.00       | 20.10 | 0.783 | 0.787  | 0.791 (5) |
| L             | 17.70 | 17.90       | 18.10 | 0.696 | 0.704  | 0.712     |
| L1            | 14.35 | 14.55       | 14.65 | 0.564 | 0.572  | 0.576     |
| L2            | 10.90 | 11.00       | 11.10 | 0.429 | 0.433  | 0.437(5)  |
| L3            | 5.40  | 5.50        | 5.60  | 0.212 | 0.216  | 0.220     |
| М             | 2.34  | 2.54        | 2.74  | 0.092 | 0.100  | 0.107     |
| M1            | 2.34  | 2.54        | 2.74  | 0.092 | 0.100  | 0.107     |
| R             | 1.45  |             |       | 0.057 |        |           |
| R1            | 3.20  | 3.30        | 3.40  | 0.126 | 0.130  | 0.134     |

| Dimensions   |      | Millimeters |      |           | Inches |       |
|--------------|------|-------------|------|-----------|--------|-------|
| Difficusions | Min. | Тур.        | Max. | Min. Typ. |        | Max.  |
| R2           |      | 0.30        |      |           | 0.012  |       |
| R3           |      | 0.50        |      |           | 0.019  |       |
| S            | 0.65 | 0.70        | 0.75 | 0.025     | 0.027  | 0.029 |
| V            |      | 10deg.      |      |           | 10deg. |       |
| V1           |      | 5deg.       |      |           | 5deg.  |       |
| V2           |      | 75deg.      |      |           | 75deg. |       |

Note 5: "H3 and L2" do not include mold flash or protrusions

Mold flash or protrusions shall not exceed 0.15mm per side.

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a trademark of STMicroelectronics.

© 2001 STMicroelectronics - All Rights Reserved

Purchase of I<sup>2</sup>C Components of STMicroelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in a I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips.

#### STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - Finland - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

http://www.st.com