#### Description The μPD42101 is a 910-word by 8-bit line buffer fabricated with a CMOS silicon-gate process. The device helps to create an NTSC flicker-free television picture (noninterlaced scan conversion) by providing intermediate storage and very high-speed read and write operation. The $\mu$ PD42101 can also be used as a digital delay line. The delay length is variable from 10 bits (at maximum clock speed) to 910 bits. #### **Features** - □ 910-word x 8-bit organization - □ Line buffer for NTSC, 4f<sub>SC</sub> digital television systems - Asynchronous, simultaneous read/write operation - □ 1H (910-bit) delay line capability - □ TTL-compatible inputs and outputs - □ Three-state outputs - □ Single +5-volt power supply - 24-pin plastic DIP and miniflat packaging #### Ordering Information | Read Cycle<br>Time (min) | Write Cycle<br>Time (min) | Package | |--------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 34 ns | 34 ns | 24-pin plastic DIP | | 34 ns | 69 ns | - | | 69 ns | 69 ns | - | | 34 ns | 34 ns | 24-pin plastic miniflat | | 34 ns | 69 ns | - | | 69 ns | 69 ns | - | | | 7 Ime (min) 34 ns 34 ns 69 ns 34 ns 34 ns | Time (min) Time (min) 34 ns 34 ns 34 ns 69 ns 69 ns 69 ns 34 ns 34 ns 34 ns 69 ns | ### Pin Configuration #### 24-Pin Plastic DIP or Miniflat ### Pin Identification | Symbol | Function | |---------------------------------------|---------------------------| | D <sub>INO</sub> - D <sub>IN7</sub> | Write data inputs | | D <sub>OUT0</sub> - D <sub>OUT7</sub> | Read data outputs | | RSTW | Write address reset input | | RSTR | Read address reset input | | WE | Write enable input | | RE | Read enable input | | WCK | Write clock input | | RCK | Read clock input | | GND | Ground | | V <sub>CC</sub> | +5-volt power supply | #### PIN FUNCTIONS ### D<sub>INO</sub> - D<sub>IN7</sub> (Data Inputs) In a digital television application, the digital composite signal, luminance, chrominance, etc. information is written into these inputs. ### D<sub>OUT0</sub> - D<sub>OUT7</sub> (Data Outputs) The tri-state outputs are used to access the stored information. In a simple digital delay line application, a delay of one-half write clock cycle plus a maximum of 300 ns is required to move data from the data inputs to the data outputs. ### **RSTW** (Write Address Reset Input) Bringing this signal low when WE is also low resets the internal write address to 0. If WE is at a high level when the RSTW input is brought low, the internal write address is set to 909. The state of this input is strobed by the rising edge of WCK. #### **RSTR** (Read Address Reset Input) This signal is strobed by the rising edge of RCK and resets the internal read address to 0 if RE is also low. If RE is at a high level when the RSTR input is brought low, the internal read address is set to 909. #### WE (Write Enable Input) This input controls write operation. If WE is low, all write cycles proceed. If WE is at a high level, no data is written to storage cells and the write address stops increasing. The state of WE is strobed by the rising edge of WCK. ### RE (Read Enable Input) This signal is similar to $\overline{\text{WE}}$ but controls read operation. If $\overline{\text{RE}}$ is at a high level, the data outpus become high impedance and the internal read address stops increasing. The state of $\overline{\text{RE}}$ is strobed by the rising edge of RCK. #### WCK (Write Clock Input) All write cycles are executed synchronously with WCK. The states of both $\overline{\text{RSTW}}$ and $\overline{\text{WE}}$ are strobed by the rising edge of WCK at the beginning of a cycle, and the data inputs are strobed by the rising edge of WCK at the end of a cycle. The internal write address increases with each WCK cycle unless $\overline{WE}$ is at a high level to hold the write address constant. Unless inhibited by $\overline{WE}$ , the internal write address will automatically wrap around from 909 to 0 and begin increasing again. #### RCK (Read Clock Input) All read cycles are executed synchronously with RCK. The states of both $\overline{\text{RSTR}}$ and $\overline{\text{RE}}$ are strobed by the rising edge of RCK at the beginning of a cycle. This same edge of RCK starts internal read operation, and access time is referenced to this edge. The internal read address increases with each RCK cycle unless $\overline{\text{RE}}$ is at a high level to hold the read address constant. Unless inhibited by $\overline{\text{RE}}$ , the internal read address will automatically wrap around from 909 to 0 and begin increasing again. ### **Absolute Maximum Ratings** | Supply voltage, V <sub>CC</sub> | - 1.5 to +7.0 V | |-----------------------------------------------|-----------------| | Voltages on any input pin, V <sub>I</sub> | -1.5 to + 7.0 V | | Voltage on any output pin, V <sub>O</sub> | -1.5 to +7.0 V | | Short-circuit output current, I <sub>OS</sub> | 20 mA | | Operating temperature, T <sub>OPR</sub> | − 20 to +70°C | | Storage temperature, T <sub>STG</sub> | - 55 to +125°C | Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics. #### **Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------|-----------------|-------|-----|-----|------| | Supply voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | ٧ | | Input voltage, high | V <sub>IH</sub> | 2.4 | | 5.5 | V | | Input voltage, low | V <sub>IL</sub> | - 1.5 | | 8.0 | | | Operating temperature | TA | 0 | | 70 | °C | #### Capacitance $T_A = 25^{\circ}C; V_{CC} = +5.0 \text{ V} \pm 10\%; f = 1 \text{ MHz}$ | Parameter | Symbol | Min | Max | Unit | Pins Under Test | |----------------------|----------------|-----|-----|------|-------------------------------------------------------------------------| | Input<br>capacitance | CI | | 5 | рF | WE, RE, WCK, RCK,<br>RSTW, RSTR, D <sub>INO</sub> -<br>D <sub>IN7</sub> | | Output capacitance | C <sub>O</sub> | | 7 | pF | D <sub>OUT0</sub> - D <sub>OUT7</sub> | **Block Diagram** ## **DC Characteristics** $T_A = -20 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V} \pm 10\%$ | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |------------------------|-----------------|-----|-----|-----|------|--------------------------------------------------------------------------------| | Input leakage current | lı | -10 | | 10 | μΑ | V <sub>IN</sub> = 0 V to V <sub>CC</sub> ; all other pins not under test = 0 V | | Output leakage current | lo | -10 | | 10 | μА | D <sub>OUT</sub> disabled; V <sub>O</sub> = 0 to 5.5 V | | Output voltage, high | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = −1 mA | | Output voltage, low | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 2.0 mA | ## **AC Characteristics** $T_A = -20 \text{ to } +70^{\circ}\text{C}; V_{CC} = +5.0 \text{ V} \pm 10\%$ | Parameter | | μPD42101-3 | | μPD42101-2 | | μPD42101-1 | | | | |------------------------------------|------------------|------------|------|------------|------|------------|-------------|------|--------------------------------------------------------------------| | | Symbol | min | Max | Min | Max | Min | Max | Unit | Test Conditions | | Write/read cycle operating current | lcc | | 70 | | 60 | | 35 | mA | twck = twck<br>(min); t <sub>RCK</sub> = t <sub>RCK</sub><br>(min) | | Write clock cycle time | †wck | 34 | 1090 | 69 | 1090 | 69 | 1090 | ns | | | WCK pulse width | twcw | 14 | | 25 | | 25 | | ns | | | WCK precharge time | twcp | 14 | | 25 | | 25 | <del></del> | ns | | | Read clock cycle time | t <sub>RCK</sub> | 34 | 1090 | 34 | 1090 | 69 | 1090 | ns | | | RCK pulse width | t <sub>RCW</sub> | 14 | | 14 | | 25 | | ns | ···· | | RCK precharge time | t <sub>RCP</sub> | 14 | | 14 | | 25 | | ns | | | Access time | tAC | | 27 | | 27 | | 49 | ns | ···· | ## μPD42101 #### AC Characteristics (cont) | <del></del> | | μPD42101-3 | | μPD42101-2 | | μPD42101-1 | | | | |------------------------------------|-------------------|------------|-----|------------|-----|------------|-----|------|-----------------| | Parameter | Symbol | min | Max | Min | Max | Min | Max | Unit | Test Conditions | | Output hold time | tон | 5 | | 5 | | 5 | | ns | | | Output active time | ħΖ | 5 | 27 | 5 | 27 | 5 | 49 | ns | (Note 5) | | Output disable time | t <sub>HZ</sub> | 5 | 27 | 5 | 27 | - 5 | 49 | ns | (Note 5) | | Data-in setup time | t <sub>DS</sub> | 14 | | 18 | | 18 | | ns | | | Data-in hold time | ţDH | 5 | | 5 | | 5 | | ns | | | Reset active setup time | <sup>t</sup> as | 14 | | 14 | | 20 | | ns | (Note 7) | | Reset active hold time | t <sub>RH</sub> | 5 | | 5 | | 5 | | ns | (Note 7) | | Reset inactive hold time | <sup>t</sup> RN1 | 5 | | 5 | | 5 | | ns | (Note 8) | | Reset inactive setup time | t <sub>RN2</sub> | 14 | | 14 | | 20 | | ns | (Note 8) | | Write enable setup time | twes | 14 | | 20 | | 20 | | ns | (Note 9) | | Write enable hold time | tweH | 5 | | 5 | • | 5 | | ns | (Note 9) | | Write enable high delay from WCK | tWEN1 | 5 | | 5 | | 5 | | ns | (Note 10) | | Write enable low delay to WCK | t <sub>WEN2</sub> | 14 | | 20 | | 20 | | ns | (Note 10) | | Read enable setup time | t <sub>RES</sub> | 14 | | 14 | | 20 | | ns | (Note 9) | | Read enable hold time | t <sub>REH</sub> | 5 | | 5 | | 5 | | ns | (Note 9) | | Read enable high delay from<br>RCK | t <sub>REN1</sub> | 5 | | 5 | | 5 | | ns | (Note 10) | | Read enable low delay to RCK | t <sub>REN2</sub> | 14 | | 14 | | 20 | | ns | (Note 10) | | Write disable pulse width | twew | 0 | | 0 | | 0 | | ns | (Note 6) | | Read disable pulse width | t <sub>REW</sub> | 0 | | 0 | | 0 | | ns | (Note 6) | | Write reset time | t <sub>RSTW</sub> | 0 | | 0 | | 0 | | ns | (Note 6) | | Read reset time | trstr | 0 | | 0 | | 0 | | ns | (Note 6) | | Transition time | t <sub>T</sub> | 3 | 35 | 3 | 35 | 3 | 35 | ns | | #### Notes: - (1) All voltages are referenced to ground. - (2) After power-up, a read reset cycle and a write reset cycle must be executed before proper device operation is achieved. - (3) Input pulse rise and fall times assume t<sub>T</sub> = 5 ns. Input pulse levels = GND to 3 V. Transition times are measured between 3 V and 0 V. See figure 1. - (4) Input timing reference levels = 1.5 V. Output timing reference levels are 0.8 and 2.0 V. See figure 2. - (5) This delay is measured at 200 mV from the steady-state voltage with the load specified in figure 4. Under any conditions, t<sub>LZ</sub> ≥ t<sub>HZ</sub>. - (6) t<sub>WEW</sub> (max) and t<sub>REW</sub> (max) must be satisfied by the following equations in 1-line cycle operation: - $t_{WEW} + t_{RSTW} + 910 (t_{WCK}) \le 1 \text{ ms}$ - $t_{REW} + t_{RSTR} + 910 (t_{RCK}) \le 1 \text{ ms}$ - (7) If either t<sub>RS</sub> or t<sub>RH</sub> is less than the specified value, reset operations are not guaranteed. - (8) If either t<sub>RN1</sub> or t<sub>RN2</sub> is less than the specified value, internal reset operations may extend to cycles immediately preceding or following the period of desired reset operations. - (9) If either twes or twen (tres or tren) is less than the specified value, write (read) disable operations are not guaranteed. - (10) If either twen1 or twen2 (tren1 or tren2) is less than the specified value, internal write (read) disable operations may extend to cycles immediately preceding or following the period of desired disable operations. - (11) Data is guaranteed to remain valid for a minimum of 1 ms after it is written. After this time, the data stored may be discharged, since this device uses a dynamic storage element. Figure 2. Output Timing Figure 3. Output Load for $t_{AC}$ and $t_{OH}$ Figure 4. Output Load for tLZ and tHZ ## **Timing Waveforms** ## Read Cycle # Write Cycle ### Read Reset Cycle # Write Reset Cycle # Write Disable Cycle ## Read Disable Cycle #### Re-Read Cycle ## 910-Bit Delay Line Cycle ## n-Bit Delay Line Cycle # n-Bit Delay Line Timing Cycle (1) # n-Bit Delay Line Timing Cycle (2) ### **Applications** ### 1H (910-bit) Delay Line Any one of the following methods may be used to configure a 1H (910-bit) delay line, or to vary the number of delay bits from a minimum of 5 (when operating at 4f<sub>SC</sub>) to a maximum of 910 (figure 5). - Execute a reset cycle proportionate to the desired delay length. - (2) Adjust the input timing of RSTW and RSTR to the desired delay length (see waveform for n-bit Delay Line Timing 1). - (3) Adjust the address by disabling WE or RE for a period proportionate to the desired delay length. Figure 5. Connection of a 1H (910-bit) Delay Line ### Applications (cont) #### Noninterlaced Scan Conversion It is also possible to use either one or two $\mu$ PD42101s for noninterlaced scan conversion. If one device is used, the same data is read twice at 28.6 MHz (8f<sub>SC</sub>) to prepare it for writing at 14.3 MHz (4f<sub>SC</sub>). If two devices are used as shown in figure 6, data input at 14.3 MHz is read alternately at 28.6 MHz with $\overline{\rm RE}$ . Actual line signals and complement line signals are entered as input data. Complement signals can also be obtained using the $\mu$ PD42101 if resetting is performed for each line. A single signal type is assumed in this case. In actual applications, noninterlaced scan conversion with brightness (Y) and color difference (C) and RGB signals will require as many as two or three times the number of $\mu$ PD42101 devices shown in this example. Figure 6. Example of Noninterlaced Scan Conversion RCK [8f<sub>SC</sub> = 28.6 MHz] Reset RE<sub>1</sub> RSTW RSTR RCK RE Actual Line DIN DOUT Data Inputs WE WCK Noninterlaced Line **Data Outputs** RE, RSTW RSTR RCK ŔΕ Interpolated Line Data Inputs DOUT DIN Displayed Transmitted WCK Television Television Picture Picture Interpolated Line WCK [41<sub>SC</sub> = 14.3 MHz] 83IH-66998 ## Application Timing for Noninterlaced Scan Conversion ## Basic Timing for Noninterlaced Scan Conversion