# 1.5A Sink/Source Bus Termination Regulator

#### ✤ GENERAL DESCRIPTION

AX1250S is a linear regulator designed as a cost-effective solution for active termination of DDR SDRAM. The converting voltage range is from 1.3V to 5.5V into a desired output voltage, which is adjusted by two external resistors. The current sourcing and sinking capability of the regulator is up to 1.5A while the output voltage within 2%.

This device provides on-chip thermal shutdown and current limit functions for circuit tolerance of the output fault conditions. SOP-8L package is available for all commercial and industrial surface mount applications.

### ✤ FEATURES

- Ideal for DDR-I, DDR-II and DDR-III applications
- Capable of sourcing and sinking current 1.5A
- Integrated power MOSFETs
- Current limiting protection
- Thermal shutdown protection
- High accuracy output voltage at full load
- Output Voltage Traces REFEN Pin Voltage
- Low external component count
- Shutdown for standby or suspend mode operation with high-Impedance output
- SOP-8L Pb-Free Package.

## AX1250S axelite <u>亞瑟萊特科技股份有限公司</u> AXElite Technology Co.,Ltd

#### VCNTL VIN Power-On-Reset ΕN VREF Enable POR $V_{\mathsf{REF}}$ Error Amplifier Thermal THSD -🕁 VOUT and Shutdown Soft-Start ┟ Current-Limit - GND

### **\* PIN ASSIGNMENT**

**♦ BLOCK DIAGRAM** 

The package of AX1250S is SOP-8L; the pin assignment is given by:



| Name  | Description                                 |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|
| VIN   | Input Voltage pin                           |  |  |  |  |
| GND   | Ground pin                                  |  |  |  |  |
| REFEN | Reference voltage input and chip enable pin |  |  |  |  |
| VOUT  | Output Voltage pin                          |  |  |  |  |
| VCNTL | Supply Input and Gate drive voltage pin     |  |  |  |  |

### **\* ORDER/MARKING INFORMATION**

| Order Information                                                         | Top Marking                                                                                                          |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| AX1250 X X<br>Package Type Packing<br>S: SOP-8L Blank: Tube<br>A : Taping | Logo ← <b>AX</b> 1250 → Part number<br><u>YYWWX</u> → ID code: internal<br>WW: 01 ~ 52<br>→ Year: 10=2010<br>11=2011 |  |  |

### ★ ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub>=25°C)

| Characteristics                             | Symbol               | Rating             | Unit |
|---------------------------------------------|----------------------|--------------------|------|
| V <sub>IN</sub> Supply Voltage              | V <sub>IN</sub>      | 6                  | V    |
| Control Voltage                             | V <sub>CNTL</sub>    | 6                  | V    |
| Power Dissipation                           | PD                   | Internally Limited | W    |
| Storage Temperature Range                   | T <sub>ST</sub>      | -65 to +150        | °C   |
| Thermal Resistance from Junction to case    | $\theta_{\text{JC}}$ | 20                 | °C/W |
| Thermal Resistance from Junction to ambient | θ <sub>JA</sub>      | 60                 | °C/W |

Note:  $\theta_{JA}$  is measured with the PCB copper area (need connect to all V<sub>CNTL</sub> pins) of approximately 1.5 in<sup>2</sup>

(Multi-layer).

#### **\* OPERATING RATTING**

| Parameter            | Symbol            | Value                    | Unit |
|----------------------|-------------------|--------------------------|------|
| Input Voltage        | V <sub>IN</sub>   | 1.3 to V <sub>CNTL</sub> | V    |
| Control Voltage      | V <sub>CNTL</sub> | 5 or 3.3                 | V    |
| Ambient Temperature  | TA                | -40 to +85               | °C   |
| Junction Temperature | TJ                | -40 to +125              | С°   |

Note:  $V_{\text{OS}}$  offset is the voltage measurement defined as  $V_{\text{OUT}}$  subtracted from  $V_{\text{REFEN}}.$ 

### **\* ELECTRICAL CHARACTERISTICS**

 $V_{IN}$ =2.5V,  $V_{CNTL}$ =3.3V,  $V_{REFEN}$ =1.25V,  $C_{OUT}$ =10 $\mu$ F (Ceramic),  $T_A$ =25°C, unless otherwise specified

| Characteristics               | Symbol                   | Conditions                                   |     | Тур | Max               | Units |
|-------------------------------|--------------------------|----------------------------------------------|-----|-----|-------------------|-------|
| Gate Drive Voltage Range      | V <sub>CNTL</sub>        |                                              | -   | 3.3 | 5.5               | V     |
| POR Threshold                 | V <sub>CNTLRTH</sub>     |                                              | -   | 2.5 | -                 | V     |
| POR Hysteresis                | VCNTL                    |                                              | -   | 0.1 | -                 | V     |
| Input Voltage                 | V <sub>IN</sub>          |                                              | 1.3 | -   | V <sub>CNTL</sub> | V     |
| Quiescent Current             | ICNTL                    | I <sub>OUT</sub> =0A                         | -   | 1   | 3                 | mA    |
| Standby Current               | I <sub>STBY</sub>        | I <sub>OUT</sub> =0A, V <sub>REFEN</sub> =0V | -   | 1   | 10                | μA    |
| Output Offset Voltage (Note1) | Vos                      | I <sub>OUT</sub> =0A                         | -20 | -   | +20               | mV    |
| Load Regulation (Note2)       | $\Delta V_{\text{LOAD}}$ | I <sub>OUT</sub> =±1.5A                      | -   | 0.5 | ±2                | %     |
| Shutdown Threshold            | VIH                      | Enable, REFEN Rising                         | 0.7 | -   | -                 | V     |
|                               | VIL                      | Shutdown, REFEN Falling                      | -   | -   | 0.2               | V     |
| Current Limit                 | I <sub>CL-Source</sub>   | Sourcing                                     | 2   | -   | -                 | Α     |
| Current Limit                 | I <sub>CL-Sink</sub>     | Sinking                                      | 2   | -   | -                 | Α     |
| Soft-Start Period             | T <sub>SS</sub>          | V <sub>OUT</sub> =1.25V                      | -   | 1.5 | -                 | mS    |
| Thermal Shutdown              | T <sub>SD</sub>          |                                              | -   | 160 | -                 | °C    |
| Thermal Shutdown Hysterisis   | T <sub>SDH</sub>         |                                              | -   | 30  | -                 | °C    |

Note 1: Vos offset is the voltage measurement defined as VOUT subtracted from VREFEN.

**Note 2:** Regulation is measured at constant junction temperature by using a 5ms current pulse. Devices are tested for load regulation in the load range from 0A to 1.5A.

#### **\* APPLICATION CIRCUIT**



R<sub>TT</sub>=50 Ω/33 Ω/25 Ω

C3=10uF(Ceramic) + 1000uF under the worst case testing condition

#### **\*** APPLICATION INFORMATION

#### Input Capacitor and Layout Consideration

Place the input bypass capacitor as close as possible to the AX1250S. A low ESR capacitor larger than 470uF is recommended for the input capacitor. Use short and wide traces to minimize parasitic resistance and inductance. Inappropriate layout may result in large parasitic inductance and cause undesired oscillation between AX1250S and the preceding power converter.

#### Consideration while designs the resistance of voltage divider

Make sure the sinking current capability of pull-down NMOS if the lower resistance was chosen so that the voltage on  $V_{REFEN}$  is below 0.2V. In addition, the capacitor and voltage divider form the low pass filter. There are two reasons doing this design; one is for output voltage soft-start while another is for noise immunity.



## AX1250S 空瑟萊特科技股份有限公司 AXElite Technology Co.,Ltd

#### **Thermal Considerations**

The AX1250S series can deliver a current of up to 1.5A over the full operating junction temperature range. However, the maximum output current must be dated at higher ambient temperature to ensure the junction temperature does not exceed 125°C. With all possible conditions, the junction temperature must be within the range specified under operating conditions. Power dissipation can be calculated based on the output current and the voltage drop across regulator.

$$PD = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{Q}$$

The final operating junction temperature for any set of conditions can be estimated by the following thermal equation:

PD (MAX) = 
$$(T_{J (MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J (MAX)}$  is the maximum junction temperature of the die (125°C) and  $T_A$  is the maximum ambient temperature. The junction to ambient thermal resistance ( $\theta_{JA}$ ) for SOP-8L package at recommended minimum footprint is 60°C/W on 1.5 in<sup>2</sup> and Multi-layer PCB layout. The maximum power dissipation at  $T_A = 25$ °C can be calculated by following formula:

The thermal resistance  $\theta_{JA}$  of SOP-8L is determined by the package design and the PCB design. However, the package design has been decided. If possible, it's useful to increase thermal performance by the PCB design. The thermal resistance can be decreased by adding wide copper to V<sub>CNTL</sub> pins. We have to consider the copper couldn't stretch infinitely and avoid the tin overflow.

## AX1250S axelite 亞瑟萊特科技股份有限公司 AXElite Technology Co.,Ltd



Axelite Confidential Materials, do not copy or distribute without written consent.

## 250S AX12505 22 aXelite 型瑟萊特科技股份有限公司 AXElite Technology Co.,Ltd









10

8

6 4 2 0 -2 -4 -6

-8

-10

-50

-25

0

25 Temperature (°C)

50

75

Offset Voltage (mV)







Source=10mA

Sink=10mA

100

7/9

## AX1250S axelite 亞瑟萊特科技股份有限公司 AXElite Technology Co.,Ltd

## **\*** TYPICAL CHARACTERISTICS (COUNTINOUS)













### **\* PACKAGE OUTLINES**



| Symbol   | Dimensions in Millimeters |          |            | Dimensions in Inches |           |            |  |
|----------|---------------------------|----------|------------|----------------------|-----------|------------|--|
| Symbol   | Min.                      | Nom.     | Max.       | Min.                 | Nom.      | Max.       |  |
| A        | -                         | -        | 1.75       | -                    | -         | 0.069      |  |
| A1       | 0.1                       | -        | 0.25       | 0.04                 | -         | 0.1        |  |
| A2       | 1.25                      | -        | -          | 0.049                | -         | -          |  |
| С        | 0.1                       | 0.2      | 0.25       | 0.0075               | 0.008     | 0.01       |  |
| D        | 4.7                       | 4.9      | 5.1        | 0.185                | 0.193     | 0.2        |  |
| E        | 3.7                       | 3.9      | 4.1        | 0.146                | 0.154     | 0.161      |  |
| Н        | 5.8                       | 6        | 6.2        | 0.228                | 0.236     | 0.244      |  |
| L        | 0.4                       | -        | 1.27       | 0.015                | -         | 0.05       |  |
| b        | 0.31                      | 0.41     | 0.51       | 0.012                | 0.016     | 0.02       |  |
| е        |                           | 1.27 BSC |            |                      | 0.050 BSC |            |  |
| у        | -                         | -        | 0.1        | -                    | -         | 0.004      |  |
| $\theta$ | 00                        | -        | <b>8</b> 0 | 00                   | -         | <b>8</b> 0 |  |

Mold flash shall not exceed 0.25mm per side

JEDEC outline: MS-012 AA