# MP2459 0.5A, 55V, 480kHz Step-Down Converter in a TSOT23-6 ### DESCRIPTION The MP2459 is a monolithic, step-down, switch-mode converter with a built-in power MOSFET. It achieves a 0.5A peak-output current over a wide input supply range with excellent load and line regulation. Current-mode operation provides a fast transient response and eases loop stabilization. Fault condition protections include cycle-by-cycle current limiting and thermal shutdown. The MP2459 requires a minimal number of readily-available external components. The MP2459 is available in a TSOT23-6 package. ### **FEATURES** - 0.5A Peak Output Current - 1Ω Internal Power MOSFET - Stable with Low-ESR Ceramic Output Capacitors - Up to 90% Efficiency - 0.1µA Shutdown Mode - Fixed 480kHz Frequency - Thermal Shutdown - Cycle-by-Cycle Over-Current Protection - Wide 4.5V-to-55V Operating Input Range - Output Adjustable from 0.81V to 0.95\*V<sub>IN</sub> - Available in a TSOT23-6 Package ## **APPLICATIONS** - Power Meters - Distributed Power Systems - Battery Chargers - Pre-Regulator for Linear Regulators - WLED Drivers All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. ### TYPICAL APPLICATION # Efficiency vs. Load Current © 2013 MPS. All Rights Reserved. ### ORDERING INFORMATION | Part Number* | Package | Top Marking | |--------------|----------|-------------| | MP2459GJ | TSOT23-6 | AEQ | <sup>\*</sup> For Tape & Reel, add suffix –Z (eg. M2459GJ–Z); ### PACKAGE REFERENCE # ABSOLUTE MAXIMUM RATINGS (1) | Supply Voltage V <sub>IN</sub> | −0.3V to 60V | |--------------------------------|--------------------------------| | V <sub>SW</sub> | -0.3V to V <sub>IN</sub> +0.3V | | V <sub>BS</sub> | V <sub>SW</sub> + 6V | | All Other Pins | | | Continuous Power Dissipation | $(T_A = +25^{\circ}C)^{(2)}$ | | TSOT23-6 | 0.568W | | Junction Temperature | 150°C | | Lead Temperature | 260°C | | Storage Temperature | −65°C to +150°C | | | | # Recommended Operating Conditions (3) | Thermal Resistance (4) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |------------------------|-------------------------|-------------------------|------| | TSOT23-6 | 220 | .110 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device function is not guaranteed outside of the recommended operating conditions. - 4) Measured on JESD51-7, 4-layer PCB.. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_A$ = +25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |------------------------------------------------|-----------------------|--------------------------------------------|-------|-------|-------|-------|--| | Feedback Voltage | $V_{FB}$ | $4.5V \leq V_{IN} \leq 55V$ | 0.792 | 0.812 | 0.832 | V | | | Feedback Current | I <sub>FB</sub> | V <sub>FB</sub> = 0.85V | | | 0.1 | μA | | | Switch-On Resistance | R <sub>DS(ON)</sub> | | | 1 | | Ω | | | Switch Leakage | I <sub>SW_LKG</sub> | $V_{EN} = 0V$ , $V_{SW} = 0V$ | | | 1 | μA | | | Current Limit | I <sub>LIM</sub> | | 1.0 | 1.25 | 1.5 | Α | | | Oscillator Frequency | f <sub>SW</sub> | V <sub>FB</sub> = 0.6V | 380 | 480 | 580 | kHz | | | Foldback Frequency | f <sub>SW_F</sub> | V <sub>FB</sub> = 0V | | 150 | | kHz | | | Maximum Duty Cycle | D <sub>MAX</sub> | V <sub>FB</sub> = 0.6V | 90 | 93.5 | | % | | | Minimum ON-Time | $\tau_{ON}$ | | | 100 | | ns | | | Under-Voltage Lockout Threshold, Rising | $V_{UVLO\_R}$ | | 2.9 | 3.3 | 3.7 | V | | | Under-Voltage Lockout Threshold, Falling | $V_{UVLO_{F}}$ | | 2.65 | 3.05 | 3.45 | V | | | Under-Voltage Lockout Threshold,<br>Hysteresis | V <sub>UVLO_HYS</sub> | | | 250 | | mV | | | EN Threshold, Rising | $V_{EN\_R}$ | | | 1.35 | | V | | | EN Threshold, Falling | V <sub>EN_F</sub> | | | 1.17 | | V | | | EN Threshold, Hysteresis | V <sub>EN_HYS</sub> | | | 180 | | mV | | | EN lanut Current | | V <sub>EN</sub> = 2V | | 3.1 | | | | | EN Input Current | I <sub>EN</sub> | V <sub>EN</sub> = 0V | | 0.1 | | μA | | | Supply Current (Shutdown) | I <sub>S</sub> | V <sub>EN</sub> = 0V | | 0.1 | 1.0 | μA | | | Supply Current (Quiescent) | IQ | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V | | 0.73 | 0.85 | mA | | | Thermal Shutdown | T <sub>SD</sub> | | | 165 | | °C | | | Thermal Shutdown Hysteresis | T <sub>SD_HYS</sub> | | | 20 | | °C | | ### TYPICAL CHARACTERISTICS $V_{IN}$ =12V, $V_{OUT}$ =5V, $I_{OUT}$ =0.5A, L=15 $\mu$ H, $T_A$ =25°C, unless otherwise noted. #### Radiation EMI ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{IN}}$ =12V, $V_{\text{OUT}}$ =5V, L=22 $\mu$ H, $T_{\text{A}}$ =25°C, unless otherwise noted. Load Regulation # TYPICAL PERFORMANCE CHARACTERISTICS (continued) V<sub>IN</sub>=12V, V<sub>OUT</sub>=5V, L=22μH, T<sub>A</sub>=25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) V<sub>IN</sub>=12V, V<sub>OUT</sub>=5V, L=22μH, T<sub>A</sub>=25°C, unless otherwise noted. Enable On Lour =0.5A Enable Off Lour =0.% Short Output Recove: $\mathbb{I}_{OUT} = 0.6 \Re$ # **PIN FUNCTIONS** | Pin# | Name | Description | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | Bootstrap. Connect a capacitor between the SW and BS pins to form a floating supply across the power switch driver. This capacitor drives the power switch's gate above the supply voltage. | | 2 | GND | Ground. Voltage reference for the regulated output voltage. Requires special layout considerations. Isolate this node from the D1 to C1 ground path to prevent switching current spikes from inducing. | | 3 | FB | Feedback. Sets the output voltage. Connect to the tap of an external resistor divider from the output to GND. The frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 250mV to prevent current-limit runaway during a short-circuit fault. | | 4 | EN | On/Off. Pull EN above 1.2V to turn the device ON. For automatic enable, connect to $V_{\text{IN}}$ using a $100 k\Omega$ resistor. | | 5 | IN | Supply Voltage. The MP2459 operates from a 4.5V-to-55V unregulated input. Requires C1 to prevent large voltage spikes from appearing at the input. | | 6 | SW | Switch Output. | #### **OPERATION** The MP2459 is a current mode buck regulator. That is, the EA output voltage is proportional to the peak inductor current. At the beginning of a cycle, M1 is off. The EA output voltage is higher than the current sense amplifier output, and the current comparator's output is low. The rising edge of the 480kHz CLK signal sets the RS Flip-Flop. Its output turns on M1 thus connecting the SW pin and inductor to the input supply. The increasing inductor current is sensed and amplified by the Current Sense Amplifier. Ramp compensation is summed to the Current Sense Amplifier output and compared to the Error Amplifier output by the PWM Comparator. When the sum of the Current Sense Amplifier output and the Slope Compensation signal exceeds the EA output voltage, the RS Flip-Flop is reset and M1 is turned off. The external Schottky rectifier diode (D1) conducts the inductor current. If the sum of the Current Sense Amplifier output and the Slope Compensation signal does not exceed the EA output for a whole cycle, then the falling edge of the CLK resets the Flip-Flop. The output of the Error Amplifier integrates the voltage difference between the feedback and the 0.81V bandgap reference. The polarity is such that lower than 0.81V FB pin voltage increases the EA output voltage. Since the EA output voltage is proportional to the peak inductor current, an increase in its voltage also increases current delivered to the output. Figure 1: Functional Block Diagram ### APPLICATION INFORMATION ### **Setting Output Voltage** The external resistor divider sets the output voltage (see the Typical Application schematic). Table 1 lists resistors for common output voltages. The feedback resistor (R1) also sets the feedback loop bandwidth with the internal compensation capacitor (see Figure 1). R2 is: $$R2 = \frac{R1}{\frac{V_{OUT}}{0.81V} - 1}$$ Table 1: Resistor Selection for Common Output Voltages | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | |----------------------|-----------|-----------| | 1.8 | 80.6 (1%) | 64.9 (1%) | | 2.5 | 49.9 (1%) | 23.7 (1%) | | 3.3 | 49.9 (1%) | 16.2 (1%) | | 5 | 49.9 (1%) | 9.53 (1%) | ### Selecting the Inductor Use an inductor with a DC current rating at least 25% percent higher than the maximum load current for most applications. For best efficiency, the inductor's DC resistance should be less than $200m\Omega$ . Refer to Table 2 for suggested surface-mount inductors. For most designs, the required inductance value can be derived from the following equation. $$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{SW}}$$ Where $\Delta I_{L}$ is the inductor ripple current. Choose the inductor ripple current to be 30% of the maximum load current. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$ Under light-load conditions (below 100mA), use a larger inductance to improve efficiency. ### **Selecting the Input Capacitor** The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent high-frequency-switching current from passing through the input. Use ceramic capacitors with X5R or X7R dielectrics for their low ESRs and small temperature coefficients. For most applications, a $4.7\mu F$ capacitor will sufficient. ### **Selecting the Output Capacitor** The output capacitor keeps the output voltage ripple small and ensures feedback loop stability. The output capacitor impedance should be low at the switching frequency. Use ceramic capacitors with X5R or X7R dielectrics for their low ESR characteristics. For most applications, a 22µF ceramic capacitor will sufficient. ### **PCB Layout Guide** PCB layout is very important to stability. Please follow these guidelines and use Figure 2 as reference. - Keep the path of switching current short and minimize the loop area formed by the input capacitor, high-side MOSFET, and Schottky diode. - Keep the connection from the power ground→Schottky diode→SW pin as short and wide as possible. - 3) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible. - 4) Route SW away from sensitive analog areas such as FB. - Connect IN, SW, and especially GND to large copper areas to cool the chip for improved thermal performance and longterm reliability. For single layer PCBs, avoid soldering the exposed pad . Figure 2: PCB Layout ### **External Bootstrap Diode** An external bootstrap diode may enhance regulator efficiency under the following conditions: V<sub>OUT</sub>=5V or 3.3V; and • High duty cycle: $$D = \frac{V_{OUT}}{V_{IN}} > 65\%$$ In these cases, add an external BST diode from the output of the voltage regulator to the BST pin, as shown in Figure 3. Figure 3: Optional Bootstrap Diode for Enhanced Efficiency The recommended external BST diode is IN4148, and the BST capacitor is $0.1\mu\text{F}-1\mu\text{F}$ . # **TYPICAL APPLICATION CIRCUIT** ### PACKAGE INFORMATION #### **TSOT23-6** TOP VIEW RECOMM ENDED LAND PATTERN FRONT VIN SDE VIN **DETAIL "A"** ### NOTE: - 1) ALL D ${\tt M}$ ENSIONS ARE ${\tt I\!N}$ M ${\tt I\!L}$ L ${\tt M}$ ETERS. - 2) PACKA GE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. - 3) PACKAGE W $\mathbb{D}\text{TH}$ DOES NOT $\mathbb{N}\text{C}$ LUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORM ${\tt NG}$ ) SHALL ${\tt E\!E}\,0.10\,{\tt M}\,{\tt I\!LL}\,{\tt METERS}\,{\tt MAX}.$ - 5) DR AW ING $\,$ CONFORMS TO JEDEC MO-193, VAR IATION AB. - 6) DRAW ING IS NOT TO SCALE. - 7)PIN1 IS LOWE R LEFT PINW HEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK) **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.