

## **EM783** Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM Rev. 2 – 17 January 2014 Product data sheet

## 1. General description

The EM783-SC/SP/TP/MC3/MC6 is an ARM Cortex-M0-based, low-cost 32-bit family of application processors, designed for energy measurement and monitoring applications. The EM783 offers programmability and on-chip metrology functionality combined with a low power, simple instruction set. It also has memory addressing together with reduced code size compared to existing 8/16-bit architectures.

The EM783 operate at CPU frequencies of up to 48 MHz.

The digital peripherals on the EM783 include:

- 32 kB of flash memory
- 4 kB of EEPROM data memory
- 8 kB of SRAM data memory
- Fast-mode Plus I<sup>2</sup>C-bus interface
- RS-485/EIA-485 USART
- one SSP controller
- two general-purpose counter/timers
- up to 22 general-purpose I/O pins

A metrology engine with built-in temperature sensor is used for energy measurements. A 10-bit DAC and an internal voltage reference are also available.

## 2. Features and benefits

- System:
  - ARM Cortex-M0 processor, running at frequencies of up to 48 MHz.
  - ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC).
  - Serial Wire Debug (SWD).
  - System tick timer.
- Memory:
  - ◆ 32 kB on-chip flash program memory.
  - 4 kB on-chip EEPROM data memory for energy registers and calibration parameters; byte erasable and byte programmable.
  - 8 kB SRAM data memory.
  - 16 kB boot ROM.
  - In-System Programming (ISP) for flash and In-Application Programming (IAP) for flash and EEPROM via on-chip bootloader software.
  - Includes ROM-based 32-bit integer division routines.



#### Digital peripherals:

- Up to 22 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, repeater mode, and open-drain mode.
- Up to 9 pins are configurable with a digital input glitch filter for removing glitches with widths of 10 ns. Two pins are configurable for 20ns glitch filter and another two pins are configurable for 50 ns glitch filters.
- GPIO pins can be used as edge and level sensitive interrupt sources.
- High-current source output driver (20 mA) on one pin (P0\_21).
- High-current sink driver (20 mA) on true open-drain pins (P0\_2 and P0\_3).
- Two general-purpose counter/timers with a total of up to four capture inputs and five match outputs.
- Programmable Windowed WatchDog Timer (WWDT) with a dedicated, internal low-power WatchDog Oscillator (WDOsc).
- Analog peripherals:
  - Metrology engine for smart metering with one voltage input, one bias input, from two up to six current inputs and a temperature sensor.
  - Internal voltage reference.
  - 10-bit DAC with flexible conversion triggering.
- Serial interfaces:
  - USART with fractional baud rate generation, internal FIFO, support for RS-485/9-bit mode and synchronous mode.
  - One SSP controller with FIFO and multi-protocol capabilities.
  - I<sup>2</sup>C-bus interface supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.
- Clock generation:
  - Crystal Oscillator (SysOsc) with an operating range of 1 MHz to 25 MHz.
  - 12 MHz internal RC Oscillator (IRC) trimmed to 1 % accuracy that can optionally be used as a system clock.
  - Internal low-power, Low-Frequency Oscillator (LFOsc) with programmable frequency output.
  - Clock input for external system clock (25 MHz typical).
  - PLL allows CPU operation up to the maximum CPU rate with the IRC, the external clock, or the SysOsc as clock sources.
  - Clock output function with divider that can reflect the SysOsc, the IRC, the main clock, or the LFOsc.
- Power control:
  - Supports ARM Cortex-M0 Sleep mode as reduced power mode.
  - Power profiles residing in boot ROM allowed to optimize performance and minimize power consumption for any given application through one simple function call.
  - Processor wake-up from reduced power mode using any interrupt.
  - Power-On Reset (POR).
  - BrownOut Detect (BOD) with two separate programmable thresholds for interrupt and one hardware controlled reset trip point.
  - POR and BOD are always enabled for rapid UVLO protection against power supply voltage drops below 2.4 V.
- Unique device serial number for identification.

- Single 3.3 V power supply (2.6 V to 3.6 V).
- Temperature range –40 °C to +85 °C.
- Available as a 33-pin HVQFN 7 mm × 7 mm × 0.85 mm package.

## 3. Applications

- Smart plugs and plug meters
- Single phase residential meters
- Industrial submeters
- Server power monitoring
- Smart appliances

## 4. Ordering information

#### Table 1. Ordering information

| Type number |         | Package                                                                                                                 |         |  |  |  |  |  |  |  |  |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--|--|--|
|             | Name    | Description                                                                                                             | Version |  |  |  |  |  |  |  |  |
| EM783-SC    | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |  |  |  |  |  |  |  |  |
| EM783-SP    | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |  |  |  |  |  |  |  |  |
| EM783-TP    | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |  |  |  |  |  |  |  |  |
| EM783-MC3   | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |  |  |  |  |  |  |  |  |
| EM783-MC6   | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |  |  |  |  |  |  |  |  |

## 4.1 Ordering options

| Type number | Flash | SRAM | EEPROM | Metrology<br>engine inputs | 10-bit<br>DAC | USART | SSP/<br>SPI | l <sup>2</sup> C | Package |
|-------------|-------|------|--------|----------------------------|---------------|-------|-------------|------------------|---------|
| EM783-SC    | 32 kB | 8 kB | 4 kB   | 1x I, 1x V                 | 1             | 1     | 1           | 1                | HVQFN33 |
| EM783-SP    | 32 kB | 8 kB | 4 kB   | 2x I, 1x V                 | 1             | 1     | 1           | 1                | HVQFN33 |
| EM783-TP    | 32 kB | 8 kB | 4 kB   | 3x I, 3x V                 | 1             | 1     | 1           | 1                | HVQFN33 |
| EM783-MC3   | 32 kB | 8 kB | 4 kB   | 3x I, 1x V                 | 1             | 1     | 1           | 1                | HVQFN33 |
| EM783-MC6   | 32 kB | 8 kB | 4 kB   | 6x I, 1x V                 | 1             | 1     | 1           | 1                | HVQFN33 |

## 5. Block diagram



EM783

4 of 58

EM783

## 6. Pinning information

## 6.1 Pinning



### 6.2 Pin description

All functional pins on the EM783, except for metrology inputs, are mapped to GPIO port 0 (see <u>Table 3</u>). The port pins are multiplexed to accommodate more than one function (see <u>Table 4</u>).

The IOCONFIG register, controls the pin function (see the *EM783 user manual*). The standard I/O pad configuration is illustrated in Figure 24 and a detailed pin description is given in Table 4.

| Function                  | Туре       | Port  | Glitch<br>filter       | Pin |
|---------------------------|------------|-------|------------------------|-----|
| System clocks, reset, and | wake-up    |       |                        |     |
| CLKIN                     | I          | P0_1  | no                     | 3   |
|                           |            | P0_12 | no                     | 31  |
|                           |            | P0_19 | no                     | 9   |
|                           |            | P0_24 | no                     | 7   |
| CLKOUT                    | 0          | P0_1  | no                     | 3   |
|                           |            | P0_19 | no                     | 9   |
| XTALIN                    | l (analog) | -     | -                      | 4   |
| XTALOUT                   | O (analog) | -     | -                      | 5   |
| RESET                     | I          | P0_0  | 20 ns 1                | 2   |
| Serial Wire Debug (SWD)   |            |       |                        |     |
| SWCLK                     | I          | P0_2  | 50 ns [2]              | 10  |
|                           |            | P0_5  | 10 ns <mark>[2]</mark> | 19  |

Table 3.Pin multiplexing

# **EM783**

## Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| Table 3. Pin multiplexing      | continued  |       |                        |     |
|--------------------------------|------------|-------|------------------------|-----|
| Function                       | Туре       | Port  | Glitch<br>filter       | Pin |
| SWDIO                          | I/O        | P0_3  | 50 ns <mark>[2]</mark> | 11  |
|                                |            | P0_10 | 10 ns                  | 25  |
| Metrology engine               |            |       |                        |     |
| V1                             | l (analog) | -     | no                     | 28  |
| VBIAS                          | l (analog) | -     | no                     | 14  |
| V1                             | l (analog) | -     | no                     | 22  |
| VBIAS                          | l (analog) | -     | no                     | 23  |
| 11                             | l (analog) | -     | no                     | 20  |
| I1_L                           | l (analog) | -     | no                     | 20  |
| I1_H                           | l (analog) | -     | no                     | 21  |
| 15                             | l (analog) | -     | no                     | 21  |
| 12_L                           | l (analog) | -     | no                     | 24  |
| 12                             | l (analog) | -     | no                     | 24  |
| I2_H                           | l (analog) | -     | no                     | 25  |
| V2                             | l (analog) | -     | no                     | 25  |
| 16                             | l (analog) | -     | no                     | 25  |
| 13_L                           | l (analog) | -     | no                     | 26  |
| 13                             | l (analog) | -     | no                     | 26  |
| I3_H                           | l (analog) | -     | no                     | 27  |
| 14                             | l (analog) | -     | no                     | 27  |
| V3                             | l (analog) | -     | no                     | 27  |
| Analog peripherals             |            |       |                        |     |
| AOUT                           | O (analog) | P0_4  | no                     | 18  |
| ATRG0                          | l (analog) | P0_16 | 10 ns 😫                | 13  |
| I <sup>2</sup> C-bus interface |            |       |                        |     |
| SCL                            | I/O        | P0_2  | 50 ns <mark>[2]</mark> | 10  |
|                                |            | P0_12 | no                     | 31  |
|                                |            | P0_16 | 10 ns [2]              | 13  |
|                                |            | P0_24 | no                     | 7   |
| SDA                            | I/O        | P0_3  | 50 ns <mark>[2]</mark> | 11  |
|                                |            | P0_13 | 10 ns [2]              | 32  |
|                                |            | P0_15 | 10 ns [2]              | 27  |
|                                |            | P0_25 | no                     | 12  |
| SSP0 controller                |            |       |                        |     |
| MISO0                          | I/O        | P0_22 | 10 ns [2]              | 17  |
| MOSI0                          | I/O        | P0_4  | 10 ns [2]              | 18  |
|                                |            | P0_19 | no                     | 9   |
| SCK0                           | I/O        | P0_5  | 10 ns [2]              | 19  |
|                                |            | P0_20 | no                     | 15  |

Table 2 Din multiplayin

| Table 3.   Pin multiplexing | continued |       |                  |     |
|-----------------------------|-----------|-------|------------------|-----|
| Function                    | Туре      | Port  | Glitch<br>filter | Pin |
| SSEL0                       | I/O       | P0_1  | no               | 3   |
|                             |           | P0_18 | no               | 8   |
| USART                       |           |       |                  |     |
| RXD                         | I         | P0_1  | no               | 3   |
|                             |           | P0_12 | no               | 31  |
| TXD                         | 0         | P0_13 | no               | 32  |
|                             |           | P0_15 | no               | 27  |
|                             |           | P0_26 | no               | 1   |
| SCLK                        | I/O       | P0_11 | 10 ns ²          | 26  |
|                             |           | P0_21 | no               | 16  |
|                             |           | P0_23 | no               | 30  |
| CTS                         | I         | P0_9  | 10 ns 🔼          | 24  |
|                             |           | P0_21 | no               | 16  |
| RTS                         | 0         | P0_10 | no               | 25  |
|                             |           | P0_23 | no               | 30  |
| 16-bit counter/timer CT16B  | D         |       |                  |     |
| CT16B0_CAP0                 | I         | P0_2  | 50 ns            | 10  |
|                             |           | P0_18 | no               | 8   |
| CT16B0_CAP1                 | I         | P0_16 | 10 ns            | 13  |
| CT16B0_MAT1                 | 0         | P0_4  | no               | 18  |
|                             |           | P0_9  | no               | 24  |
| CT16B0_MAT2                 | 0         | P0_5  | no               | 19  |
|                             |           | P0_10 | no               | 25  |
| 32-bit counter/timer CT32B  | D         |       |                  |     |
| CT32B0_CAP0                 | I         | P0_11 | 10 ns            | 26  |
|                             |           | P0_23 | no               | 30  |
| CT32B0_CAP2                 | I         | P0_15 | 10 ns            | 27  |
|                             |           | P0_26 | no               | 1   |
| CT32B0_MAT0                 | 0         | P0_12 | no               | 31  |
| CT32B0_MAT1                 | 0         | P0_13 | no               | 32  |
| CT32B0_MAT2                 | 0         | P0_1  | no               | 3   |
| Supply and ground pins      |           |       |                  |     |
| V <sub>DD(IO)</sub>         | Supply    | -     | -                | 6   |
| V <sub>DD(3V3)</sub>        | Supply    | -     | -                | 29  |
| V <sub>SS</sub>             | Ground    | -     | -                | 33  |
| V <sub>SS(IO)</sub>         | Ground    | -     | -                | 33  |
|                             |           |       |                  |     |

 Table 3.
 Pin multiplexing ...continued

[1] Always on.

[2] Programmable on/off. By default, the glitch filter is disabled.

Table 4 shows all pins in order of increasing pin number. The default function after reset is listed first. Port pins P0\_0 to P0\_26 have internal pull-up resistors enabled after reset except for the true open-drain pins P0\_2 and P0\_3.

Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCONFIG registers for each of the port pins.

| Table | 4. EM783 pin                   | descrip                | otion |     |     |            |      |                                |                                                                                                                                                                                                                                         |  |  |  |  |
|-------|--------------------------------|------------------------|-------|-----|-----|------------|------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin   | EM                             | 783 syı                | mbol  |     |     |            | Туре | Reset                          | Description                                                                                                                                                                                                                             |  |  |  |  |
| no.   | SC                             | SP                     | TP    | MC3 | MC6 | -          |      | state<br>[1]                   |                                                                                                                                                                                                                                         |  |  |  |  |
| 1     | P0_26/TXD/CT32                 | 2B0_C/                 | AP2   |     |     | [2]        | I/O  | I; PU                          | P0_26 — General-purpose digital input/output pin.                                                                                                                                                                                       |  |  |  |  |
|       |                                |                        |       |     |     |            | 0    | -                              | <b>TXD</b> — Transmitter data output for USART.                                                                                                                                                                                         |  |  |  |  |
|       |                                |                        |       |     |     |            | I    | -                              | CT32B0_CAP2 — Capture input 2 for 32-bit timer 0.                                                                                                                                                                                       |  |  |  |  |
| 2     | RESET/P0_0                     |                        |       |     |     | [3]        | I    | I; PU                          | <b>RESET</b> — External reset input with fixed 20 ns glitch filter: A LOW going pulse on this pin resets the device. It causes I/O ports and peripherals to take on their default states and processor execution to begin at address 0. |  |  |  |  |
|       |                                |                        |       |     |     |            | I/O  | -                              | P0_0 — General-purpose digital input/output pin.                                                                                                                                                                                        |  |  |  |  |
| 3     | P0_1/RXD/CLKO<br>MAT2/SSEL0/CL |                        | 32B0  | _   |     | [2]        | I/O  | I; PU                          | <b>P0_1</b> — General-purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                            |  |  |  |  |
|       |                                |                        |       |     |     |            | I    | -                              | <b>RXD</b> — Receiver data input for USART.                                                                                                                                                                                             |  |  |  |  |
|       |                                |                        |       |     |     |            |      | -                              | CLKOUT — Clock output.                                                                                                                                                                                                                  |  |  |  |  |
|       |                                |                        |       |     |     |            | 0    | -                              | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                        |  |  |  |  |
|       |                                |                        |       |     |     |            | I/O  | -                              | SSEL0 — Slave Select for SSP0.                                                                                                                                                                                                          |  |  |  |  |
|       |                                |                        |       |     |     |            | I    | -                              | CLKIN — External clock input.                                                                                                                                                                                                           |  |  |  |  |
| 4     | XTALIN                         |                        |       |     |     | <u>[4]</u> | -    | -                              | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                             |  |  |  |  |
| 5     | XTALOUT                        |                        |       |     |     | [4]        | -    | -                              | Output from the oscillator amplifier.                                                                                                                                                                                                   |  |  |  |  |
| 6     | V <sub>DD(IO)</sub>            |                        |       |     |     | [5]<br>[6] | -    | -                              | 3.3 V input/output supply voltage.                                                                                                                                                                                                      |  |  |  |  |
| 7     | P0_24/SCL/CLKI                 | N                      |       |     |     | [2]        | I/O  | I; PU                          | P0_24 — General-purpose digital input/output pin.                                                                                                                                                                                       |  |  |  |  |
|       |                                |                        |       |     |     |            | I/O  | -                              | <b>SCL</b> — $I^2$ C-bus clock input/output. This pin is not an $I^2$ C-bus open-drain pin <sup>[10]</sup> .                                                                                                                            |  |  |  |  |
|       |                                |                        |       |     |     |            | I    | -                              | CLKIN — External clock input.                                                                                                                                                                                                           |  |  |  |  |
| 8     | P0_18/SSEL0/C1                 | 0_18/SSEL0/CT16B0_CAP0 |       |     |     |            | I/O  | I; PU                          | P0_18 — General-purpose digital input/output pin.                                                                                                                                                                                       |  |  |  |  |
|       |                                |                        |       |     |     | I/O        | -    | SSEL0 — Slave Select for SSP0. |                                                                                                                                                                                                                                         |  |  |  |  |
|       |                                |                        |       |     |     |            | I    | -                              | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                       |  |  |  |  |
| 9     | P0_19/CLKIN/CL                 | .KOUT/                 | MOS   | 10  |     | [2]        | I/O  | I; PU                          | P0_19 — General-purpose digital input/output pin.                                                                                                                                                                                       |  |  |  |  |
|       |                                |                        |       |     |     |            | Ι    | -                              | CLKIN — External clock input.                                                                                                                                                                                                           |  |  |  |  |
|       |                                |                        |       |     |     |            | 0    | -                              | CLKOUT — Clock output.                                                                                                                                                                                                                  |  |  |  |  |
|       |                                |                        |       |     |     |            | I/O  | -                              | <b>MOSI0</b> — Master Out Slave In for SSP0.                                                                                                                                                                                            |  |  |  |  |

#### Table 4. EM783 pin description

## **EM783**

## Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| Pin |               |         |      |       |     |            | Туре | Reset        | Description                                                                                                                                                                                                         |  |  |  |  |
|-----|---------------|---------|------|-------|-----|------------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| no. | SC            | SP      | TP   | MC3   | MC6 |            |      | state<br>[1] |                                                                                                                                                                                                                     |  |  |  |  |
| 10  | P0_2/SCL/SWC  | LK/CT1  | 6B0_ | CAP0  |     | [7]        | I/O  | I; IA        | <b>P0_2</b> — General-purpose digital input/output pin.<br>High-current sink (20 mA) or standard-current sink (4 mA) programmable; true open-drain for all pin functions. Input glitch filter (50 ns) capable.      |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>SCL</b> — I <sup>2</sup> C-bus clock (true open-drain) input/output with selectable 50 ns input glitch filter. Input glitch filter (50 ns) capable.                                                              |  |  |  |  |
|     |               |         |      |       |     |            | I    | -            | <b>SWCLK</b> — Serial Wire Debug Clock (secondary).<br>Input glitch filter (50 ns) capable.                                                                                                                         |  |  |  |  |
|     |               |         |      |       |     |            | I    | -            | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0                                                                                                                                                                    |  |  |  |  |
| 11  | P0_3/SDA/SWD  | IO      |      |       |     | [7]        | I/O  | I; IA        | <b>P0_3</b> — General-purpose digital input/output pin.<br>High-current sink (20 mA) or standard-current sink (<br>mA) programmable; true open-drain for all pin<br>functions. Input glitch filter (50 ns) capable. |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>SDA</b> — I <sup>2</sup> C-bus data (true open-drain) input/output.<br>Input glitch filter (50 ns) capable.                                                                                                      |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>SWDIO</b> — Serial Wire Debug I/O (secondary). Inpuglitch filter (50 ns) capable.                                                                                                                                |  |  |  |  |
| 2   | P0_25/SDA     |         |      |       |     | [2]        | I/O  | I; PU        | <b>P0_25</b> — General-purpose digital input/output pin.                                                                                                                                                            |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>SDA</b> — I <sup>2</sup> C-bus data input/output. This pin is not an I <sup>2</sup> C-bus open-drain $pin^{[10]}$ .                                                                                              |  |  |  |  |
| 13  | P0_16/ATRG0/0 | CT16B0_ | _CAF | 1/SCL |     | <u>[8]</u> | I/O  | I; PU        | <b>P0_16</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                                                                                    |  |  |  |  |
|     |               |         |      |       |     |            | I    | -            | <b>ATRG0</b> — Conversion trigger for DAC. Input glitch filter (10 ns) capable.                                                                                                                                     |  |  |  |  |
|     |               |         |      |       |     |            | Ι    | -            | <b>CT16B0_CAP1</b> — Capture input 1 for 16-bit timer C Input glitch filter (10 ns) capable.                                                                                                                        |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>SCL</b> — $l^2$ C-bus clock input/output. This pin is not ar $l^2$ C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable.                                                                   |  |  |  |  |
| 14  | VBIAS         |         |      |       |     | [8]        | I    | -            | <b>VBIAS</b> — Bias voltage input for metrology engine.                                                                                                                                                             |  |  |  |  |
| 5   | P0_20/SCK0    |         |      |       |     | [2]        | I/O  | I; PU        | P0_20 — General-purpose digital input/output pin.                                                                                                                                                                   |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | SCK0 — Serial clock for SSP0.                                                                                                                                                                                       |  |  |  |  |
| 16  | P0_21/CTS/SCI | K       |      |       |     | [2]        | I/O  | I; PU        | <b>P0_21</b> — General-purpose digital input/output pin. I configured as output, this pin is a high-current sourc output driver (20 mA).                                                                            |  |  |  |  |
|     |               |         |      |       |     |            | Ι    | -            | <b>CTS</b> — Clear To Send input for USART.                                                                                                                                                                         |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | SCLK — Serial clock for USART.                                                                                                                                                                                      |  |  |  |  |
| 17  | P0_22/MISO0   |         |      |       |     | [2]        | I/O  | I; PU        | <b>P0_22</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                                                                                    |  |  |  |  |
|     |               |         |      |       |     |            | I/O  | -            | <b>MISO0</b> — Master In Slave Out for SSP0. Input glitc filter (10 ns) capable.                                                                                                                                    |  |  |  |  |

## **EM783**

## Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| Table | 4. EM783 pin        | descrip | ption | cont   | inued |             |      |           |                                                                                                 |
|-------|---------------------|---------|-------|--------|-------|-------------|------|-----------|-------------------------------------------------------------------------------------------------|
| Pin   | EM                  | 783 syı | mbol  |        |       |             | Туре | Reset     | Description                                                                                     |
| no.   | SC                  | SP      | TP    | MC3    | MC6   |             |      | state [1] |                                                                                                 |
| 18    | P0_4/AOUT/CT1       | 6B0_M   | AT1/N | MOSI0  |       | [ <u>9]</u> | I/O  | I; PU     | <b>P0_4</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable. |
|       |                     |         |       |        |       |             | 0    | -         | AOUT — DAC output.                                                                              |
|       |                     |         |       |        |       |             | 0    | -         | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                |
|       |                     |         |       |        |       |             | I/O  | -         | <b>MOSI0</b> — Master Out Slave In for SSP0. Input glitch filter (10 ns) capable.               |
| 19    | SWCLK/P0_5/CT       | [16B0_  | MAT2  | 2/SCK0 | )     | <u>[8]</u>  | I    | I; PU     | <b>SWCLK</b> — Primary (default) Serial Wire Debug Clock. Input glitch filter (10 ns) capable.  |
|       |                     |         |       |        |       |             | I/O  | -         | <b>P0_5</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable. |
|       |                     |         |       |        |       |             | 0    | -         | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                |
|       |                     |         |       |        |       |             | I/O  | -         | <b>SCK0</b> — Serial clock for SSP0. Input glitch filter (10 ns) capable.                       |
| 20    | l1_L                | l1_L    | 11    | 11_L   | 11    | <u>[9]</u>  | I    | -         | I1_L — Low-gain current input for metrology engine of SC, SP and MC3 variant.                   |
|       |                     |         |       |        |       |             | I    | -         | <ul> <li>H — Current input for metrology engine of TP and<br/>MC6 variants.</li> </ul>          |
| 21    | I1_H                | l1_H    | R     | I1_H   | 15    | <u>[8]</u>  | I    | -         | <b>I1_H</b> — High-gain current input for metrology engine of SC, SP and MC3 variant.           |
|       |                     |         |       |        |       |             | I    | -         | <b>I5</b> — Current input for metrology engine of MC6 variant.                                  |
|       |                     |         |       |        |       |             | 1    | I; PU     | R — Reserved                                                                                    |
| 22    | V1                  |         |       |        |       | [8]         | I    | -         | V1 — Voltage input for metrology engine.                                                        |
| 23    | VBIAS               |         |       |        |       | [8]         | I    | -         | <b>VBIAS</b> — Bias voltage input for metrology engine.                                         |
| 24    | R/P0_9/             | l2_L    | 12    | l2_L   | 12    | [8]         | I    | I; PU     | R — Reserved                                                                                    |
|       | CT16B0_<br>MAT1/CTS |         |       |        |       |             | I/O  | -         | <b>P0_9</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable. |
|       |                     |         |       |        |       |             | 0    | -         | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                |
|       |                     |         |       |        |       |             | I    | -         | <b>CTS</b> — Clear To Send input for USART. Input glitch filter (10 ns) capable.                |
|       |                     |         |       |        |       |             | I    | -         | <b>I2_L</b> — Low-gain current input for metrology engine of SP and MC3 variant.                |
|       |                     |         |       |        |       |             | I    | -         | <b>I2</b> — Current input for metrology engine of TP and MC6 variants.                          |

#### Table 4. EM783 pin description ...continued

# **EM783**

## Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| Table 4.         EM783 pin descriptioncontinued |                             |        |       |      |         |                   |      |                                                         |                                                                                                                                                               |  |  |  |
|-------------------------------------------------|-----------------------------|--------|-------|------|---------|-------------------|------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin                                             | EM                          | 783 sy | mbol  |      |         |                   | Туре | Reset                                                   | Description                                                                                                                                                   |  |  |  |
| no.                                             | SC                          | SP     | TP    | MC3  | MC6     |                   |      | state [1]                                               |                                                                                                                                                               |  |  |  |
| 25                                              | SWDIO/P0_10/<br>CT16B0MAT2/ | l2_H   | V2    | I2_H | 16      | <u>[8]</u>        | I/O  | I; PU                                                   | <b>SWDIO</b> — Primary (default) Serial Wire Debug I/O. Input glitch filter (10 ns) capable.                                                                  |  |  |  |
|                                                 | RTS                         |        |       |      |         |                   | I/O  | -                                                       | <b>P0_10</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | 0    | -                                                       | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | 0    | -                                                       | <b>RTS</b> — Request To Send output for USART.                                                                                                                |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>I2_H</b> — High-gain current input for metrology engine of SP and MC3 variant.                                                                             |  |  |  |
|                                                 |                             |        |       |      |         | I                 | -    | I6 — Current input for metrology engine of MC6 variant. |                                                                                                                                                               |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>V2</b> — Voltage input for metrology engine of TP variant.                                                                                                 |  |  |  |
| 26                                              | P0_11/SCLK/CT<br>CAP0       | 32B0_  | 13    | 13_L | 13      | <u>[8]</u>        | I/O  | I; PU                                                   | <b>P0_11</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | I/O  | -                                                       | <b>SCLK</b> — Serial clock for USART. Input glitch filter (10 ns) capable.                                                                                    |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>CT32B0_CAP0</b> — Capture input 0 for 32-bit timer 0.<br>Input glitch filter (10 ns) capable.                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>I3_L</b> — Low-gain current input for metrology engine of MC3 variant.                                                                                     |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>I3</b> — Current input for metrology engine of TP and MC6 variants.                                                                                        |  |  |  |
| 27                                              | P0_15/TXD/CT3<br>AP2/SDA    | 2B0_C  | V3    | 13_H | 13_H 14 | <u>[8]</u>        | I/O  | I; PU                                                   | <b>P0_15</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | 0    | -                                                       | <b>TXD</b> — Transmitter data output for USART.                                                                                                               |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>CT32B0_CAP2</b> — Capture input 2 for 32-bit timer 0.<br>Input glitch filter (10 ns) capable.                                                              |  |  |  |
|                                                 |                             |        |       |      |         |                   | I/O  | -                                                       | <b>SDA</b> — $I^2$ C-bus data input/output. This pin is not an $I^2$ C-bus open-drain pin <sup>[10]</sup> . Input glitch filter (10 ns) capable.              |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>I3_H</b> — High-gain current input for metrology engine of MC3 variant.                                                                                    |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>I4</b> — Current input for metrology engine of MC6 variant.                                                                                                |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | <b>V3</b> — Voltage input for metrology engine of TP variant.                                                                                                 |  |  |  |
| 28                                              | V1                          |        |       |      |         | [2]               | I    | -                                                       | V1 — Voltage input for metrology engine.                                                                                                                      |  |  |  |
| 29                                              | V <sub>DD(3V3)</sub>        |        |       |      |         | <u>[5]</u><br>[6] | -    | -                                                       | 3.3 V supply voltage to the metrology engine, internal regulator, and internal clock generator circuits. Also used as the metrology engine reference voltage. |  |  |  |
| 30                                              | P0_23/RTS/CT32              | 2B0_C/ | AP0/S | SCLK |         | [2]               | I/O  | I; PU                                                   | P0_23 — General-purpose digital input/output pin.                                                                                                             |  |  |  |
|                                                 |                             |        |       |      |         |                   | 0    | -                                                       | <b>RTS</b> — Request To Send output for USART.                                                                                                                |  |  |  |
|                                                 |                             |        |       |      |         |                   | I    | -                                                       | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                             |  |  |  |
|                                                 |                             |        |       |      |         |                   | I/O  | -                                                       | SCLK — Serial clock for USART.                                                                                                                                |  |  |  |

## Table 4. EM783 pin description ...continued

**EM783** nin description

continued

Table 4

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

|     |                                      |         |       |        |     |            | _    | _                                                                                                |                                                                                                                                                                     |
|-----|--------------------------------------|---------|-------|--------|-----|------------|------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin | EM7                                  | 783 syr | mbol  |        |     |            | Туре | Reset                                                                                            | Description                                                                                                                                                         |
| no. | SC                                   | SP      | TP    | MC3    | MC6 |            |      | state<br>[1]                                                                                     |                                                                                                                                                                     |
| 31  | P0_12/RXD/CT32                       | 2B0_M   | AT0/S | SCL/CL | KIN | [2]        | I/O  | I; PU                                                                                            | P0_12 — General-purpose digital input/output pin.                                                                                                                   |
|     |                                      |         |       |        |     |            | Ι    | -                                                                                                | <b>RXD</b> — Receiver data input for USART.                                                                                                                         |
|     |                                      |         |       |        |     |            | 0    | -                                                                                                | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                    |
|     |                                      |         |       |        |     | I/O        | -    | <b>SCL</b> — $I^2C$ -bus clock input/output. This pin is not an $I^2C$ -bus open-drain pin [10]. |                                                                                                                                                                     |
|     |                                      |         |       |        |     |            | I    | -                                                                                                | CLKIN — External clock input.                                                                                                                                       |
| 32  | P0_13/TXD/CT32                       | 2B0_MA  | AT1/S | SDA    |     | <u>[8]</u> | I/O  | I; PU                                                                                            | <b>P0_13</b> — General-purpose digital input/output pin.<br>Input glitch filter (10 ns) capable.                                                                    |
|     |                                      |         |       |        |     |            | 0    | -                                                                                                | <b>TXD</b> — Transmitter data output for USART.                                                                                                                     |
|     |                                      |         |       |        |     |            | 0    | -                                                                                                | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                    |
|     |                                      |         |       |        |     |            | I/O  | -                                                                                                | <b>SDA</b> — I <sup>2</sup> C-bus data input/output. This pin is not an I <sup>2</sup> C-bus open-drain pin $\frac{[10]}{2}$ . Input glitch filter (10 ns) capable. |
| 33  | V <sub>SS(IO)</sub> /V <sub>SS</sub> |         |       |        |     |            | -    | -                                                                                                | Ground [11].                                                                                                                                                        |

## [1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up resistor (weak PMOS device) enabled; IA = inactive, no pull-up/down enabled.

[2] 5 V tolerant pin providing standard digital I/O functions with configurable modes and configurable hysteresis (Figure 24).

[3] See Figure 25 for the reset configuration.

- [4] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating. See <u>Section 12.1</u> if an external clock is connected to the XTALIN pin.
- [5] If separate supplies are used for  $V_{DD(3V3)}$  and  $V_{DD(1O)}$ , ensure that the power supply pins are filtered for noise. Using separate filtered supplies reduces the noise to the metrology engine and analog blocks (see also <u>Section 12.1</u>).
- [6] If separate supplies are used for V<sub>DD(3V3)</sub> and V<sub>DD(IO)</sub>, ensure that the voltage difference between both supplies is smaller than or equal to 0.5 V.
- [7] I<sup>2</sup>C-bus pins compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus.
- [8] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O. When configured as an analog I/O, digital section of the pin is disabled, and the pin is not 5 V tolerant (Figure 24).
- [9] Not a 5 V tolerant pin due to special analog functionality. Pin provides standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O. When configured as an analog I/O, the digital section of the pin is disabled (Figure 24).
- [10] I<sup>2</sup>C-bus pins are standard digital I/O pins and have limited performance and electrical characteristics compared to the full I<sup>2</sup>C-bus specification. Pins can be configured with an on-chip pull-up resistor (PMOS device) and with open-drain mode. In this mode, typical bit rates of up to 100 kbit/s with 20 pF load are supported if the internal pull-ups are enabled. Higher bit rates can be achieved with an external resistor.

[11] Thermal pad. Connect to ground.

## 7. Functional description

#### 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

## 7.2 On-chip flash program memory

The EM783 contains up to 32 kB of on-chip flash program memory.

#### 7.3 On-chip EEPROM data memory

The EM783 contains up to 4 kB of on-chip EEPROM data memory.

**Remark:** The top 64 bytes of the 4 kB EEPROM are reserved and cannot be written to.

#### 7.4 On-chip SRAM

The EM783 contain a total of 8 kB, 4 kB, or 2 kB on-chip static RAM data memory.

#### 7.5 Memory map

The EM783 incorporate several distinct memory regions, shown in the following figures. <u>Figure 3</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This space allows simplifying the address decoding for each peripheral.

## **EM783**

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM



#### Fig 3. EM783 memory map

## 7.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- In the EM783, the NVIC supports 32 vectored interrupts including up to 8 inputs to the start logic from the individual GPIO pins.

All information provided in this document is subject to legal disclaimers.

- Four programmable interrupt priority levels with hardware priority level masking.
- Software interrupt generation.

#### 7.6.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Up to eight GPIO pins can be programmed to generate an interrupt for a level, and/or a rising edge, and/or a falling edge. The interrupt generating GPIOs can be selected from the GPIO pins with a configurable input glitch filter. The interrupts can be generated regardless of the selected function.

## 7.7 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins before being activated and prior to any related interrupts being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

Up to 9 pins can be configured with a digital input glitch filter for removing voltage glitches with widths of 10 ns (see <u>Table 3</u> and <u>Table 4</u>). Two pins can be configured with a 20 ns input glitch filter. Another two pins can be configured with a 50 ns digital input glitch filter.

## 7.8 Fast general-purpose parallel I/O

The GPIO registers control the device pins that are not connected to a specific peripheral function. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

EM783 use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- An entire port value can be written in one instruction.

GPIO pins providing a digital function (maximum 22 pins), can be programmed to generate an interrupt for a level, and/or a rising edge, and/or a falling edge.

### 7.8.1 Features

- Bit level port registers allow a single instruction to set and clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with internal pull-up resistors enabled after reset, except for the I<sup>2</sup>C-bus true open-drain pins P0\_2 and P0\_3.
- Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCONFIG block for each GPIO pin. For the functional diagrams, see <u>Figure 24</u> and <u>Figure 25</u>.

• Control of the digital output slew rate allowing to switch more outputs simultaneously without degrading the power/ground distribution of the device.

#### **7.9 USART**

The EM783 contains one USART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The USART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.9.1 Features

- Maximum USART data bit rate of 3.125 MBit/s.
- 16 byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Supports a full modem control handshake interface.
- Support for synchronous mode.

#### 7.10 SSP serial I/O controller

The EM783 contains one SSP controller.

The SSP controller can operate on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full-duplex transfers, with frames of 4 bits to 16 bits of data. The data flows from the master to the slave and from the slave to the master. In practice, often only one of the data-flows carries meaningful data.

#### 7.10.1 Features

- Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SPI mode).
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses.
- Synchronous serial communication.
- Master or slave operation.
- 8-frame FIFOs for both transmit and receive.
- 4-bit to 16-bit frame.

### 7.11 I<sup>2</sup>C-bus serial I/O controller

The EM783 contains one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). A unique address recognizes each device which can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus that can be controlled by more than one bus master connected to it.

#### 7.11.1 Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins (P0\_2 and P0\_3). The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s.
- The true open-drain pins P0\_2 and P0\_3 can be configured with a 50 ns digital input glitch filter.
- If the true open-drain pins are used for other purposes, a limited-performance I<sup>2</sup>C-bus interface can be configured from a choice of six GPIO pins. The six GPIO pins are configured in open-drain mode and with a pull-up resistor. In this mode, typical bit rates of up to 100 kbit/s with 20 pF load are supported if the internal pull-ups are enabled. Higher bit rates can be achieved with an external resistor.
- Easy to configure as master, slave, or master/slave.
- Fail-safe operation. When the power to an I<sup>2</sup>C-bus device is switched off, the SDA and SCL pins connected to the I<sup>2</sup>C-bus are floating and do not disturb the bus.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

#### 7.12 Metrology engine

The EM783 contains a metrology engine designed to collect voltage and current inputs. It uses these inputs to calculate the active power, reactive power, apparent power and power factor of a load. The purpose of the metrology engine is for billing and non-billing applications such as plug meters, smart appliances, industrial and consumer submeters.

#### 7.12.1 Features

- Up to 1.0 % accurate for scalable input sources. It maintains this accuracy with a factor of 1 to 1000 down from the maximum current.
- Automatically calculates:
  - Vrms
  - Irms
  - active power in W
  - reactive power in VAR
  - apparent power in VA
  - power factor
  - fundamental reactive power in VAR
  - fundamental apparent power in VA
  - fundamental power factor
  - non-fundamental apparent power
  - non-active power
  - total harmonic distortion of the current
  - mains frequency
  - CPU core temperature
- Standard API for initializing, starting, stopping and reading data from the metrology engine using the ARM Cortex-M0.
- Temperature measurement supporting temperature compensation. The temperature sensor has a maximum error of ±3 degrees °C over the ambient temperature range of -40 °C to +85 °C.
- Very accurate mains frequency measurement.
- Mains frequency operating range of 45 Hz to 65 Hz.
- EEPROM can be used for energy registers and calibration parameters.
- Measurements and active power according to IEC 62053-21.

## 7.13 10-bit DAC

The DAC allows generation of a variable, rail-to-rail analog output.

#### 7.13.1 Features

- 10-bit DAC.
- Resistor string architecture.
- Buffered output.
- Power-down mode.
- Conversion speed controlled via a programmable bias current.
- Optional output update modes:
  - write operations to the DAC register.

- a transition of pin ATRG0. Input signal must be held for a minimum of three system clock periods.
- a timer match signal.
- If the DAC is not powered down, it holds the output value during Sleep mode.

#### 7.14 Internal voltage reference

The internal voltage reference is an accurate 0.9 V and is the output of a low voltage band gap circuit. A typical value at  $T_{amb} = 25$  °C is 0.903 V. This value varies typically only  $\pm 3$  mV over the 0 °C to 85 °C temperature range (see Table 21 and Figure 21).

#### 7.15 General-purpose external event counter/timers

The EM783 includes one 32-bit counter/timer and one 16-bit counter/timer. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.15.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Four capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. Up to three capture channels are pinned out.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

#### 7.16 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

#### 7.17 Windowed WatchDog Timer (WWDT)

If software fails to service the controller periodically within a programmable time window, the purpose of the watchdog is to reset it.

#### 7.17.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time before a watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- If enabled, an incorrect feed sequence causes a reset or interrupt.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The WatchDog Clock (WDCLK) source can be selected from the internal RC oscillator (IRC), or the dedicated watchdog oscillator (WDOsc). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

## 7.18 Clocking and power control

#### 7.18.1 Crystal and internal oscillators

The EM783 include four independent oscillators.

- 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz.
- The internal RC Oscillator (IRC) with a fixed frequency of 12 MHz, trimmed to 1 % accuracy.
- 3. The internal low-power, Low-Frequency Oscillator (LFOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40 % accuracy.
- 4. The dedicated WatchDog Oscillator (WDOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40 % accuracy.

Each oscillator, except the WDOsc, can be used for more than one purpose as required in a particular application.

Following reset, the EM783 operates from the IRC until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 4 for an overview of the EM783 clock generation.

# **EM783**

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM



#### 7.18.1.1 Internal RC Oscillator (IRC)

The IRC may be used as the clock source for the WWDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range.

The IRC can be used as a clock source for the CPU with or without using the PLL. The IRC frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

Upon power-up or any chip reset, the EM783 use the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### 7.18.1.2 Crystal Oscillator (SysOsc)

The crystal oscillator can be used as the clock source for the CPU, with or without using the PLL.

The SysOsc operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 7.18.1.3 Internal Low-Frequency Oscillator (LFOsc) and WatchDog Oscillator (WDOsc)

The LFOsc and the WDOsc are identical internal oscillators. The nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over silicon process variations is  $\pm 40$  %.

The WDOsc is a dedicated oscillator for the windowed WWDT.

The LFOsc can be used as a clock source that directly drives the CPU or the CLKOUT pin.

#### 7.18.2 Clock input

A 3.3 V external clock source (25 MHz typical) can be supplied on the selected CLKIN pin. A 1.8 V external clock source can be supplied on the XTALIN pin (see Section 12.1).

#### 7.18.3 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. There is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. Software can enable the PLL and it is turned off and bypassed following a chip reset. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.18.4 Clock output

The EM783 features a clock output function that routes the IRC, the SysOsc, the LFOsc, or the main clock to an output pin.

#### 7.18.5 Wake-up process

The EM783 begin operation at power-up and when awakened from Deep power-down mode by using the IRC as the clock source. This allows chip operation to resume quickly. If the application requires the SysOsc, the external clock source, or the PLL, software must enable these features. Before using them as a clock source, wait for them to stabilize.

#### 7.18.6 Power control

The EM783 supports the ARM Cortex-M0 Sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This control allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. The clock control allows fine-tuning of power consumption. It eliminates all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### Sleep mode 7.18.6.1

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.18.6.2 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the EM783 for one of the following power modes:

- Power mode 0: Default mode corresponding to power configuration after reset.
- Power mode 1: CPU performance mode corresponding to optimized processing capability.
- Power mode 2: Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Power mode 3: Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.19 System control

#### 7.19.1 UnderVoltage LockOut (UVLO) protection

See <u>Section 10.1 "Power supply fluctuations"</u> for details on the settling times of the BOD and POR circuits. These circuits constitute the UVLO protection.

#### 7.19.2 Reset

Reset has four sources on the EM783: the RESET pin, the WatchDog reset, power-on reset (POR), the ARM SYSRESETREQ software request and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin and uses a special pad (see Figure 25). Assertion of chip reset by any source (after the operating voltage attains a usable level) starts the IRC and initializes the flash controller. After the BOD and the POR resets are released, the internal reset timer counts for 100  $\mu$ s until the internal reset is removed.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

Writing to a special function register allows the software to reset peripherals such as the I<sup>2</sup>C-bus interface, USART, SSP controller, counter/timers and DAC.

#### 7.19.3 Brownout detection

The EM783 includes two programmable levels for monitoring the voltage on the  $V_{DD(3V3)}$  pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. To cause a CPU interrupt, this signal is enabled for interrupt in the Interrupt Enable Register in the NVIC. Software can monitor the signal by reading a dedicated status register. In addition, the BOD circuit supports one hardware controlled voltage level for triggering a chip reset.

#### 7.19.4 Code security (Code Read Protection - CRP)

This feature of the EM783, allows different levels of security to be enabled in the system. It is used to restrict access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System-Programming (ISP). When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. The CRP does not affect IAP commands.

In addition, ISP entry via the P0\_1 pin can be disabled without enabling CRP. Refer to the *EM783 user manual* for specific details.

There are three levels of Code Read Protection:

- CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using P0\_1 pin. To enable flash update via the USART, the user application must provide a flash update mechanism using IAP calls or call reinvoke ISP command.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin P0\_1 for valid user code can be disabled. Refer to the *EM783 user manual* for specific details.

#### 7.19.5 APB interface

The APB peripherals are located on one APB bus.

#### 7.19.6 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

#### 7.19.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs.

All information provided in this document is subject to legal disclaimers.



#### 7.20 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial Wire Debug (SWD) with four breakpoints and two watchpoints is supported.

## 8. Limiting values

#### Table 5.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                             | Conditions                                                                                             | Min                    | Max                 | Unit |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------|---------------------|------|
| V <sub>DD(3V3)</sub>   | supply voltage (3.3 V)                |                                                                                                        | <u>[2]</u> –0.5        | +4.6                | V    |
| V <sub>DD(IO)</sub>    | input/output supply voltage           |                                                                                                        | <u>[2]</u> –0.5        | +4.6                | V    |
| VI                     | input voltage                         | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD(IO)</sub><br>supply voltage is<br>present   | [ <u>2][3][4]</u> _0.5 | +5.5                | V    |
|                        |                                       | on pins P0_2 and P0_3                                                                                  | <u>[5]</u> –0.5        | +5.5                | V    |
|                        |                                       | 3 V tolerant I/O<br>pins without<br>over-voltage<br>protection                                         | <u>6</u> –0.5          | V <sub>DD(IO)</sub> | V    |
|                        |                                       | metrology                                                                                              | <u>[7]</u> –0.5        | +4.6                | V    |
| I <sub>DD</sub>        | supply current                        | per supply pin                                                                                         | -                      | 100                 | mA   |
| I <sub>SS</sub>        | ground current                        | per ground pin                                                                                         | -                      | 100                 | mA   |
| I <sub>latch</sub>     | I/O latch-up current                  | –(0.5V <sub>DD(IO)</sub> ) < V <sub>I</sub> <<br>(1.5V <sub>DD(IO)</sub> );<br>T <sub>j</sub> < 125 °C | -                      | 100                 | mA   |
| T <sub>stg</sub>       | storage temperature                   |                                                                                                        | <u>[8]</u> –65         | +150                | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature          |                                                                                                        | -                      | 150                 | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption                                  | -                      | 1.5                 | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage       | human body<br>model; all pins                                                                          | <u>[9]</u> –6500       | +6500               | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages relate to V<sub>SS</sub> unless otherwise noted.

[2] Maximum/minimum voltage above the maximum operating voltage (see Table 6) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.

[3] Applies to all 5 V tolerant I/O pins except true open-drain pins P0\_2 and P0\_3 and except the 3 V tolerant pins P0\_4 and P0\_5.

[4] Including the voltage on outputs in 3-state mode.

[5]  $V_{DD(IO)}$  present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when  $V_{DD(IO)}$  is powered down.

[6] Applies to 3 V tolerant pins P0\_4 and P0\_5.

**EM783** 

- [7] A Metrology engine input voltage above 3.6 V can be applied for a short time without leading to immediate, unrecoverable failure. Accumulated exposure to elevated voltages at 4.6 V must be less than 10<sup>6</sup> s total over the lifetime of the device. Applying an elevated voltage to the metrology engine inputs for a long time affects the reliability of the device and reduces its lifetime.
- [8] Dependent on package type.
- [9] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.

## 9. Static characteristics

#### Table 6. Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol               | Parameter                   | Conditions                                                                                                             |                   | Min             | Typ <mark>[1]</mark> | Max                 | Unit              |
|----------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------------|---------------------|-------------------|
| V <sub>DD(3V3)</sub> | supply voltage (3.3 V)      |                                                                                                                        |                   | 2.6             | 3.3                  | 3.6                 | V                 |
| V <sub>DD(IO)</sub>  | input/output supply voltage |                                                                                                                        |                   | 2.6             | 3.3                  | 3.6                 | V                 |
| I <sub>DD</sub>      | supply current              | Active mode; code<br>while(1){}                                                                                        |                   |                 |                      |                     |                   |
|                      |                             | executed from flash;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V;$<br>low-current mode (see<br>Section 7.18.6.2)              |                   |                 |                      |                     |                   |
|                      |                             | system clock = 12 MHz;<br>all peripherals disabled                                                                     | <u>[2][4][5]</u>  | -               | 3                    | -                   | mA                |
|                      |                             | system clock = 48 MHz;<br>all peripherals disabled                                                                     | [2][6][5]         | -               | 8                    | -                   | mA                |
|                      |                             | Sleep mode;<br>system clock = 12 MHz;<br>$V_{DD(3V3)} = V_{DD(IO)} = 3.3 V;$<br>power mode 0 (see<br>Section 7.18.6.2) |                   |                 |                      |                     |                   |
|                      |                             | all peripherals disabled;<br>12 MHz                                                                                    | <u>[2][4][5]</u>  | -               | 2                    | -                   | mA                |
|                      |                             | all peripherals disabled;<br>48 MHz                                                                                    | <u>[2][4][5]</u>  | -               | 5                    | -                   | mA                |
| Standard por         | rt pins, RESET              |                                                                                                                        |                   |                 |                      |                     |                   |
| I <sub>IL</sub>      | LOW-level input current     | V <sub>I</sub> = 0 V; on-chip pull-up<br>resistor disabled                                                             |                   | -               | 0.5                  | 1000                | nA                |
| liH                  | HIGH-level input<br>current | $V_I = V_{DD(IO)}$ ; on-chip<br>pull-down resistor<br>disabled                                                         |                   | -               | 0.5                  | 1000                | nA                |
| oz                   | OFF-state output<br>current | $V_O = 0 V$ ; $V_O = V_{DD(IO)}$ ;<br>on-chip pull-up/down<br>resistors disabled                                       |                   | -               | 0.5                  | 1000                | nA                |
| VI                   | input voltage               | pin configured to provide<br>a digital function                                                                        | <u>[7][8]</u>     | 0               | -                    | 5.0                 | V                 |
|                      |                             | 5 V tolerant pins                                                                                                      |                   |                 |                      |                     |                   |
|                      |                             | 3 V tolerant pins:<br>P0_4 and P0_5                                                                                    | <u>[7][8]</u>     |                 |                      | V <sub>DD(IO)</sub> |                   |
| Vo                   | output voltage              | output active                                                                                                          |                   | 0               | -                    | V <sub>DD(IO)</sub> | V                 |
| V <sub>IH</sub>      | HIGH-level input voltage    |                                                                                                                        |                   | $0.7V_{DD(IO)}$ | -                    | -                   | V                 |
| M783                 |                             | All information provided in this document is subject                                                                   | t to legal discla | aimers.         |                      | © NXP B.V. 2014. A  | Il rights reserve |
|                      |                             |                                                                                                                        |                   |                 |                      | 0.101 D.V. 2014. A  |                   |

Static characteristics ... continued

Table 6.

og IC: 32 kB flash 8 kB SRAM 4 kB FFPROM

EM783

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

#### $T_{amb} = -40 \ ^{\circ}C$ to +85 $^{\circ}C$ , unless otherwise specified. Symbol Parameter Conditions Typ[1] Min Max Unit 0.3V<sub>DD(IO)</sub> LOW-level input voltage VIL V -0.4 V hysteresis voltage $3.0 \text{ V} \leq \text{V}_{DD(IO)} \leq 3.6 \text{ V}$ \_ \_ V<sub>hys</sub> **HIGH-level** output $2.6 \text{ V} \le \text{V}_{\text{DD(IO)}} \le 3.6 \text{ V};$ V Vон 0.85V<sub>DD(IO)</sub> -- $I_{OH} = -4 \text{ mA}$ voltage LOW-level output $2.6 \text{ V} \leq \text{V}_{\text{DD(IO)}} \leq 3.6 \text{ V};$ 0.15V<sub>DD(IO)</sub> V VOL voltage $I_{OL} = 4 \text{ mA}$ HIGH-level output $V_{OH} = V_{DD(IO)} - 0.4 V;$ I<sub>OH</sub> -4mΑ \_ current $2.6 \text{ V} \le \text{V}_{\text{DD(IO)}} \le 3.6 \text{ V}$ LOW-level output 4 $V_{OL} = 0.4 V$ mΑ I<sub>OL</sub> -current $2.6~V \leq V_{DD(IO)} \leq 3.6~V$ [9] \_ **I**OHS HIGH-level short-circuit V<sub>OH</sub> = 0 V -45 mΑ output current [9] \_ LOW-level short-circuit $V_{OL} = V_{DD(IO)}$ -50 mΑ IOLS output current $V_I = 5 V$ [<u>10]</u> 10 pull-down current 50 150 I<sub>pd</sub> μΑ $V_{I} = 0 V;$ -15 $I_{pu}$ pull-up current -50 -85 μΑ $2.6~V \leq V_{DD(IO)}~\leq 3.6~V$ $V_{DD(IO)} < V_{I} < 5 V$ 0 0 0 μΑ High-drive output pin (P0\_21) LOW-level input current $V_1 = 0 V$ ; on-chip pull-up 0.5 10 nA $I_{IL}$ resistor disabled **HIGH-level** input 10 $V_I = V_{DD(IO)}$ ; on-chip 0.5 nA $I_{\rm IH}$ current pull-down resistor disabled **OFF-state output** $V_{O} = 0 V; V_{O} = V_{DD(IO)};$ 0.5 10 nA loz on-chip pull-up/down current resistors disabled [7][8] 0 pin configured to provide 5.0 V V input voltage \_ a digital function output active 0 V<sub>DD(IO)</sub> V Vo output voltage - $V_{\text{IH}}$ **HIGH-level** input $0.7V_{DD(IO)}$ \_ V voltage VIL LOW-level input voltage 0.3V<sub>DD(IO)</sub> V -\_ $V_{hys}$ hysteresis voltage 0.4 V \_ \_ **HIGH-level** output $2.6 \text{ V} \leq \text{V}_{\text{DD(IO)}} \leq 3.6 \text{ V};$ V VOH V<sub>DD(IO)</sub> --- $I_{OH} = -20 \text{ mA}$ voltage 0.4 $2.6~V \leq V_{DD(IO)} < 2.5~V;$ V V<sub>DD(IO)</sub> -\_ - $I_{OH} = -12 \text{ mA}$ 0.4 VOL LOW-level output $2.6 \text{ V} \le \text{V}_{\text{DD(IO)}} \le 3.6 \text{ V};$ \_ 0.4 V voltage $I_{OL} = 4 \text{ mA}$ HIGH-level output 20 $V_{OH} = V_{DD(IO)} - 0.4 V;$ mΑ I<sub>OH</sub> current $2.6~V \leq V_{DD(IO)} \leq 3.6~V$

Table 6.

Static characteristics ... continued

## **EM783**

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| Symbol                    | Parameter                                  | Conditions                                                                                                                                                  |            | Min             | Typ <mark>[1]</mark>    | Max                    | Unit |
|---------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-------------------------|------------------------|------|
| I <sub>OL</sub>           | LOW-level output<br>current                | $\label{eq:Volume} \begin{split} V_{OL} &= 0.4 \ V \\ & 2.6 \ V \leq V_{DD(IO)} \ \leq 3.6 \ V \end{split}$                                                 |            | 4               | -                       | -                      | mA   |
| I <sub>OHS</sub>          | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                                                                       | <u>[9]</u> | -               | -                       | -160                   | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD(IO)}$                                                                                                                                       | <u>[9]</u> | -               | -                       | 50                     | mA   |
| I <sub>pd</sub>           | pull-down current                          | V <sub>I</sub> = 5 V                                                                                                                                        |            | 10              | 50                      | 150                    | μA   |
| I <sub>pu</sub>           | pull-up current                            | $\begin{array}{l} V_{\text{I}} = 0 \ \text{V} \\ 2.6 \ \text{V} \leq V_{\text{DD}(\text{IO})} \ \leq 3.6 \ \text{V} \end{array}$                            |            | -15             | -50                     | -85                    | μA   |
|                           |                                            | $V_{DD(IO)} < V_I < 5 V$                                                                                                                                    |            | 0               | 0                       | 0                      | μΑ   |
| I <sup>2</sup> C-bus pins | 6 (P0_2 and P0_3)                          |                                                                                                                                                             |            |                 |                         |                        |      |
| V <sub>IH</sub>           | HIGH-level input voltage                   |                                                                                                                                                             |            | $0.7V_{DD(IO)}$ | -                       | -                      | V    |
| V <sub>IL</sub>           | LOW-level input voltage                    |                                                                                                                                                             |            | -               | -                       | 0.3V <sub>DD(IO)</sub> | V    |
| V <sub>hys</sub>          | hysteresis voltage                         |                                                                                                                                                             |            | -               | 0.05V <sub>DD(IO)</sub> | -                      | V    |
| I <sub>OL</sub>           | LOW-level output<br>current                | $V_{OL} = 0.4 \text{ V}; \text{ I}^2\text{C-bus pins}$<br>configured as standard<br>mode pins<br>$2.6 \text{ V} \le V_{DD(IO)} \le 3.6 \text{ V}$           |            | 4               | -                       | -                      | mA   |
| I <sub>OL</sub>           | LOW-level output current                   | $V_{OL} = 0.4 \text{ V}; I^2\text{C-bus pins}$<br>configured as high-current<br>sink pins<br>$2.6 \text{ V} \le \text{V}_{\text{DD}(IO)} \le 3.6 \text{ V}$ |            | 20              | -                       | -                      | mA   |
| ILI                       | input leakage current                      | $V_{I} = V_{DD(IO)}$                                                                                                                                        | [11]       |                 | 2                       | 4                      | μA   |
|                           | input loundgo ourront                      | $V_{I} = 5 V$                                                                                                                                               |            | -               | 10                      | 22                     | μΑ   |
| Oscillator pi             | ins                                        |                                                                                                                                                             |            |                 |                         |                        | port |
| V <sub>i(xtal)</sub>      | crystal input voltage                      |                                                                                                                                                             |            | -0.5            | 1.8                     | 1.95                   | V    |
| V <sub>o(xtal)</sub>      | crystal output voltage                     |                                                                                                                                                             |            | -0.5            | 1.8                     | 1.95                   | V    |
| • o(xtal)                 | orystal output voltage                     |                                                                                                                                                             |            | 0.0             | 1.0                     | 1.30                   | v    |

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] T<sub>amb</sub> = 25 °C.

[3] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.

[4] IRC enabled; SysOsc disabled; system PLL disabled.

[5] All digital peripherals disabled in the SYSCLKCTRL register except ROM, RAM, and flash. Peripheral clocks to USART and SSP0/1 disabled in system configuration block. Analog peripherals disabled in the PDRUNCFG register except flash memory.

[6] IRC disabled; SysOsc enabled; system PLL enabled.

[7] Including voltage on outputs in 3-state mode.

[8] All supply voltages must be present.

[9] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[10] Does not apply to 3 V tolerant pins P0\_4.

[11] To V<sub>SS</sub>.

#### 9.1 Power consumption

Power measurements in Active and Sleep modes were performed under the following conditions (see *EM783 user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCONFIG block.
- Configure GPIO pins as outputs using the GPIOn DIR registers.
- Drive all GPIO outputs to low.



#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

EM783





Conditions:  $V_{DD(3V3)} = 3.3 \text{ V}$ ; sleep mode entered from flash; all peripherals disabled in the SYSAHBCLKCTRL register and PDRUNCFG register; all peripheral clocks disabled; BOD disabled; power mode 0 (see <u>Section 7.18.6.2</u>).

- (1) SysOsc and system PLL disabled; IRC enabled.
- (2) SysOsc and system PLL enabled; IRC disabled.

Fig 7. Sleep mode: Typical supply current I<sub>DD</sub>versus temperature for different system clock frequencies (all peripherals disabled)

## 9.2 Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at  $T_{amb} = 25$  °C.

| Table 7. | Power consumption for | or individual | analog and | digital blocks |
|----------|-----------------------|---------------|------------|----------------|
|----------|-----------------------|---------------|------------|----------------|

| Peripheral             | Typical supply current in mA | Average µA/MHz |  |  |
|------------------------|------------------------------|----------------|--|--|
|                        | 12 MHz [1]                   |                |  |  |
| Analog peripherals     |                              |                |  |  |
| BOD                    | 0.05                         | -              |  |  |
| Metrology engine       | 0.10                         | -              |  |  |
| DAC                    | 0.26                         | -              |  |  |
| Digital peripherals    |                              |                |  |  |
| USART                  | 0.15                         | 12             |  |  |
| 12C                    | 0.02                         | 2              |  |  |
| 16-bit counter/timer 0 | 0.02                         | 2              |  |  |
| 32-bit counter/timer 0 | 0.02                         | 2              |  |  |
| WWDT                   | 0.02                         | 2              |  |  |

<sup>[1]</sup> IRC on; PLL off.



## 9.3 Electrical pin characteristics

EM783

31 of 58

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 



Product data sheet

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM





#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM



## **10.** Dynamic characteristics

#### 10.1 Power supply fluctuations

If the input voltage  $(V_{DD(3V3)})$  to the internal regulator fluctuates, the EM783 is held in reset during a brownout condition as long as the UVLO circuit is operating. The settling times of the BOD and POR circuits, which constitute the UVLO, determine the minimum time the supply level must remain in the shallow or deep brownout condition. This time ensures that the internal reset is asserted properly.

| Table 8. | <b>POR and BOD</b> | circuit settling | characteristics |
|----------|--------------------|------------------|-----------------|
|----------|--------------------|------------------|-----------------|

|                |               | <b>J</b>                                                                                     |     |     |     |      |
|----------------|---------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Symbol         | Parameter     | Conditions                                                                                   | Min | Тур | Мах | Unit |
| t <sub>s</sub> | settling time | power droop:                                                                                 |     |     |     |      |
|                |               | from active level to shallow brownout level (0.9 V $\leq$ V <sub>DD(3V3)</sub> $\leq$ 2.4 V) | 5   | -   | -   | μS   |
|                |               | from active level to deep<br>brownout level<br>$(0 V < V_{DD(3V3)} < 0.9 V)$                 | 12  | -   | -   | μS   |



#### 10.2 Power supply voltage profile

The use of power supply ramp-up and ramp-down procedures outside of the specification shown in <u>Table 9</u> results in functional failure of the EM783.

| Symbol                 | Parameter                     | Conditions                                                             |      | Min   | Тур   | Max | Unit |
|------------------------|-------------------------------|------------------------------------------------------------------------|------|-------|-------|-----|------|
| Cold pow               | /er-up (see re                | gions A to C in <mark>Figure 15</mark> )                               |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region A: power-down                                                   | [1]  | -     | -     | -   | -    |
|                        |                               | supply voltage = GND                                                   |      |       |       |     |      |
| t <sub>r</sub>         | rise time                     | Region B: ramp up                                                      |      | 0     | -     | -   | μS   |
|                        |                               | $GND \le supply \ voltage \le V_{DD}$                                  |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region C: powered-up                                                   |      | 150   | -     | -   | μS   |
|                        |                               | supply voltage = $V_{DD}$                                              |      |       |       |     |      |
| Shallow p              | oower droop                   | cycle (see regions D to G in Figure 15)                                | ; BO | D ena | abled |     |      |
| t <sub>f</sub>         | fall time                     | Region D: ramp down                                                    |      | 0     | -     | -   | μS   |
|                        |                               | $V_{DD} \geq \text{supply voltage} > V_{th(fast\_ramp)}$               |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region E: power-down                                                   |      | 5     | -     | -   | μS   |
|                        |                               | V <sub>th(fast_ramp)</sub> < supply voltage <<br>V <sub>th(UVLO)</sub> |      |       |       |     |      |
| t <sub>r</sub>         | rise time                     | Region F: ramp up                                                      |      | 0     | -     | -   | μS   |
|                        |                               | $V_{th(fast_ramp)} < supply voltage < V_{DD}$                          |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region G: powered-up                                                   |      | 5     | -     | -   | μS   |
|                        |                               | supply voltage = V <sub>DD</sub>                                       |      |       |       |     |      |
| Deep pov               | ver droop cyo                 | cle (see regions H to J in <mark>Figure 15</mark> )                    |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region H: power-down                                                   |      | 12    | -     | -   | μS   |
|                        |                               | GND < supply voltage < V <sub>th(fast_ramp)</sub>                      |      |       |       |     |      |
| t <sub>r</sub>         | rise time                     | Region I: ramp up                                                      |      | 0     | -     | -   | μS   |
|                        |                               | $GND < supply voltage < V_{DD}$                                        |      |       |       |     |      |
| t <sub>wait</sub>      | wait time                     | Region J: powered-up                                                   |      | 150   | -     | -   | μS   |
|                        |                               | supply voltage = V <sub>DD</sub>                                       |      |       |       |     |      |
| Voltage tl             | hresholds                     |                                                                        |      |       |       |     |      |
| V <sub>th(droop)</sub> | droop<br>threshold<br>voltage |                                                                        |      | -     | 900   | -   | mV   |

## Table 9.Power supply ramp characteristics $T_{11} = -40 \%$ to 85 % [1]

[1] Values are derived from simulation.

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM



#### 10.3 Flash/EEPROM memory

#### Table 10. Flash characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ . Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol                         | Parameter           | Conditions                                   |     | Min   | Тур    | Max  | Unit   |
|--------------------------------|---------------------|----------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub>              | endurance           |                                              | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub> retention tim |                     | powered                                      |     | 10    | 20     | -    | years  |
|                                |                     | unpowered                                    |     | 20    | 40     | -    | years  |
| t <sub>er</sub>                | erase time          | sector or multiple<br>consecutive<br>sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub>              | programming<br>time |                                              | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes to the flash. Data must be written to the flash in blocks of 256 bytes. Flash programming is accomplished via IAP calls (see *EM783 user manual*). Execution time of IAP calls depends on the system clock and is typically between 1.5 ms and 2 ms per 256 bytes.

#### Table 11. EEPROM characteristics

 $T_{amb} = -40 \degree C$  to +85  $\degree C$ ;  $V_{DD(3V3)} = 2.6 V$  to 3.6 V. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions | Min    | Тур     | Max | Unit   |
|-------------------|---------------------|------------|--------|---------|-----|--------|
| N <sub>endu</sub> | endurance           |            | 100000 | 1000000 | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered    | 100    | 200     | -   | years  |
|                   |                     | unpowered  | 150    | 300     | -   | years  |
| t <sub>er</sub>   | erase time          | 64 bytes   | -      | 1.8     | -   | ms     |
| t <sub>prog</sub> | programming<br>time | 64 bytes   | -      | 1.1     | -   | ms     |

### 10.4 External clock for oscillator in slave mode

**Remark:** The input voltage on the XTALIN pin must be  $\leq$  1.95 V (see <u>Table 6</u>). For connecting the oscillator to the XTALIN/XTALOUT pins, see <u>Section 12.1</u>.

#### Table 12. Dynamic characteristic: external clock (XTALIN or CLKIN pin)

 $T_{amb} = -40 \ ^{\circ}C \text{ to } +85 \ ^{\circ}C; V_{DD(3V3)} \text{ over specified ranges.}$ 

| anno                 | 22(010)              | •          | •                               |                      |      |      |
|----------------------|----------------------|------------|---------------------------------|----------------------|------|------|
| Symbol               | Parameter            | Conditions | Min                             | Typ <mark>[2]</mark> | Max  | Unit |
| f <sub>osc</sub>     | oscillator frequency |            | 1                               | -                    | 25   | MHz  |
| t <sub>cy(clk)</sub> | clock cycle time     |            | 40                              | -                    | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $t_{\text{cy(clk)}} \times 0.4$ | -                    | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $t_{\text{cy(clk)}} \times 0.4$ | -                    | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                               | -                    | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                               | -                    | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



#### **10.5** Internal oscillators

#### Table 13. Dynamic characteristic: IRC

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 2.7 \text{ V} \le V_{DD(3V3)} \le 3.6 \text{ V}.$ <sup>[1]</sup>

| Symbol               | Parameter                        | Conditions | Min   | Typ <mark>[2]</mark> | Max   | Unit |
|----------------------|----------------------------------|------------|-------|----------------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator frequency | -          | 11.88 | 12                   | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



Conditions: Frequency values are typical values. 12 MHz  $\pm$  1 % accuracy is guaranteed for 2.7 V  $\leq$  V<sub>DD(3V3)</sub>  $\leq$  3.6 V and T<sub>amb</sub> = –40 °C to +85 °C. Variations between parts may cause the IRC to fall outside the 12 MHz  $\pm$  1 % accuracy specification for voltages below 2.7 V.

Fig 17. Internal IRC frequency vs. temperature

#### Table 14. Dynamic characteristics: WDOsc and LFOsc

| Symbol         | Parameter                        | Conditions                                                  | Min             | Typ <mark>[1]</mark> | Max | Unit |
|----------------|----------------------------------|-------------------------------------------------------------|-----------------|----------------------|-----|------|
| $f_{osc(int)}$ | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | <u>[2][3]</u> _ | 9.4                  | -   | kHz  |
|                |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] _        | 2300                 | -   | kHz  |

 Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

All information provided in this document is subject to legal disclaimers.

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> = -40 °C to +85 °C) is  $\pm$  40 %.
- [3] See the *EM783 user manual*.

## 10.6 I/O pins

#### Table 15. Dynamic characteristic: digital I/O pins<sup>[1]</sup>

| Symbol                   | Parameter | Conditions                     |               | Min | Тур | Max | Unit |
|--------------------------|-----------|--------------------------------|---------------|-----|-----|-----|------|
| t <sub>r</sub>           | rise time | pin<br>configured as<br>output |               |     |     |     |      |
|                          |           | SSO = 1                        | [2][3]        | 2.5 | -   | 5.0 | ns   |
|                          |           | SSO = 6                        | [2][3]        | 2.5 | -   | 4.5 | ns   |
|                          |           | SSO = 16                       | [2][4]        | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> fall time |           | pin<br>configured as<br>output | <u>[2][3]</u> |     |     |     |      |
|                          |           | SSO = 1                        |               | 2.0 | -   | 4.5 | ns   |
|                          |           | SSO = 6                        | [2][3]        | 2.0 | -   | 4.5 | ns   |
|                          |           | SSO = 16                       | [2][4]        | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin. Simulated results.

[2] SSO indicates maximum number of simultaneously switching digital output pins. The pins are optimized for half of the maximum SSO.

[3] Set SLEW bit in the IOCONFIG register to 1.

[4] Set SLEW bit in the IOCONFIG register to 0.

#### 10.7 I<sup>2</sup>C-bus

**Remark:** All I<sup>2</sup>C modes (Standard-mode, Fast-mode, Fast-mode Plus) can be configured for the true open-drain pins P0\_2 and P0\_3. If the limited-performance I<sup>2</sup>C-bus pins are used (I<sup>2</sup>C-bus functions on standard I/O pins), only Standard-mode with internal pull-up enabled or Fast-mode with external pull-up resistor are supported.

#### Table 16. Dynamic characteristic: $l^2C$ -bus pins<sup>[1]</sup> T<sub>unt</sub> = -40 °C to +85 °C <sup>[2]</sup>

| 4.1.10           | ℃ to +85 ℃.[2]         |                             |                |                                |     |      |
|------------------|------------------------|-----------------------------|----------------|--------------------------------|-----|------|
| Symbol           | Parameter              |                             | Conditions     | Min                            | Max | Unit |
| f <sub>SCL</sub> | SCL clock              |                             | Standard-mode  | 0                              | 100 | kHz  |
|                  | frequency              |                             | Fast-mode      | 0                              | 400 | kHz  |
|                  |                        | Fast-mode Plus              | 0              | 1                              | MHz |      |
| t <sub>f</sub>   | fall time [4][5][6][7] | of both SDA and SCL signals | -              | 300                            | ns  |      |
|                  |                        |                             | Standard-mode  |                                |     |      |
|                  |                        |                             | Fast-mode      | $20 \textbf{+} 0.1 \times C_b$ | 300 | ns   |
|                  |                        |                             | Fast-mode Plus | -                              | 120 | ns   |
| t <sub>LOW</sub> | LOW period of          |                             | Standard-mode  | 4.7                            | -   | μS   |
|                  | the SCL clock          |                             | Fast-mode      | 1.3                            | -   | μS   |
|                  |                        |                             | Fast-mode Plus | 0.5                            | -   | μS   |

40 of 58

| $I_{amb} = -40$                      | 0 °C 10 +65 °C.        |                |                |      |     |      |
|--------------------------------------|------------------------|----------------|----------------|------|-----|------|
| Symbol                               | Parameter              |                | Conditions     | Min  | Max | Unit |
| t <sub>HIGH</sub>                    | the SCL clock Fast-mod |                | Standard-mode  | 4.0  | -   | μS   |
|                                      |                        |                | Fast-mode      | 0.6  | -   | μs   |
|                                      |                        |                | Fast-mode Plus | 0.26 | -   | μs   |
| t <sub>HD;DAT</sub> data hold time 🖪 | data hold time         | [3][4][8]      | Standard-mode  | 0    | -   | μS   |
|                                      |                        | Fast-mode      | 0              | -    | μs  |      |
|                                      |                        |                | Fast-mode Plus | 0    | -   | μs   |
| t <sub>SU;DAT</sub>                  | data set-up            | data set-up    | Standard-mode  | 250  | -   | ns   |
| time                                 | time                   |                | Fast-mode      | 100  | -   | ns   |
|                                      |                        | Fast-mode Plus | 50             | -    | ns  |      |

#### Table 16. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup> ... continued $m_{\rm h} = -40 \ ^{\circ}{\rm C} \ to +85 \ ^{\circ}{\rm C} \ ^{2}{\rm C}$

[1] See the  $l^2$ C-bus specification UM10204 for details.

- [2] Parameters are valid over operating temperature range unless otherwise specified.
- [3] t<sub>HD:DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must provide an internal hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal). The hold time is to bridge the undefined region of the falling edge of SCL.
- [5]  $C_{\rm b}$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage tr is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified tr.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum t<sub>HD:DAT</sub> can be 3.45 µs and 0.9 µs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD:DAT</sub> or t<sub>VD:ACK</sub> by a transition time (see UM10204). This maximum must only be met if the device does not stretch the LOW period (t<sub>I OW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] t<sub>SU:DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL. It applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement t<sub>SU:DAT</sub> = 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU:DAT} = 1000 + 250 = 1250$  ns before the SCL line is released. This is in accordance with the Standard-mode I<sup>2</sup>C-bus specification. Also the acknowledge timing must meet this set-up time.



#### 10.8 SSP interface

#### Table 17. Dynamic characteristics of SSP pins in SPI mode

2.6 V <= VDD(3V3) = VDD(10) <= 3.6 V.

| Symbol                | Parameter              | Conditions             |               | Min                                       | Тур | Мах                          | Unit |
|-----------------------|------------------------|------------------------|---------------|-------------------------------------------|-----|------------------------------|------|
| SSP mast              | er (in SPI mode)       |                        |               |                                           |     |                              |      |
| t <sub>cy(clk)</sub>  | clock cycle time       | full-duplex mode       | <u>[1]</u>    | 50                                        | -   | -                            | ns   |
|                       |                        | when only transmitting | <u>[1]</u>    | 40                                        | -   | -                            | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode            | [2]           | 15                                        | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode            | [2]           | 0                                         | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode            | [2]           | -                                         | -   | 10                           | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode            | [2]           | 0                                         | -   | -                            | ns   |
| SSP slave             | e (in SPI mode)        |                        |               |                                           |     |                              |      |
| t <sub>cy(PCLK)</sub> | PCLK cycle time        |                        |               | 20                                        | -   | -                            | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode            | <u>[3][4]</u> | 0                                         | -   | -                            | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode            | <u>[3][4]</u> | $3 \times t_{\text{cy}(\text{PCLK})} + 4$ | -   | -                            | ns   |
| t <sub>v(Q)</sub>     | data output valid time | in SPI mode            | <u>[3][4]</u> | -                                         | -   | $3 \times t_{cy(PCLK)}$ + 11 | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode            | [3][4]        | -                                         | -   | $2 \times t_{cy(PCLK)}$ + 5  | ns   |

[1]  $t_{cy(clk)} = (SSPCLKDIV \times (1 + SCR) \times CPSDVSR) / f_{main}$ . The clock cycle time derived from the SSP bit rate  $t_{cy(clk)}$ , is a function of the main clock frequency  $f_{main}$ , the SSP peripheral clock divider (SSPCLKDIV), the SSP SCR parameter (specified in the SSP0CR0 register) and the SSP CPSDVSR parameter (specified in the SSP clock prescale register).

[2]  $T_{amb} = -40 \circ C$  to +85  $\circ C$ .

 $[3] \quad t_{cy(clk)} = 12 \times t_{cy(PCLK)}.$ 

[4]  $T_{amb} = 25 \text{ °C}$ ; for normal voltage supply range:  $V_{DD(3V3)} = 3.3 \text{ V}$ .

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM



#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 



## 11. Characteristics of analog peripherals

#### Table 18. BOD static characteristics<sup>[1]</sup>

| $T_{amb} = 25$  | $T_{amb} = 25 $ °C. |                   |      |      |     |      |  |  |  |
|-----------------|---------------------|-------------------|------|------|-----|------|--|--|--|
| Symbol          | Parameter           | Conditions        | Min  | Тур  | Мах | Unit |  |  |  |
| V <sub>th</sub> | threshold voltage   | interrupt level 2 |      |      |     |      |  |  |  |
|                 |                     | assertion         | -    | 2.52 | -   | V    |  |  |  |
|                 |                     | de-assertion      | -    | 2.66 | -   | V    |  |  |  |
|                 |                     | interrupt level 3 |      |      |     |      |  |  |  |
|                 | assertion           | -                 | 2.80 | -    | V   |      |  |  |  |
|                 |                     | de-assertion      | -    | 2.90 | -   | V    |  |  |  |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *EM783* User manual.

| Symbol              | Parameter                       | Conditions                                                                                                  |            | Min   | Тур  | Max                             | Unit |
|---------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------|------------|-------|------|---------------------------------|------|
| E <sub>D</sub>      | differential<br>linearity error |                                                                                                             |            | -     | -    | ±1                              | LSB  |
| E <sub>L(adj)</sub> | integral<br>non-linearity       |                                                                                                             |            | -     | -    | ±2                              | LSB  |
| Eo                  | offset error                    |                                                                                                             |            | -     | -    | 25                              | mV   |
| E <sub>G</sub>      | gain error                      |                                                                                                             |            | -     | -    | 25                              | mV   |
| CL                  | load capacitance                |                                                                                                             |            | -     | -    | 200                             | pF   |
| RL                  | load resistance                 |                                                                                                             |            | 1     | -    | -                               | kΩ   |
| R <sub>O</sub>      | output resistance               |                                                                                                             | <u>[1]</u> | -     | < 40 |                                 | Ω    |
| f <sub>c(DAC)</sub> | DAC conversion<br>frequency     |                                                                                                             |            | -     | 0.4  | 1                               | MHz  |
| t <sub>s</sub>      | settling time                   |                                                                                                             |            | -     | -    | 1                               | μS   |
| Vo                  | output voltage                  | Output voltage range with less than 1 LSB deviation; with minimum $R_L$ connected to ground or power supply |            | 0.3   | -    | V <sub>DD(3V3)</sub><br>- 0.3   | V    |
|                     |                                 | with minimum R <sub>L</sub><br>connected to ground or<br>power supply                                       |            | 0.175 | -    | V <sub>DD(3V3)</sub><br>- 0.175 | V    |

Table 19.DAC static and dynamic characteristics $V_{DD(3V3)} = 2.7$  V to 3.6 V;  $T_{amb} = -40$  °C to +85 °C unless otherwise specified

[1] Measured on typical samples.

#### Table 20. DAC sampling frequency range and power consumption

| Bias bit | Maximum current | DAC sampling frequency range |
|----------|-----------------|------------------------------|
| 0        | 700 μA          | 0 MHz to 1 MHz               |
| 1        | 350 μΑ          | 0 MHz to 400 kHz             |

#### Table 21. Internal voltage reference static and dynamic characteristics

| Symbol             | Parameter                   | Conditions                   | Min              | Тур   | Max   | Unit |
|--------------------|-----------------------------|------------------------------|------------------|-------|-------|------|
| Vo                 | output voltage              | $T_{amb}$ = -40 °C to +85 °C | <u>[1]</u> 0.855 | 0.900 | 0.945 | V    |
|                    | $T_{amb}$ = 70 °C to +85 °C | [2] _                        | 0.906            | -     | V     |      |
|                    |                             | T <sub>amb</sub> = 50 °C     | [2] _            | 0.905 | -     | V    |
|                    |                             | T <sub>amb</sub> = 25 °C     | 0.893            | 0.903 | 0.913 | V    |
|                    |                             | T <sub>amb</sub> = 0 °C      | [2] _            | 0.902 | -     | V    |
|                    |                             | $T_{amb} = -20 \ ^{\circ}C$  | [2] _            | 0.899 | -     | V    |
|                    |                             | $T_{amb} = -40 \ ^{\circ}C$  | [2] _            | 0.896 | -     | V    |
| t <sub>s(pu)</sub> | power-up<br>settling time   | up to 90 % of $V_O$          | <u>[3]</u> _     | 144   | 195   | μS   |

[1] Characterized through simulation.

Characterized on a typical silicon sample. [2]

[3] Measured over process variations.

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 



EM783

## **12.** Application information

## 12.1 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If a clock in slave mode drives the oscillator, it is recommended that the input is coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.



In slave mode, the input clock signal should be coupled using a capacitor of 100 pF (Figure 22), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 23 and in Table 22 and Table 23. Since the feedback resistance is integrated on chip, for fundamental mode oscillation, only connect a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  externally. L,  $C_L$  and  $R_S$  define the fundamental frequency. Capacitance  $C_P$  in Figure 23 represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer (see Table 22).



EM783

47 of 58

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| undamental oscillation frequency XTAL load capacitance |       | Max. XTAL series resistance | External load capacitors |                 |
|--------------------------------------------------------|-------|-----------------------------|--------------------------|-----------------|
| F <sub>OSC</sub>                                       | CL    | R <sub>S</sub>              | C <sub>X1</sub>          | C <sub>X2</sub> |
| 1 MHz - 5 MHz                                          | 10 pF | < <b>300</b> Ω              | 18 pF                    | 18 pF           |
|                                                        | 20 pF | < <b>300</b> Ω              | 39 pF                    | 39 pF           |
|                                                        | 30 pF | < <b>300</b> Ω              | 57 pF                    | 57 pF           |
| 5 MHz - 10 MHz                                         | 10 pF | < <b>300</b> Ω              | 18 pF                    | 18 pF           |
|                                                        | 20 pF | < 200 Ω                     | 39 pF                    | 39 pF           |
|                                                        | 30 pF | < 100 Ω                     | 57 pF                    | 57 pF           |
| 10 MHz - 15 MHz                                        | 10 pF | < 160 Ω                     | 18 pF                    | 18 pF           |
|                                                        | 20 pF | < 60 Ω                      | 39 pF                    | 39 pF           |
| 15 MHz - 20 MHz                                        | 10 pF | < 80 Ω                      | 18 pF                    | 18 pF           |

#### Table 22. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (low frequency mode)

| Table 23. | Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (high frequency mode) |
|-----------|----------------------------------------------------------------------------------|
|-----------|----------------------------------------------------------------------------------|

| Fundamental oscillation frequency | XTAL load capacitance | Max. XTAL series resistance | External loa    | d capacitors    |
|-----------------------------------|-----------------------|-----------------------------|-----------------|-----------------|
| Fosc                              | CL                    | R <sub>S</sub>              | C <sub>X1</sub> | C <sub>X2</sub> |
| 15 MHz - 20 MHz                   | 10 pF                 | < 180 Ω                     | 18 pF           | 18 pF           |
|                                   | 20 pF                 | < 100 Ω                     | 39 pF           | 39 pF           |
| 20 MHz - 25 MHz                   | 10 pF                 | < 160 Ω                     | 18 pF           | 18 pF           |
|                                   | 20 pF                 | < 80 Ω                      | 39 pF           | 39 pF           |

### 12.2 XTAL Printed-Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. To keep the noise coupled in via the PCB as small as possible, loops must be made as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen to accommodate the increase in parasitics of the PCB layout.

### 12.3 Standard I/O pad configuration

Figure 24 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver with configurable open-drain output
- Digital input: Weak pull-up resistor (PMOS device) enabled/disabled
- Digital input: Weak pull-down resistor (NMOS device) enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Digital input: Input glitch filter selectable on 17 pins
- Analog input

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 



## 12.4 Reset pad configuration



All information provided in this document is subject to legal disclaimers.



### 12.5 UVLO protection and reset timer circuit

#### 12.6 Guidelines for selecting a power supply filter for UVLO protection

For the UVLO circuits to hold the part in reset during shallow and deep brownout conditions, the power supply line must be filtered to allow the BOD and POR circuits to settle when short voltage drops occur (see <u>Section 10.1 "Power supply fluctuations</u>").

Select the capacitance of the decoupling/bypass capacitor in accordance with the following guidelines.

 $C >> I_{DD} \times t_s / \Delta V_{DD(3V3)}$  with:

- $\Delta V_{DD(3V3)} \approx 100 \text{ mV}$  for a voltage drop below the BOD and POR trip points.
- $I_{DD} \approx 3$  mA with the IRC running and PLL/SysOsc off (see Figure 6).
- $t_s = 5 \ \mu s$  for shallow brownout (see <u>Table 8</u>).
- $t_s = 12 \ \mu s$  for deep brownout (see <u>Table 8</u>).

With these parameters, the value of the decoupling/bypass capacitor to be added to the supply line is:

- $C = 0.15 \ \mu F$  for shallow brownout.
- $C = 0.36 \ \mu F$  for deep brownout.

**EM783** 

## 13. Package outline



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

#### Fig 27. Package outline HVQFN33

All information provided in this document is subject to legal disclaimers.

## 14. Soldering



## **15. Abbreviations**

| AcronymDescriptionAHBAdvanced High-performance BusAMBAAdvanced Microcontroller Bus ArchitectureAPBAdvanced Peripheral BusBODBrownOut DetectionGPIOGeneral Purpose Input/OutputI²CInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous InterfaceTTLTransistor-Transistor Logic |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AMBAAdvanced Microcontroller Bus ArchitectureAPBAdvanced Peripheral BusBODBrownOut DetectionGPIOGeneral Purpose Input/OutputI²CInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                 |  |
| APBAdvanced Peripheral BusBODBrownOut DetectionGPIOGeneral Purpose Input/OutputI²CInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                                                              |  |
| BODBrownOut DetectionGPIOGeneral Purpose Input/OutputI²CInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                                                                                        |  |
| GPIOGeneral Purpose Input/OutputI²CInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                                                                                                             |  |
| IPCInter-Integrated CircuitJEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                                                                                                                                             |  |
| JEDECJoint Electron Devices Engineering CouncilNVMNon-Volatile MemoryPLLPhase-Locked LoopSPISerial Peripheral InterfaceSSISerial Synchronous Interface                                                                                                                                                                                                                                        |  |
| NVM     Non-Volatile Memory       PLL     Phase-Locked Loop       SPI     Serial Peripheral Interface       SSI     Serial Synchronous Interface                                                                                                                                                                                                                                              |  |
| PLL     Phase-Locked Loop       SPI     Serial Peripheral Interface       SSI     Serial Synchronous Interface                                                                                                                                                                                                                                                                                |  |
| SPI     Serial Peripheral Interface       SSI     Serial Synchronous Interface                                                                                                                                                                                                                                                                                                                |  |
| SSI Serial Synchronous Interface                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                                                                                                                                                                                                                                                                                                                                                               |  |
| TTL Transistor-Transistor Logic                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                               |  |
| USART Universal Synchronous/Asynchronous Receiver/Transmitter                                                                                                                                                                                                                                                                                                                                 |  |
| UVLO Under-Voltage Lockout                                                                                                                                                                                                                                                                                                                                                                    |  |

## **16. Revision history**

| Table 25.Revision history |              |                      |               |            |
|---------------------------|--------------|----------------------|---------------|------------|
| Document ID               | Release date | Data sheet status    | Change notice | Supersedes |
| EM783 v.2                 | 20140117     | Product data sheet   | -             | EM783 v.1  |
| EM783 v.1                 | 20131108     | Objective data sheet | -             | -          |

## 17. Legal information

### 17.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP B.V. 2014. All rights reserved.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

## **18. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 

## 19. Tables

| Ordering information                           |
|------------------------------------------------|
| Ordering options                               |
| Pin multiplexing                               |
| EM783 pin description8                         |
| Limiting values                                |
| Static characteristics                         |
| Power consumption for individual analog        |
| and digital blocks                             |
| POR and BOD circuit settling characteristics35 |
| Power supply ramp characteristics              |
| Flash characteristics                          |
| EEPROM characteristics                         |
| Dynamic characteristic: external clock         |
| (XTALIN or CLKIN pin)                          |
| Dynamic characteristic: IRC                    |
| Dynamic characteristics: WDOsc and LFOsc39     |
|                                                |

## 20. Figures

| Fig 1.  | EM783 block diagram4                                       | Fig 22.              | Slave mode        |
|---------|------------------------------------------------------------|----------------------|-------------------|
| Fig 2.  | Pin configuration HVQFN33 package5                         | Fig 23.              | Oscillation r     |
| Fig 3.  | EM783 memory map14                                         |                      | model used        |
| Fig 4.  | EM783 clock generation block diagram21                     | Fig 24.              | Standard I/C      |
| Fig 5.  | Active mode: Typical supply current IDD versus             | Fig 25.              | Reset pad c       |
| U       | temperature for different system clock frequencies         | -                    | Functional c      |
|         | (all peripherals disabled)                                 | U                    | reset timer of    |
| Fig 6.  | Active mode: Typical supply current I <sub>DD</sub> versus | Fig 27.              | Package ou        |
| 0       | temperature for different system clock frequencies         | -                    | Reflow sold       |
|         | (all peripherals enabled)                                  | 5 -                  |                   |
| Fig 7.  | Sleep mode: Typical supply current I <sub>DD</sub> versus  |                      |                   |
| 0       | temperature for different system clock frequencies         |                      |                   |
|         | (all peripherals disabled)                                 |                      |                   |
| Fig 8.  | High-current source output driver: Typical                 |                      |                   |
| U       | HIGH-level output voltage V <sub>OH</sub> versus           |                      |                   |
|         | HIGH-level output current I <sub>OH</sub>                  |                      |                   |
| Fig 9.  | High-current sink pins: Typical LOW-level output           |                      |                   |
| C C     | current I <sub>OL</sub> versus LOW-level output voltage    |                      |                   |
|         | V <sub>OL</sub>                                            |                      |                   |
| Fig 10. | Typical LOW-level output current I <sub>OL</sub> versus    |                      |                   |
| -       | LOW-level output voltage V <sub>OL</sub>                   |                      |                   |
| Fig 11. | Typical HIGH-level output voltage V <sub>OH</sub> versus   |                      |                   |
| -       | HIGH-level output source current I <sub>OH</sub>           |                      |                   |
| Fig 12. | Typical pull-up current Ipu versus input voltage           |                      |                   |
| -       | V <sub>1</sub>                                             |                      |                   |
| Fig 13. | Typical pull-down current Ipd versus input                 |                      |                   |
| -       | voltage V <sub>1</sub>                                     |                      |                   |
| Fig 14. | UVLO timing                                                |                      |                   |
| Fig 15. | Power supply voltage profile                               |                      |                   |
| Fig 16. | External clock timing (with an amplitude                   |                      |                   |
|         | of at least V <sub>i(RMS)</sub> = 200 mV)                  |                      |                   |
| Fig 17. | Internal IRC frequency vs. temperature                     |                      |                   |
| Fig 18. | I <sup>2</sup> C-bus pins clock timing41                   |                      |                   |
| Fig 19. | SSP master timing in SPI mode                              |                      |                   |
| Fig 20. | SSP slave timing in SPI mode                               |                      |                   |
| Fig 21. | Typical internal voltage reference output voltage.46       |                      |                   |
| EM783   | All information provided in this do                        | cument is subject to | legal disclaimers |
|         |                                                            |                      |                   |

| Table 15. | Dynamic characteristic: digital I/O pins <sup>[1]</sup> 40 |
|-----------|------------------------------------------------------------|
| Table 16. | Dynamic characteristic: $I^2C$ -bus pins <sup>[1]</sup> 40 |
| Table 17. | Dynamic characteristics of SSP pins in                     |
|           | SPI mode                                                   |
| Table 18. | BOD static characteristics <sup>[1]</sup> 44               |
| Table 19. | DAC static and dynamic characteristics 45                  |
| Table 20. | DAC sampling frequency range and power                     |
|           | consumption                                                |
| Table 21. | Internal voltage reference static and dynamic              |
|           | characteristics 45                                         |
| Table 22. | Recommended values for $C_{X1}/C_{X2}$ in oscillation      |
|           | mode (low frequency mode) 48                               |
| Table 23. | Recommended values for $C_{X1}/C_{X2}$ in oscillation      |
|           | mode (high frequency mode)                                 |
| Table 24. | Abbreviations53                                            |
| Table 25. | Revision history                                           |

| Fig 22. | Slave mode operation of the on-chip oscillator 47  |
|---------|----------------------------------------------------|
| Fig 23. | Oscillation mode of operation and external crystal |
|         | model used for $C_{X1}/C_{X2}$ evaluation          |
| Fig 24. | Standard I/O pad configuration                     |
| Fig 25. | Reset pad configuration                            |
| Fig 26. | Functional diagram of the UVLO protection and      |
|         | reset timer circuit                                |
| Fig 27. | Package outline HVQFN3351                          |
| Fig 28. | Reflow soldering of the HVQFN33(7x7) package 52    |

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

**EM783** 

## 21. Contents

| 1              | General description                           |     |
|----------------|-----------------------------------------------|-----|
| 2              | Features and benefits                         | . 1 |
| 3              | Applications                                  | . 3 |
| 4              | Ordering information                          | . 3 |
| 4.1            | Ordering options                              | . 3 |
| 5              | Block diagram                                 | . 4 |
| 6              | Pinning information                           |     |
| 6.1            | Pinning                                       |     |
| 6.2            | Pin description                               |     |
| 7              | Functional description                        | 13  |
| 7.1            | ARM Cortex-M0 processor                       |     |
| 7.2            | On-chip flash program memory                  | 13  |
| 7.3            | On-chip EEPROM data memory                    |     |
| 7.4            | On-chip SRAM                                  | 13  |
| 7.5            | Memory map                                    |     |
| 7.6            | Nested Vectored Interrupt Controller (NVIC) . |     |
| 7.6.1          | Features                                      |     |
| 7.6.2          |                                               |     |
| 7.7            | IOCONFIG block                                |     |
| 7.8            | Fast general-purpose parallel I/O             |     |
| 7.8.1<br>7.9   | Features                                      |     |
| 7.9<br>7.9.1   | USART                                         | -   |
| 7.10           | SSP serial I/O controller                     |     |
| 7.10.1         | Features                                      |     |
| 7.11           | l <sup>2</sup> C-bus serial I/O controller    |     |
| 7.11.1         | Features                                      |     |
| 7.12           | Metrology engine                              |     |
| 7.12.1         | Features                                      | 18  |
| 7.13           | 10-bit DAC                                    | 18  |
| 7.13.1         | Features                                      |     |
| 7.14           | Internal voltage reference                    | 19  |
| 7.15           | General-purpose external event                |     |
|                | counter/timers                                |     |
| 7.15.1         | Features                                      |     |
| 7.16           | System tick timer                             |     |
| 7.17<br>7.17.1 | Windowed WatchDog Timer (WWDT)                |     |
| 7.17.1         | Features                                      |     |
| 7.18.1         | Crystal and internal oscillators              |     |
| 7.18.1.1       | Internal RC Oscillator (IRC)                  |     |
| 7.18.1.2       |                                               |     |
| 7.18.1.3       |                                               |     |
|                | WatchDog Oscillator (WDOsc)                   |     |
| 7.18.2         | Clock input                                   |     |
| 7.18.3         | System PLL                                    |     |
| 7.18.4         | Clock output                                  |     |
|                |                                               |     |

| 7.18.5   | Wake-up process                                   | 22              |
|----------|---------------------------------------------------|-----------------|
| 7.18.6   | Power control                                     | 22              |
| 7.18.6.1 | Sleep mode                                        | 22              |
| 7.18.6.2 |                                                   | 23              |
| 7.19     | System control                                    | 23              |
| 7.19.1   | UnderVoltage LockOut (UVLO) protection            | 23              |
| 7.19.2   | Reset                                             | 23              |
| 7.19.3   | Brownout detection                                | 24              |
| 7.19.4   | Code security (Code Read Protection - CRP)        | 24              |
| 7.19.5   | APB interface                                     | 24              |
| 7.19.6   | AHBLite                                           | 24              |
| 7.19.7   | External interrupt inputs                         | 24              |
| 7.20     | Emulation and debugging                           | 25              |
| 8        | Limiting values                                   | 25              |
| 9        | Static characteristics                            | 26              |
| 9.1      | Power consumption                                 | 29              |
| 9.2      | Peripheral power consumption                      | 31              |
| 9.3      | Electrical pin characteristics                    | 31              |
| 10       | Dynamic characteristics                           | 35              |
| 10.1     | Power supply fluctuations                         | 35              |
| 10.2     | Power supply voltage profile                      | 35              |
| 10.3     | Flash/EEPROM memory                               | 38              |
| 10.4     | External clock for oscillator in slave mode       | 38              |
| 10.5     | Internal oscillators                              | 39              |
| 10.6     | I/O pins                                          | 40              |
| 10.7     | l <sup>2</sup> C-bus                              | 40              |
| 10.8     | SSP interface                                     | 42              |
| 11       | Characteristics of analog peripherals             | 44              |
| 12       | Application information                           | 47              |
| 12.1     | XTAL input                                        | 47              |
| 12.2     | XTAL Printed-Circuit Board (PCB) layout           |                 |
|          | guidelines                                        | 48              |
| 12.3     | Standard I/O pad configuration                    | 48              |
| 12.4     | Reset pad configuration                           | 49              |
| 12.5     | UVLO protection and reset timer circuit           | 50              |
| 12.6     | Guidelines for selecting a power supply filter fe | or              |
|          | UVLO protection                                   | 50              |
| 13       | Package outline                                   | 51              |
| 14       | Soldering                                         | 52              |
| 15       | Abbreviations                                     | 53              |
| 16       | Revision history                                  | 53              |
| 17       | Legal information                                 | 54              |
| 17.1     | Data sheet status                                 | <b>54</b><br>54 |
| 17.1     | Definitions                                       | 54<br>54        |
| 17.2     | Disclaimers                                       | 54<br>54        |
| 17.3     | Trademarks                                        | 55              |
|          |                                                   | 55              |
|          |                                                   |                 |

#### continued >>

# **EM783**

#### Energy metering IC; 32 kB flash, 8 kB SRAM, 4 kB EEPROM

| 18 | Contact information 55 | ) |
|----|------------------------|---|
| 19 | Tables                 | j |
| 20 | Figures                | 1 |
| 21 | Contents 57            | , |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2014.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 17 January 2014 Document identifier: EM783