

## M21208/M21218

## SD and HD/SD-SDI Digital Video Cable Drivers

The M21208 and M21218 are high-speed, low-power, low-jitter cable drivers. They are designed to drive serial digital video data through 75 $\Omega$  coaxial cable typically used in SMPTE and DVB-ASI video applications. The M21218 cable driver is optimized for performance from 143 Mbps up to 1485 Mbps, it has selectable slew rate for SD-SDI and HD-SDI applications. The M21208 cable driver is optimized for performance from 143 Mbps up to 540 Mbps with SD-SDI slew rates.

The typical output rise/fall time of the M21218 is 100 ps for HD rates. Both devices have a typical set slew rate of 600 ps at SD rates. The default output voltage swing is compliant with SMPTE 292M, 259M and 344M using a  $750\Omega \pm 1\%$  resistor. The M21208 and M21218 are pin compatible, with the exception that the M21208 has no SD/ HD control pin. M21208/M21218 support a maximum single ended output swing of 1600 mVp-p, when configured appropriately.

Both devices are available in a small outline RoHS compliant package, which is backwards compatible with standard JEDEC SnPb processes. The M21208 is pin compatible with the GS9068/9068A devices, and the M21218 is pin compatible with the GS1528/1528A, both support 2.5V and 3.3V operation.

### **Applications**

- · Serial Routing Switchers, Production/Master Control Switchers
- Distribution Amplifiers
- Video Tape Recorders, ENG Edit decks, Cameras
- Broadcast video applications
- NLE's, MPEG Encoders/Decoders, format convertors etc.

### **Standards Compliance**

SMPTE 292M, 259M, 344M

### **Features**

- HD and SD operation (M21218)
- SD operation (M21208)
- Pin compatible to GS9068/9068A (M21208)
- Pin compatible to GS1528/1528A (M21218)
- 800 mVp-p single ended output swing (typical)
- 1600 mVp-p maximum single ended output swing
- SD/HD Slew Rate control (M21218)
- 2.5V or 3.3V supply
- Low P<sub>DISS</sub> (122 mW @ 2.5V, 144 mW @ 3.3V)
- Extended temperature range: -10 °C to 85 °C
- · RoHS package

### **Functional Block Diagram**





## **Ordering Information**

| Part Number | Data Rates Supported | Package    | Operating Temperature |
|-------------|----------------------|------------|-----------------------|
| M21208G-xx* | 143-540 Mbps         | SOIC—8 pin | -10 °C to 85 °C       |
| M21218G-xx* | 143-1485 Mbps        | SOIC—8 pin | -10 °C to 85 °C       |

<sup>\*</sup> Consult the Mindspeed price list for exact part number when ordering.

## **Revision History**

| Revision | Level   | Date          | Description                                                                                                                                                                                                   |
|----------|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В        | Release | April 2007    | Updated ordering information.  Modified text in Section 1.2.2 to indicate that RSET must be used.  SD/HD changed to pull-up in Table 1-2.  DCD figure changed in Table 2-6 and Table 2-7.                     |
| A        | Release | February 2007 | Production Release.  Combined M21208 and M21218 data sheets (21208-DSH-001-A and 21218-DSH-002-A).  Changed maximum output swing to 1600 mV.  Removed 1.8V operation.  Updated Tables 1-1, 2-2, 2-3, and 2-7. |

<sup>\*</sup> The letter "G" designator after the part number indicates that the device is RoHS-compliant. Refer to www.mindspeed.com for additional information. This device is backward compatible with existing 225 °C reflow profiles.



# **Table of Contents**

| Orae | ering i                  | mormation                                                                    |
|------|--------------------------|------------------------------------------------------------------------------|
| Revi | sion H                   | listory                                                                      |
| Tabl | e of C                   | ontentsii                                                                    |
| List | of Fig                   | uresiv                                                                       |
| List | of Tab                   | ıles                                                                         |
| 1.0  | Fund                     | tional Description                                                           |
|      | 1.1<br>1.2               | General Nomenclature                                                         |
|      |                          | 1.2.1HD-SDI and SD-SDI Slew-rate Selection11.2.2Output Amplitude Adjustment1 |
|      | 1.3                      | Pin Definitions                                                              |
| 2.0  | Prod                     | uct Specification                                                            |
|      | 2.1<br>2.2<br>2.3<br>2.4 | Absolute Maximum Ratings                                                     |
|      | 2.5                      | Package Specification                                                        |
| Appe | endix                    | 12                                                                           |
|      | A.1<br>A.2               | Glossary of Terms/Acronyms                                                   |
|      |                          | Δ 2.1 External 19                                                            |



# **List of Figures**

| Typical Input Circuit—AC Coupled                 | . 2                                                                                                |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Typical Input Circuit—DC Coupled                 | . 2                                                                                                |
| Typical Output Matching/Back-termination circuit |                                                                                                    |
| M21208 Pin Out                                   | . 5                                                                                                |
| M21218 Pin Out                                   |                                                                                                    |
| Output Symbols Definition                        | 1(                                                                                                 |
|                                                  |                                                                                                    |
|                                                  | Typical Input Circuit—DC Coupled  Typical Output Matching/Back-termination circuit  M21208 Pin Out |



# **List of Tables**

| Table 1-1. | Output Swing vs. Supply and Termination Voltage                | 1  |
|------------|----------------------------------------------------------------|----|
| Table 1-2. | Interface Pins                                                 | 4  |
| Table 1-3. | Power Pins                                                     | 4  |
| Table 1-4. | High-speed Signal Pins                                         | 4  |
| Table 2-1. | Absolute Maximum Ratings                                       | 6  |
| Table 2-2. | Recommended Operating Conditions                               | 6  |
| Table 2-3. | Power DC Electrical Specifications                             | 7  |
| Table 2-4. | CMOS Input Electrical Specifications                           | 7  |
| Table 2-5. | High-Speed Input Electrical Specifications                     |    |
| Table 2-6. | Cable Driver Output Electrical Specifications M21208 (SD only) | 8  |
| Table 2-7. | Cable Driver Output Electrical Specifications M21218 (SD/HD)   |    |
| Table A-1. | Glossary and Acronyms                                          | 12 |



# 1.0 Functional Description

#### **General Nomenclature** 1 1

Through out this data sheet, physical pins will be denoted in **BOLD** print.

#### 1.2 **Features**

#### 1.2.1 **HD-SDI and SD-SDI Slew-rate Selection**

The output slew rate of the M21218 is selectable to conform with the different SD-SDI and HD-SDI specifications. With SD/HD = Low, the high-definition (1485 Mbps) slew rate is typically 100 ps. The slew rate will vary depending on the output matching network and BNC connector used.

With SD/HD = High, for standard definition (143 to 540 Mbps) applications, the slew rate is typically 600 ps, which is compliant with SMPTE 259M and SMPTE 344M. The M21208 has no control over slew rate; this is set at the SD requirement.

#### 1.2.2 **Output Amplitude Adjustment**

For SMPTE compliance, an external 750 $\Omega$  ±1% resistor at **RSET** to **AV<sub>DD</sub>** is recommended for a swing level of 800 mV within a tolerance that is less than ±7%. The output amplitude can also be adjusted to range from 500 to 1600 mV using the following formula:

Output Swing = (600 / RSET) mVp-p [RSET in k $\Omega$ ] (in mVpp, single-ended)

The actual swing is set as a function of the IC supply voltage and external termination voltage as shown in Table 1-1. For a 2.5V minimum termination voltage, the IC can be SMPTE compliant for all supply voltages. In applications where a lossy matching or splitting networks are used, the M21208/M21218 offers additional gain for up to 1600 mV output swings, so the output after the lossy network can be SMPTE compliant. For single-supply 3.3V operation, the swing range is compatible with the GS9068/GS9068A and GS1528/1528A.

Table 1-1. Output Swing vs. Supply and Termination Voltage

| AV <sub>DD</sub> (V)                               | AV <sub>DDTERM</sub> (V)* | Maximum Swing<br>(Single-ended mVp-p) | Minimum Swing<br>(Single-ended mVp-p) |  |  |  |  |
|----------------------------------------------------|---------------------------|---------------------------------------|---------------------------------------|--|--|--|--|
| 2.5–3.3V                                           | 3.3V                      | 1200 mV                               | 500 mV                                |  |  |  |  |
| 2.5–3.3V                                           | 5.0V                      | 1600 mV                               | 500 mV                                |  |  |  |  |
| * ±5% tolerance allowed for AV <sub>DDTERM</sub> . |                           |                                       |                                       |  |  |  |  |



## 1.3 Pin Definitions

### 1.3.1 High-speed Inputs

The M21208/M21218 are designed to be operated with input signals as low as 100 mV or up to 2000 mV differential peak to peak. The M21218 requires external termination resistors to minimize high-speed reflections. The M21208 and M21218 are designed as pin compatible replacements to the GS9068/9068A and GS1528/1528A cable drivers, respectively, and the recommended input circuits are shown in Figure 1-1 and 1-2.

Figure 1-1. Typical Input Circuit—AC Coupled



Figure 1-2. Typical Input Circuit—DC Coupled





### 1.3.2 High-speed Outputs

The M21208/M21218 output buffer is an open collector buffer that is designed for typical return loss of 15dB using standard through-hole BNC connectors as typically employed with the GS9068/GS1528 series recommended back-termination and matching circuit as shown in Figure 1-3. The Output Return Loss (ORL) may be further optimized by using a different output matching network or component values and may vary with PCB layout or component selection. The output return loss of the M21208/M21218 is measured while forcing the outputs to a DC high or low state. Under normal operating conditions, the outputs of the M21208/M21218 will not be held to a static high or low state, so the measured output return loss will not represent the actual output return loss under normal operating conditions. To estimate the output return loss performance under typical operating conditions, an interpolation can be performed on the measured values for the output high condition and output low condition. The equations used for the interpolation are as follows:

RcH = RmH - (RmH - RmL) / 4 and RcL = RmL + (RmH - RmL) / 4 RcH = Corrected ORL with output high RcL = Corrected ORL with output low RmH = Measured ORL with output stuck high RmL = Measured ORL with output stuck low

Figure 1-3. Typical Output Matching/Back-termination circuit





## 1.3.3 M21208/M21218 Pin List

### Table 1-2. Interface Pins

| Pin Name                              | Function                                                                                                                                                                                                                                                                                                                           | Default | Type         |  |  |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|--|--|--|--|
| <b>SD/HD</b><br>(M21218 only)         | Input control signal to change the output slew rate.  SD/HD = High: Slow output slew rate for SD-SDI rate (143–540 Mbps).  SD/HD = Low: Fast output slew rate for HD-SDI rate (1485 Mbps) [Default].                                                                                                                               | Pull-up | I—CMOS       |  |  |  |  |
| RSET                                  | Input control signal for setting the single-ended output swing amplitude. Terminal floating results in 800 mVpp $\pm$ 15% swing. Higher output swing levels or reduced variations with a $\pm$ 1% tolerance external resistor. For 800 mVpp single-ended, a $750\Omega$ $\pm$ 1% resistor to AV <sub>DD_TERM</sub> is recommended. | -       | Analog Input |  |  |  |  |
| <b>NOTE:</b><br>Internal pull-down is | <b>NOTE:</b><br>Internal pull-down is 100 kΩ.                                                                                                                                                                                                                                                                                      |         |              |  |  |  |  |

### Table 1-3. Power Pins

| Pin Name         | Function        | Type  |
|------------------|-----------------|-------|
| AV <sub>SS</sub> | Chip Ground     | Power |
| AV <sub>DD</sub> | Positive Supply | Power |

### Table 1-4. High-speed Signal Pins

| Pin Name            | Pin Name Function                                                              |   | Туре         |
|---------------------|--------------------------------------------------------------------------------|---|--------------|
| SDI/ <del>SDI</del> | Non-inverting and Inverting serial unterminated inputs.                        | _ | I—High-speed |
| SDO/SDO             | Non-inverting and inverting serial unterminated data outputs to coaxial cable. | _ | O—High-speed |



Figure 1-4. M21208 Pin Out



Figure 1-5. M21218 Pin Out





# 2.0 Product Specification

# 2.1 Absolute Maximum Ratings

Table 2-1. Absolute Maximum Ratings

| Symbol              | Parameter                     | Minimum                | Maximum                 | Units |
|---------------------|-------------------------------|------------------------|-------------------------|-------|
| AV <sub>DD</sub>    | I/O Power                     | AV <sub>SS</sub> - 0.5 | AV <sub>SS</sub> + 3.47 | V     |
| V <sub>IOAM</sub>   | Voltage on any I/O Pin        | AV <sub>SS</sub> - 0.5 | AV <sub>DD</sub> + 0.5  | V     |
| T <sub>STORE</sub>  | Storage Temperature           | -65                    | +150                    | °C    |
| ESD <sub>HBML</sub> | Human Body Model (low-speed)  | 2000                   | _                       | V     |
| ESD <sub>HBMH</sub> | Human Body Model (high-speed) | 2000                   | _                       | V     |
| ESD <sub>CDM</sub>  | Charge Device Model           | 500                    | _                       | V     |
| NOTE:               | •                             |                        |                         |       |

<sup>1.</sup> No Damage.

# 2.2 Recommended Operating Conditions

Table 2-2. Recommended Operating Conditions

| Symbol               | Parameter                              | Notes | Minimum       | Typical | Maximum | Units |
|----------------------|----------------------------------------|-------|---------------|---------|---------|-------|
| AV <sub>DD</sub>     | Device Power                           | 1     | _             | 2.5/3.3 | _       | V     |
| AV <sub>SS</sub>     | Device Ground                          | _     | _             | 0       | _       | V     |
| T <sub>A</sub>       | Ambient Temperature                    | _     | -10           | _       | +85     | °C    |
| $\theta_{JA}$        | Junction to ambient Thermal Resistance | _     | _             | 110     | _       | °C/W  |
| AV <sub>DDTERM</sub> | 75Ω Output Termination Voltage         | _     | See Table 1-1 |         | V       |       |

### NOTE:

 <sup>±5%</sup> is allowed from nominal supply.



# 2.3 DC Electrical Specifications

Table 2-3. Power DC Electrical Specifications

| Symbol               | Parameter                                                                | Notes   | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------------------------------------------|---------|---------|---------|---------|-------|
| I <sub>DD</sub>      | Supply Current                                                           | 1, 2    | _       | 27      | _       | mA    |
| I <sub>DDTERM</sub>  | Current in external termination resistors                                | 1, 2, 3 | _       | 22      | _       | mA    |
| P <sub>DISSINT</sub> | Power dissipation (AV <sub>DD</sub> = 2.5V, AV <sub>DDTERM</sub> = 3.3V) | 1, 2, 5 | _       | 122     | _       | mW    |
| P <sub>DISSINT</sub> | Power dissipation (AV <sub>DD</sub> = 2.5V, AV <sub>DDTERM</sub> = 5.0V) | 1, 2, 5 | _       | 159     | _       | mW    |
| P <sub>DISSINT</sub> | Power dissipation (AV <sub>DD</sub> = 3.3V, AV <sub>DDTERM</sub> = 3.3V) | 1, 2, 5 | _       | 144     | _       | mW    |
| P <sub>DISSINT</sub> | Power dissipation (AV <sub>DD</sub> = 3.3V, AV <sub>DDTERM</sub> = 5.0V) | 1, 2, 5 | _       | 181     | _       | mW    |
| P <sub>DISSTOT</sub> | Power dissipation (AV <sub>DD</sub> = 2.5V, AV <sub>DDTERM</sub> = 3.3V) | 1, 2, 4 | _       | 140     | _       | mW    |
| P <sub>DISSTOT</sub> | Power dissipation (AV <sub>DD</sub> = 2.5V, AV <sub>DDTERM</sub> = 5.0V) | 1, 2, 4 | _       | 177     | _       | mW    |
| P <sub>DISSTOT</sub> | Power dissipation (AV <sub>DD</sub> = 3.3V, AV <sub>DDTERM</sub> = 3.3V) | 1, 2, 4 | _       | 162     | _       | mW    |
| P <sub>DISSTOT</sub> | Power dissipation (AV <sub>DD</sub> = 3.3V, AV <sub>DDTERM</sub> = 5.0V) | 1, 2, 4 | _       | 199     | _       | mW    |

### **NOTES:**

- 1. Recommended operating conditions—see Table 2-2.
- 2. 800 mV standard SMPTE swing, terminated as in Figure 1-3.
- 3. A portion of the power will be dissipated in the external 750 $\Omega$  termination (P<sub>EXT</sub> = V<sub>OD</sub> x I<sub>TERM</sub>).
- 4.  $P_{DISSTOT} = AV_{DD} \times I_{DD} + AV_{DDTERM} \times I_{TERM}$
- 5.  $P_{DISSINT} = P_{DISSTOT} P_{EXT}$

## 2.4 Input/Output Level Specifications

Table 2-4. CMOS Input Electrical Specifications

| Symbol          | Parameter                  | Notes | Minimum                 | Typical | Maximum                 | Units |
|-----------------|----------------------------|-------|-------------------------|---------|-------------------------|-------|
| V <sub>IH</sub> | Input Logic High Voltage   | 1     | 0.75 x AV <sub>DD</sub> | _       | AV <sub>DD</sub> + 0.3  | V     |
| V <sub>IL</sub> | Input Logic Low Voltage    | 1     | 0                       | _       | 0.25 x AV <sub>DD</sub> | V     |
| I <sub>IH</sub> | Input Current (logic High) | 1     | -100                    | _       | 100                     | μΑ    |
| I <sub>IL</sub> | Input Current (logic Low)  | 1     | -100                    |         | 100                     | μΑ    |

### **NOTES:**

1. Specified at recommended operating condition—see Table 2-2.



Table 2-5. High-Speed Input Electrical Specifications

| Symbol           | Parameter                                 | Notes   | Minimum | Typical | Maximum                | Unit |
|------------------|-------------------------------------------|---------|---------|---------|------------------------|------|
| DR <sub>IN</sub> | Input Bit Rate (M21208)                   | 1, 3    | 0       | _       | 540                    | Mbps |
| DR <sub>IN</sub> | Input Bit Rate (M21218)                   | 1, 3    | 0       | _       | 1485                   | Mbps |
| V <sub>ID</sub>  | Input Differential Voltage (peak to peak) | 1, 4, 5 | 100     | _       | 2000                   | mV   |
| V <sub>CM</sub>  | Input Common-Mode Voltage                 | 1, 2    | 1200    | $AV_DD$ | _                      | mV   |
| V <sub>IH</sub>  | Maximum Input High Voltage                | 1       | _       | _       | AV <sub>DD</sub> + 400 | mV   |
| V <sub>IL</sub>  | Minimum Input Low Voltage                 | 1       | 1200    | _       | _                      | mV   |
| R <sub>IN</sub>  | Single-ended input impedance              | 1       | _       | 13.33   | 20                     | kΩ   |

### NOTES:

- 1. Specified at recommended operation conditions—see Table 2-2.
- 2. Part is DC coupled from input to output.
- 3. Example 1200 mV<sub>pp</sub> differential = 600 mV<sub>pp</sub> for each single-ended terminal.
- 4. Minimum input level defined as error free operation at 1  $\times$  10<sup>-12</sup> BER.

Table 2-6. Cable Driver Output Electrical Specifications M21208 (SD only)

| Symbol                           | Parameter                                                                              | Notes      | Minimum | Typical | Maximum | Unit |
|----------------------------------|----------------------------------------------------------------------------------------|------------|---------|---------|---------|------|
| DR <sub>OUT</sub>                | Output Bit Rates                                                                       | 1, 5       | _       | _       | 540     | Mbps |
| t <sub>r</sub> /t <sub>f</sub>   | SD Rise/Fall Time (20–80%)                                                             | 1, 3       | 400     | 600     | 800     | ps   |
| t <sub>r</sub> /t <sub>fMM</sub> | Rise/fall mismatch                                                                     | 1, 2       | _       | 40      | 100     | ps   |
| V <sub>OD</sub>                  | Single-ended voltage swing range (sw) p-p                                              | 1, 2, 4, 5 | 500     | 800     | 1600    | mV   |
| V <sub>ODTOL</sub>               | Swing Level output variation at 800 mVp-p [RSET = $750\Omega \pm 1\%$ ] (Single-Ended) | 1, 2, 3    | -7      | _       | +7      | %    |
| V <sub>OS</sub>                  | Overshoot/Undershoot                                                                   | 1, 2       | -8      | _       | +8      | %    |
| JA0 <sub>PP</sub>                | Additive Output Jitter                                                                 | 1, 8       | _       | 40      | 60      | ps   |
| DCD                              | Duty Cycle Distortion                                                                  | 1, 2, 6, 8 | _       | 20      | 70      | ps   |
| S <sub>22</sub>                  | Output Return Loss (5 MHz to 600MHz)                                                   | 1, 2, 7    | 15      | _       | _       | dB   |

#### **NOTES:**

Entire table tested with a 400 mVp-p differential input.

- 1. Specified at recommended operating condition—see Table 2-2.
- 2. Specification verified at 800 mVpp output with 1m cable.
- 3. Rated at nominal SMPTE 800 mV output swing level (using a 750 $\Omega$  ±1% resistor at RSET).
- 4. Output stage is an open collector differential pair, actual swing dependant on IC supply voltage and external termination voltage.
- 5. Into  $75\Omega$  back termination and  $75\Omega$  load and appropriate external termination voltage.
- 6. Duty Cycle Distortion (DCD) is defined as the difference in the intrinsic jitter at the 50% voltage level and the intrinsic jitter at the rising/falling edge crossing point. If the rising/falling edge crossing point is at the 50% voltage level, then DCD = 0.
- 7. Measured under DC conditions that simulate AC coupling,  $V_T = 3.3V$ .
- B. Measured using a "1010" data pattern.



Table 2-7. Cable Driver Output Electrical Specifications M21218 (SD/HD)

| Symbol                           | Parameter                                                                                 | Notes      | Minimum | Typical | Maximum | Unit |
|----------------------------------|-------------------------------------------------------------------------------------------|------------|---------|---------|---------|------|
| DR <sub>OUT</sub>                | Output Bit Rates                                                                          | 1          | _       | _       | 1485    | Mbps |
| t <sub>r</sub> /t <sub>f</sub>   | SD Rise/Fall Time (20–80%)                                                                | 1, 3       | 400     | 600     | 800     | ps   |
|                                  | HD Rise/Fall Time (20–80%)                                                                | 1, 3       | _       | 100     | 180     | ps   |
| t <sub>r</sub> /t <sub>fMM</sub> | Rise/fall mismatch (HD Rate)                                                              | 1, 2       | _       | 10      | 30      | ps   |
|                                  | Rise/fall mismatch (SD Rate)                                                              | 1, 2       | _       | 40      | 100     | ps   |
| V <sub>OD</sub>                  | Single-ended voltage swing range (sw) p-p                                                 | 1, 2, 4, 5 | 500     | 800     | 1600    | mV   |
| V <sub>ODTOL</sub>               | Swing Level output variation at 800 mVp-p<br>[RSET = $750\Omega \pm 1\%$ ] (Single-Ended) | 1, 2, 3    | -7      | _       | +7      | %    |
| V <sub>OS</sub>                  | Overshoot/Undershoot                                                                      | 1, 2       | -8      | _       | +8      | %    |
| JA0 <sub>PP</sub>                | Additive Output Jitter (HD rate 1010 pattern)                                             | 1, 8       | _       | 20      | 30      | ps   |
|                                  | Additive Output Jitter (SD rate 1010 pattern)                                             | 1, 8       | _       | 40      | 60      | ps   |
| DCD <sub>0</sub>                 | Duty Cycle Distortion (HD Rate)                                                           | 1, 2, 6, 8 | _       | 15      | 30      | ps   |
|                                  | Duty Cycle Distortion (SD Rate)                                                           | 1, 2, 6, 8 | _       | 20      | 70      | ps   |
| S <sub>22</sub>                  | Output Return Loss (5 MHz to 1.5 GHz)                                                     | 1, 2, 7    | 15      | _       | _       | dB   |

### **NOTES:**

- 1. Entire table specified at recommended operating condition with 400 mVp-p differential input—see Table 2-2.
- 2. Specification verified at 800 mVpp output with 1m cable on MSPD test board. System results may vary.
- 3. Rated at nominal SMPTE 800 mV output swing level (using a  $750\Omega \pm 1\%$  resistor at RSET).
- 4. Output stage is an open collector differential pair, actual swing dependant on IC supply voltage and external termination voltage.
- 5. Into  $75\Omega$  back termination and  $75\Omega$  load and appropriate external termination voltage.
- 6. Duty Cycle Distortion (DCD) is defined as the difference in the intrinsic jitter at the 50% voltage level and the intrinsic jitter at the rising/falling edge crossing point. If the rising/falling edge crossing point is at the 50% voltage level, then DCD = 0.
- 7. Measured under DC conditions that simulate AC coupling,  $V_T = 3.3V$ .
- 8. Measured using a "1010" data pattern.



Figure 2-1. Output Symbols Definition





## 2.5 Package Specification

### 2.5.1 Mechanical Description

### 2.5.1.1 Package Information

The M21218 is available in a 8 pin, RoHS compliant, SOIC package. The package drawing is shown in Figure 2-2.

Figure 2-2. Package Drawing





# **Appendix**

# A.1 Glossary of Terms/Acronyms

### Table A-1. Glossary and Acronyms

DTV Digital Television

DVB Digital Video Broadcast EQ Equalizer or Equalization

HD High Definition
SD Standard Definition
SDI Serial Digital Interface

SMPTE Society of Motion Picture and Television Engineers

## A.2 Reference Documents

### A.2.1 External

Society of Motion Picture and Television Engineers

SMPTE 292M Bit—Serial Digital Interface for High-Definition Television Systems

SMPTE 259M 10—Bit 4:2:2 Component and 4f<sub>SC</sub> Composite Digital Signals—Serial Digital Interface

SMPTE 344M 540Mb/s Serial Digital Interface

DVB Digital Video Broadcast (ASI)



#### www.mindspeed.com

General Information: Telephone: (949) 579-3000 Headquarters - Newport Beach 4000 MacArthur Blvd., East Tower Newport Beach, CA 92660

© 2007 Mindspeed Technologies<sup>®</sup>. Inc. All rights reserved.

Information in this document is provided in connection with Mindspeed Technologies<sup>®</sup> ("Mindspeed<sup>®</sup>") products. These materials are provided by Mindspeed as a service to its customers and may be used for informational purposes only. Except as provided in Mindspeed's Terms and Conditions of Sale for such products or in any separate agreement related to this document, Mindspeed assumes no liability whatsoever. Mindspeed assumes no responsibility for errors or omissions in these materials. Mindspeed may make changes to specifications and product descriptions at any time, without notice. Mindspeed makes no commitment to update the information and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to its specifications and product descriptions. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document.

THESE MATERIALS ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESS OR IMPLIED, RELATING TO SALE AND/OR USE OF MINDSPEED PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, CONSEQUENTIAL OR INCIDENTAL DAMAGES, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. MINDSPEED FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. MINDSPEED SHALL NOT BE LIABLE FOR ANY SPECIAL, INDIRECT, INCIDENTAL, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS, WHICH MAY RESULT FROM THE USE OF THESE MATERIALS.

Mindspeed products are not intended for use in medical, lifesaving or life sustaining applications. Mindspeed customers using or selling Mindspeed products for use in such applications do so at their own risk and agree to fully indemnify Mindspeed for any damages resulting from such improper use or sale.