



### **General Description**

The AAT2400/2401 is a highly integrated, high efficiency white LED backlight solution for large size LCD panels used in LCD TVs. To accommodate power requirements, the solution consists of two devices, a master device (AAT2400) and a slave device (AAT2401). The devices operate from a regulated 24V DC power supply. The master device supplies a 40V rail to drive 10 series LEDs with a typical  $V_{\rm F}$  of 3.6V. 16 precision current sinks split evenly between the master and slave devices provide constant current drive for up to 160 white LEDs.

A SPI compatible interface operates up to 30MHz, allowing fast, independent digital control of each current sink. Full scale LED current is programmed from 30mA to 100mA using an external resistor. LED brightness variation is compensated by setting relative current sink magnitudes with an 8-Bit Dot Correction register for each LED current sink.

The AAT2400/2401 provides a 12-bit programmable phase delay per LED current sink that can be used to synchronize the LEDs to  $V_{\text{SYNC}}$ . Device addressing provides for up to 256 LED strings. A 12-bit programmable Gray Scale PWM brightness setting is generated via a clock from a PLL synchronized to  $V_{\text{SYNC}}$ , or from the external GSCLK pin.

The AAT2400/2401 provides fault handling and fault reporting through the interface. If LEDs are shorted on one or more strings, the current sinks will maintain operation due to the high voltage rating of the outputs. However, a fault condition will be reported on the open drain Fault pin. Similarly, if an open circuit is detected or an over-temperature condition arises, the fault is reported on the Fault pin. When a fault is reported, the nature of the fault condition can be read through the serial interface.

The AAT2400 boost converter provides an output voltage regulated by the string with the highest voltage requirement allowing a wide range of LED characteristics, while maintaining the lowest possible power dissipation. The boost switching frequency is 600kHz to allow for optimum efficiency with the smallest external filter. Alternatively, the device may be synchronized to an external clock. Current mode control provides fast response to line and load transients. Thermal protection circuitry shuts down the boost converter and the current sinks in the event of an over-temperature condition.

The AAT2400 and AAT2401 are available in Pb-free, thermally enhanced 36-pin 5x5mm TQFN packages.

### **Features**

- V<sub>IN</sub> Range: 10.8V 28V
- Integrated Boost Converter
  - V<sub>OUT(MAX)</sub>: 40V
  - I<sub>OUT(MAX)</sub>: 1.6A
- Up to 95% Efficiency
- Switching Frequency Options
  - 600 kHz
  - Sync to External Clock (optional)
- 16 LED Current Sinks up to 100mA/ch
  - ±2.5% Accuracy (60mA)
  - ±2.0% Matching (60mA)
- SPI Interface
  - Digitally Programmable Individual Channels

Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

- Up to 30MHz Clock Speed
- Read/Write Registers
- Precision PWM Digital Brightness Control
  - 12-bit Individual Gray Scale PWM Brightness
  - 12-bit Individual Channel Phase Delay
  - 8-bit Individual Current Setting (Dot Correction)
  - V<sub>SYNC</sub> Derived Internal Oscillator
- V<sub>SYNC</sub> PWM and Delay Synchronization
- Device Addressing
  - 16 Possible Address Settings
  - Up to 256 Current Sinks
- Fault Reporting
- Integrated Fault Protection
  - Open/Short LED(s)
  - Current Limit Protection
  - Over-Voltage Protection
  - Over-Temperature Protection
- Soft-Start to Minimize Inrush Current
- TQFN55-36 Low Profile Package
- -40°C to +85°C Temperature Range

### **Applications**

- · Large Size LCD TV, Panels
- White LED Backlight

Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Typical Application Circuit**



# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **AAT2400 Pin Descriptions**

| Pin #  | Symbol | Function | Description                                                                                                                                                         |  |  |  |
|--------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1      | CS5    | 0        | Output current sink 51.                                                                                                                                             |  |  |  |
| 2      | CS6    | 0        | Output current sink 61.                                                                                                                                             |  |  |  |
| 3      | CS7    | 0        | Output current sink 7 <sup>1</sup> .                                                                                                                                |  |  |  |
| 4      | CS8    | 0        | utput current sink 81.                                                                                                                                              |  |  |  |
| 5      | SGND   | GND      | rrent sink ground. Connect to GND as closely as possible to the device.                                                                                             |  |  |  |
| 6      | CS4    | 0        | utput current sink 4 <sup>1</sup> .                                                                                                                                 |  |  |  |
| 7      | CS3    | 0        | Output current sink 31.                                                                                                                                             |  |  |  |
| 8      | CS2    | 0        | Output current sink 21.                                                                                                                                             |  |  |  |
| 9      | CS1    | 0        | Output current sink 1 <sup>1</sup> .                                                                                                                                |  |  |  |
| 10     | RSET   | I        | Resistor for setting maximum current sink DC level. Connect a resistor between this pin and AGND pin.                                                               |  |  |  |
| 11     | EN     | I        | Logic high enable pin. Apply a logic high voltage after power is applied to VIN or connect to VIN through a RC time delay network to enable the device.             |  |  |  |
| 12     | FAULT  | 0        | Open drain fault signal. Pull up to logic supply with external resistor.                                                                                            |  |  |  |
| 13     | PLL    | I/O      | PLL compensation. Connect associated network between this pin and AGND.                                                                                             |  |  |  |
| 14, 32 | AGND   | GND      | Analog ground. Connect to GND with one single connection.                                                                                                           |  |  |  |
| 15     | DGND   | GND      | Digital ground. Connect to GND as closely as possible to the device.                                                                                                |  |  |  |
| 16     | VIN    | I        | IC and boost converter power supply.                                                                                                                                |  |  |  |
| 17     | VCC    | I/O      | Internally regulated power supply. Decouple with 2.2µF/6.3V capacitor to AGND.                                                                                      |  |  |  |
| 18     | VCCIO  | I/O      | Internally regulated power supply (3.3V) for SDO. Decouple with $2.2\mu F/6.3V$ capacitor to DGND.                                                                  |  |  |  |
| 19     | SDO    | 0        | SPI interface serial data output.                                                                                                                                   |  |  |  |
| 20     | COMP   | I        | Boost converter compensation. Connect external resistor and capacitor to this pin and AGND.                                                                         |  |  |  |
| 21     | CSFB   | I        | Current sink feedback. Connect to slave device CSFBO with a $10k\Omega$ pull-down resistor.                                                                         |  |  |  |
| 22     | SYNC   | I        | Connect to an external clock for synchronization Connect to PGND if not used.                                                                                       |  |  |  |
| 23     | N/C    |          | No connect                                                                                                                                                          |  |  |  |
| 24, 25 | LX     | 0        | Switching node of boost converter. Connect a $10\mu H$ inductor between this pin and VIN. Connect a Schottky diode between this pin and the boost output capacitor. |  |  |  |
| 26, 27 | PGND   | GND      | Power ground of boost converter integrated NMOS switching device. Boost output capacitor must be placed very close to this pin.                                     |  |  |  |
| 28     | ADDR1  | I        | MSB device address. Connect to VCC, GND, SDI or leave unconnected to set address.                                                                                   |  |  |  |
| 29     | ADDR0  | I        | LSB device address. Connect to VCC, GND, SDI or leave unconnected to set address.                                                                                   |  |  |  |
| 30     | VSYNC  | I        | Vertical sync. PWM operation synchronization and reset.                                                                                                             |  |  |  |
| 31     | GSCLK  | I        | PWM clock. Apply clock or connect to GND if not used.                                                                                                               |  |  |  |
| 33     | SCLK   | I        | SPI interface serial clock.                                                                                                                                         |  |  |  |
| 34     | SDI    | I        | SPI interface serial data input.                                                                                                                                    |  |  |  |
| 35     | CSB    | I        | SPI interface active low chip select.                                                                                                                               |  |  |  |
| 36     | OVP    | I        | Over-voltage protection pin. Connect resistive divider between VOUT and GND.                                                                                        |  |  |  |
| EP     |        |          | Exposed paddle. Connect to PCB GND plane. PCB paddle heat sinking should maintain acceptable junction temperature.                                                  |  |  |  |

<sup>1.</sup> Unused current sink channels must be terminated. Refer to the Channel Disable paragraph in the Application Information section of this datasheet.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **AAT2401 Pin Descriptions**

| Pin #                     | Symbol | Function | Description                                                                                                                                                  |  |  |  |
|---------------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                         | CS5    | 0        | Output current sink 51.                                                                                                                                      |  |  |  |
| 2                         | CS6    | 0        | Output current sink 61.                                                                                                                                      |  |  |  |
| 3                         | CS7    | 0        | Output current sink 71.                                                                                                                                      |  |  |  |
| 4                         | CS8    | 0        | utput current sink 81.                                                                                                                                       |  |  |  |
| 5                         | SGND   | GND      | urrent sink ground. Connect to GND as closely as possible to the device.                                                                                     |  |  |  |
| 6                         | CS4    | 0        | utput current sink 4 <sup>1</sup> .                                                                                                                          |  |  |  |
| 7                         | CS3    | 0        | Output current sink 3 <sup>1</sup> .                                                                                                                         |  |  |  |
| 8                         | CS2    | 0        | Output current sink 3                                                                                                                                        |  |  |  |
| 9                         | CS1    | 0        | Output current sink 11.                                                                                                                                      |  |  |  |
| 10                        | RSET   | I        | Resistor for setting maximum current sink DC level. Connect a resistor between this pin and AGND pin.                                                        |  |  |  |
| 11                        | EN     | I        | Logic high enable pin. Apply a logic high voltage after power is applied to the VIN. Or connect to VIN through a RC time delay network to enable the device. |  |  |  |
| 12                        | FAULT  | 0        | Open drain fault signal. Pull up to logic supply with external resistor.                                                                                     |  |  |  |
| 13                        | PLL    | I/O      | PLL compensation. Connect associated network between this pin and AGND.                                                                                      |  |  |  |
| 14, 32                    | AGND   | GND      | Analog ground. Connect to GND with one single connection.                                                                                                    |  |  |  |
| 15                        | DGND   | GND      | Digital ground. Connect to GND as closely as possible to the device.                                                                                         |  |  |  |
| 16                        | VIN    | I        | IC and boost converter power supply.                                                                                                                         |  |  |  |
| 17                        | VCC    | I/O      | Internally regulated power supply. Decouple with 2.2µF/6.3V capacitor to AGND.                                                                               |  |  |  |
| 18                        | VCCIO  | I/O      | Internally regulated power supply (3.3V) for SDO. Decouple with $2.2\mu F/6.3V$ capacitor to DGND.                                                           |  |  |  |
| 19                        | SDO    | 0        | SPI interface serial data output.                                                                                                                            |  |  |  |
| 20, 22, 24,<br>25, 26, 27 | AGND   | GND      | Connect to GND with one single connection.                                                                                                                   |  |  |  |
| 21                        | CSFBO  | О        | Current sink feedback output. Connect to master device CSFB with a $10 \text{k}\Omega$ pull-down resistor                                                    |  |  |  |
| 23                        | CSFBI  | I        | Current sense feedback input. Connect to VCC if not used.                                                                                                    |  |  |  |
| 28                        | ADDR1  | I        | MSB device address. Connect to VCC, GND, SDI or leave unconnected to set address.                                                                            |  |  |  |
| 29                        | ADDR0  | I        | LSB device address. Connect to VCC, GND, SDI or leave unconnected to set address.                                                                            |  |  |  |
| 30                        | VSYNC  | I        | Vertical sync. PWM operation synchronization and reset.                                                                                                      |  |  |  |
| 31                        | GSCLK  | I        | PWM clock. Apply clock or connect to GND if not used.                                                                                                        |  |  |  |
| 33                        | SCLK   | I        | SPI interface serial clock.                                                                                                                                  |  |  |  |
| 34                        | SDI    | I        | SPI interface serial data input.                                                                                                                             |  |  |  |
| 35                        | CSB    | I        | SPI interface active low chip select.                                                                                                                        |  |  |  |
| 36                        | OVP    | I        | Over-voltage protection pin. Connect resistive divider between VOUT and GND.                                                                                 |  |  |  |
| EP                        |        |          | Exposed paddle. Connect to PCB GND plane. PCB paddle heat sinking should maintain acceptable junction temperature.                                           |  |  |  |

<sup>1.</sup> Unused current sink channels must be terminated. Refer to the Channel Disable paragraph in the Application Information section of this datasheet.

## **AAT2400/240 I**

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Pin Configuration**



### Absolute Maximum Ratings1

 $T_A = 25^{\circ}C$  unless otherwise noted.

| Symbol                                                                                                        | Description                                                                                                                  | Value                         | Units |
|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------|
| V <sub>LX</sub>                                                                                               | LX Voltage to GND                                                                                                            | 45                            |       |
| $V_{IN,EN}$                                                                                                   | Input Voltage, EN to GND                                                                                                     | -0.3 to 30                    |       |
| V <sub>CSx</sub>                                                                                              | Output current sinks CS1 – CS16 to GND                                                                                       | -0.3 to 35                    |       |
| $V_{cc}$                                                                                                      | Low Voltage Pin to GND                                                                                                       | -0.3 to 6.0                   | V     |
| OVP, COMP, SYNC, VSYNC, GSCLK, RSET,<br>SDI, SDO, SCLK, CS B, PLL, FLAUT,<br>CSFB, CSFBi, CSFBo, ADDR0, ADDR1 | OVP, COMP, SYNC, VSYNC, GSCLK, RSET, SDI, SDO,<br>SCLK, CS B, PLL, FLAUT, CSFB, CSFBi, CSFBo, ADDRO,<br>ADDR1 Voltage to GND | -0.3 to V <sub>CC</sub> + 0.3 |       |
| I <sub>OUT</sub>                                                                                              | Maximum DC Output Current <sup>2</sup>                                                                                       | 1800                          | mA    |
| T <sub>J</sub>                                                                                                | Maximum Junction Operating temperature                                                                                       | -40 to +150                   | °C    |
| $T_LEAD$                                                                                                      | Maximum Soldering Temperature (at leads, 10 sec)                                                                             | 300                           |       |

#### Thermal Information<sup>3</sup>

| Symbol        | Description                     | Value | Units |
|---------------|---------------------------------|-------|-------|
| $\Theta_{JA}$ | Thermal Resistance <sup>4</sup> | 23    | °C/W  |
| $P_{D}$       | Maximum Power Dissipation       | 4.3   | W     |

<sup>1.</sup> Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.

<sup>2.</sup> Based on long-term current density limitation.

<sup>3.</sup> Mounted on an FR4 board.

<sup>4.</sup> Derate 23mW/°C above 25°C

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Electrical Characteristics<sup>1</sup>**

 $V_{IN}=24V;~C_{IN}=4.7\mu\text{F},~C_{OUT}=4.7\mu\text{F};~C_{VCC}=2.2\mu\text{F};~L_{1}=10\mu\text{H};~R_{SET}=10.2k\Omega~(I_{CSx}=60\text{mA});~T_{A}=-40^{\circ}\text{C}~to~85^{\circ}\text{C}~unless~otherwise~noted.}$ 

| Symbol                                  | Description                                  | Conditions                                                            | Min           | Тур  | Max  | Units |
|-----------------------------------------|----------------------------------------------|-----------------------------------------------------------------------|---------------|------|------|-------|
| Power Supp                              | ly, Current Sinks                            |                                                                       |               |      |      |       |
| $V_{IN}$                                | Input Voltage Range                          |                                                                       | 10.8          |      | 28.0 | V     |
|                                         |                                              | V <sub>IN</sub> Rising                                                |               |      | 10   | V     |
| $V_{\text{UVLO}}$                       | Under-Voltage Threshold                      | Hysteresis                                                            |               | 500  |      | mV    |
|                                         |                                              | V <sub>IN</sub> Falling                                               | 8.5           |      |      | V     |
| $V_{OUT}$                               | Output Voltage Range                         | $V_{IN} = 10.8 \text{ to } 28.0 \text{V}$                             | $V_{IN} + 3V$ |      | 40   | V     |
| $I_{Q_2400}$                            | Quiescent Current of AAT2400 (no switching)  | $I_{CSx} = 0mA$ , $V_{CSx} = 1V$                                      |               | 3    |      | mA    |
| $I_{Q_2401}$                            | Quiescent Current of AAT2401                 | $I_{CSx} = 0mA$ , $V_{CSx} = 1V$                                      |               | 5    |      | mA    |
| ${ m I}_{\sf SD}$                       | VIN Pin Shutdown Current                     | CSn = IN, EN = Logic Low; includes CSx + LX leakage current           |               | 25   |      | μA    |
| I <sub>EN_LEAKAGE</sub>                 | Enable Leakage Current                       | EN = 5V                                                               |               |      | 5    | μΑ    |
| $I_{\text{ADDR0}}$ , $I_{\text{ADDR1}}$ | Input Current to ADDR0 and ADDR1             | ADDR0 = 5V, ADDR1 = 5V                                                |               |      | 100  | μA    |
| $V_{OVP}$                               | Over-Voltage Threshold                       | V <sub>OUT</sub> Rising                                               | 1.1           | 1.2  | 1.3  | V     |
| VOVP                                    | Over-Voltage Hysteresis                      | V <sub>OUT</sub> Falling                                              |               | 100  |      | mV    |
| R <sub>DS(ON)LO</sub>                   | Low Side Switch On-Resistance                |                                                                       |               | 180  |      | mΩ    |
| $I_{LIMIT}$                             | Low Side Switch Current Limit                |                                                                       | 4.5           |      | 6.5  | Α     |
| Fosc                                    | Oscillator Frequency                         |                                                                       | 500           | 600  | 700  | kHz   |
| F <sub>SYNC</sub>                       | Sync Frequency                               |                                                                       | 300           |      | 900  | kHz   |
| $T_{SS}$                                | Soft-Start                                   | $V_{OUT} = 35V$                                                       |               | 1    |      | ms    |
| $I_{\rm CSx}$ / $I_{\rm RSET}$          | Current Set Ratio                            | $I_{CSx}/I_{RSET}$ , $V_{RSET}$ = 0.6V nom, Full Scale Dot Correction |               | 1024 |      | A/A   |
| $V_{Cx}$                                | Current Sink Voltage                         | EN = Logic High, $I_{CSx}$ = 60mA ( $R_{SET}$ = 10.2k $\Omega$ )      |               | 0.8  |      | V     |
| $I_{CSx}$                               | Current Sink Accuracy                        | $I_{CSx} = 60 \text{mA}$                                              | -2.5          |      | +2.5 | %     |
| $I_{CSx	ext{-Matching}}$                | Current Matching Between Any Sink<br>Channel | I <sub>CSx</sub> = 60mA                                               | -2            |      | +2   | %     |
| $V_{\text{Cx}(\text{SHORT})}$           | Shorted Diode(s) Detection Threshold         | I <sub>CSx</sub> = 60mA                                               |               | 3V   |      |       |
| Logic Level                             | Inputs: EN, SYNC, VSYNC, GSCLK, SD           | I, SCLK, CSB                                                          |               |      |      |       |
| $V_{I(L)}$                              | Input Logic Threshold Low                    |                                                                       |               |      | 0.4  | V     |
| $V_{I(H)}$                              | Input Logic Threshold High                   |                                                                       | 1.4           |      |      | V     |
| $V_{I(H)\_EN}$                          | Enable Logic Threshold High                  |                                                                       | 2.5           |      |      | V     |

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### Electrical Characteristics<sup>1</sup>

 $V_{IN}=24V;~C_{IN}=4.7\mu\text{F},~C_{OUT}=4.7\mu\text{F};~C_{VCC}=2.2\mu\text{F};~L_1=4.2\mu\text{H};~R_{SET}=10.2k\Omega~(I_{CSx}=60\text{mA});~T_A=-40^{\circ}\text{C}~to~85^{\circ}\text{C}~unless~otherwise~noted.}$  Typical values are at  $T_A=25^{\circ}\text{C}.$ 

| Symbol                       | Description                                | Conditions                             | Min  | Тур | Max  | Units |
|------------------------------|--------------------------------------------|----------------------------------------|------|-----|------|-------|
| Logic Level                  | Outputs: SDO, FAULT                        |                                        |      |     |      |       |
| VCCIO                        | VCC I/O Voltage Range                      | No Load                                | 2.97 | 3.3 | 3.63 | V     |
| V <sub>O(H)</sub>            | Output Logic Level High                    | $I_{SOURCE} = 4mA, V_{CCIO} = 3.3V$    | 2.4  |     |      | V     |
| V <sub>O(L)</sub>            | Output Logic Level Low                     | $I_{SINK} = -4mA$                      |      |     | 0.4  | V     |
| $V_{FAULTLOW}$               | FAULT Logic Output Low                     |                                        |      |     | 0.4  | V     |
| $I_{SINK}$                   | FAULT Logic Hi Leakage                     | $V_{FAULT} = 5.5V$                     |      |     | 1    | μΑ    |
| Interface: V                 | SYNC, GSCLK                                |                                        |      |     |      |       |
| F <sub>VSYNC</sub>           | VSYNC Maximum Frequency                    |                                        | 55   |     | 250  | Hz    |
| F <sub>GSCLK</sub>           | GSCLK Frequency                            |                                        |      | 1   |      | MHz   |
| t <sub>SETUP(SU_VS)</sub>    | Minimum VSYNC Setup Time                   | GSCLK, VSYNC                           |      | 24  |      | ns    |
| t <sub>HOLD(H_VS)</sub>      | Minimum VSYNC Hold Time                    | GSCLK, VSYNC                           |      | 24  |      | ns    |
| T <sub>GS(HI/LO_MIN)</sub>   | Minimum GSCLK Clock High/Low Time          |                                        |      | 32  |      | ns    |
| t <sub>SCLK(HI/LO_MIN)</sub> | Minimum SCLK Clock High/Low Time           |                                        |      | 32  |      | ns    |
| t <sub>VS(HI/LO_MIN)</sub>   | Minimum VSYNC Clock High/Low Time          |                                        |      | 32  |      | ns    |
|                              | ce: SDI, SDO, SCLK, CSB                    |                                        |      |     |      |       |
| F <sub>MAX</sub>             | Maximum Clock Frequency                    |                                        |      | 30  |      | MHz   |
| t <sub>SETUP(SU_SDI)</sub>   | Minimum SDI Setup Time                     | SDI, SCLK                              |      | 24  |      | ns    |
| t <sub>SETUP(SU_CS)</sub>    | Minimum CSB Setup Time                     | CSB, SDI                               |      | 24  |      | ns    |
| t <sub>HOLD(H_SDI)</sub>     | Minimum SDI Hold Time                      | SDI, SCLK                              |      | 24  |      | ns    |
| Thermal Pro                  | otection                                   |                                        |      |     |      |       |
| T <sub>J2(SD)</sub>          | T <sub>1</sub> Thermal Shutdown Threshold  | Reset Thermal Threshold                |      | 140 |      | °C    |
| T <sub>J2(HYS)</sub>         | T <sub>J</sub> Thermal Shutdown Hysteresis | CTL1 and CTL2 Registers are Reset to 0 |      | 15  |      | °C    |
| T <sub>J1(SD)</sub>          | T <sub>1</sub> Thermal Warning Threshold   | Warning Thermal Threshold              |      | 120 |      | °C    |
| T <sub>J1(HYS)</sub>         | T <sub>1</sub> Thermal Warning Hysteresis  |                                        |      | 15  |      | °C    |

Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

## **SPI Timing Diagram**



# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Typical Characteristics**













# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Typical Characteristics**

#### **Switching Frequency vs. Temperature**



Turn On (V<sub>IN</sub> = 24V; 50mA/ch)



Time (1ms/div)

Turn Off (V<sub>IN</sub> = 24V; 50mA/ch)



**UVLO Falling vs. Temperature** 



#### **UVLO Rising vs. Temperature**





Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Functional Block Diagram**

#### AAT2400 (master)



Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

#### AAT2401 (slave)



### **Functional Description**

The AAT2400 consists of a high efficiency DC/DC boost controller, an integrated slew rate controlled input disconnect MOSFET switch, and a MOSFET power switch. A high voltage rectifier, power inductor, output capacitor, feedback compensation network, and OVP resistor divider network are required to implement a DC/DC boost converter.

The AAT2400's boost controller is designed to deliver 1600mA up to 40V. It can drive a total of 16 current regulated sinks (8 from its own and 8 from AAT2401) with 10 HB white LEDs connected in series at each channel.

The maximum LED sink current can be set by an external resistor. Each current sink can be programmed through the SPI interface. Each sink allows independent control with different registers (DOT correction, Gray Scale, Delay, On/Off control configuration).

AAT2400 and AAT2401 both provide one linear regulator for VCCIO supply.

#### **Control Loop**

The AAT2400 provides the benefits of current mode control with a simple feedback loop. The device maintains exceptional DC regulation, transient response, and cycleby-cycle current limit with additional RC compensation components. The AAT2400 modulates the power MOSFET switching current in response to changes in output voltage (LED voltage). This allows the voltage loop to directly program the required inductor current in response to changes in the output load. The switching cycle initiates when the N-channel MOSFET is turned ON and current ramps up in the inductor. The ON interval is terminated when the feedback signal crossover the falling edge of the saw wave from the PWM modulator. During the OFF interval, the inductor discharges the energy (inductor ramps down) until the lower threshold, or zero inductor current, is reached. The lower current is equal to the peak current minus a preset hysteresis threshold which determines the inductor ripple current. The peak current is adjusted by the controller until the output current requirement is met. The magnitude of the feedback error signal determines the average input current. Therefore, the AAT2400 controller implements a programmed current source connected to the output capacitor and load resistor. There is no right-half plane zero, and loop stability is achieved with simple RC compensation components.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

#### Soft Start / Enable

The input disconnect switch is activated when a valid supply voltage is present and the EN/SET pin is strobed high. Slew rate control on the input disconnect switch ensures minimal inrush current as the output voltage is charged to the input voltage, prior to switching of the N-channel power MOSFET. A monotonic turn-on is guaranteed by the built-in soft-start circuitry, which eliminates output current overshoot across the full input voltage range and over all load conditions.

## **Current Limit and Over-Temperature Protection**

The switching of the N-channel MOSFET terminates when a current limit of 6.5A (max) is exceeded. This minimizes power dissipation and component stresses under overload and short-circuit conditions. Switching resumes when the current decays below the current limit. Thermal protection disables the AAT2400/AAT2401 when the internal power dissipation causes the junction temperature to reach the thermal limit threshold (140°C, nominal). When the thermal threshold is reached, the control register, CTL1 or CTL2, is reset to 00h and all current sinks are disabled. When the AAT2400's thermal threshold is reached, the boost converter is also disabled.

#### **Over-Voltage Protection**

Over-voltage protection prevents damage to the AAT2400 during open-circuit on any LED channel sinks causing high output voltage conditions. An over-voltage event is defined as a condition where the voltage on the OVP pin exceeds the over-voltage threshold limit ( $V_{\text{OVP}}=1.2V$  typical). When the voltage on the OVP pin has reached the threshold limit, the converter stops switching and the output voltage decays. Switching resumes when the voltage on the OVP pin drops below the lower hysteresis limit, maintaining an average output voltage between the upper and lower OVP thresholds multiplied by the resistor divider scaling factor.

#### **Under-Voltage Lockout**

Internal bias of all circuits is controlled via the  $V_{\text{IN}}$  input. Under-voltage lockout (UVLO) guarantees sufficient VIN bias and proper operation of all internal circuitry prior to soft start.

## **AAT2400/240 I**

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

Current Sink Control

Fach current sink has an indene

Each current sink has an independent property programmed by the following registers. The AAT2400 contains current sinks 1 through 8. The AAT2401 contains current sinks 9 through 16.

#### **Dot Correction**

Each current sink can have a separate current setting to compensate for relative LED brightness. This register has a default setting of half scale.

|     | ADDR:<br>h to 1Eh | DOTn: DOT Correction Current Setting |        |                |  |
|-----|-------------------|--------------------------------------|--------|----------------|--|
| Bit | Bit Name          | Default                              | Access | Description    |  |
| 7:0 | DOTn 7:0          | 7Fh                                  | R/W    | 8-bit DOT word |  |

**Table 1: DOT Correction Current Setting.** 

#### **Gray Scale**

Each current sink has a unique PWM duty cycle setting to provide a given brightness. The gray scale register is a 12-bit word divided into an 8-bit word and a 4-bit word. This register has a default setting of ½ scale, or 0400h. Only even register addresses are used starting from 40h to 7Eh.

| ADDR:<br>40h to 7Eh |          | GSn LSB:<br>Gray Scale Setting LSB |        |                             |
|---------------------|----------|------------------------------------|--------|-----------------------------|
| Bit                 | Bit Name | Default                            | Access | Description                 |
| 7:0                 | GSn 7:0  | 00h                                | R/W    | 8 LSBs of 12-bit<br>GS word |

**Table 2: Gray Scale Setting LSB.** 

| -   | ADDR:<br>h to 7Eh | GSn MSB:<br>Gray Scale Setting MSB |        |                             |
|-----|-------------------|------------------------------------|--------|-----------------------------|
| Bit | Bit Name          | Default                            | Access | Description                 |
| 3:0 | GSn 11:8          | 04h                                | R/W    | 4 MSBs of 12-bit<br>GS word |

Table 3: Gray Scale Setting MSB.

#### **Delay**

Each current sink has a unique delay time from the start of  $V_{\text{SYNC}}$  to when the current sink PWM cycle begins. The delay register is a 12-bit word divided into an 8-bit word

and a 4-bit word. This register has a default setting of 0. Only even register addresses are used. Starting from 80h, every other even register is programmed up to BEh.

| ADDR:<br>80h to BEh |          | DLYn LSB:<br>Delay Setting LSB |        |                             |
|---------------------|----------|--------------------------------|--------|-----------------------------|
| Bit                 | Bit Name | Default                        | Access | Description                 |
| 7:0                 | DLYn 7:0 | 00h                            | R/W    | 8 LSBs of 12-bit<br>GS word |

Table 4: Delay Setting LSB.

| 8   | ADDR:<br>0h to BEh | DLYn MSB:<br>Delay Setting MSB |        |                              |
|-----|--------------------|--------------------------------|--------|------------------------------|
| Bit | Bit Name           | Default                        | Access | Description                  |
| 3:0 | DLYn 11:8          | 00h                            | R/W    | 4 MSBs of 12-<br>bit GS word |

Table 5: Delay Setting MSB.

#### **Current Sink ON/OFF**

Each current sink can be independently enabled or disabled. In the event of an over temperature condition, this register is reset to 00h and must be reprogrammed to resume operation. It has a default setting of 00h (all sinks are off).

| AD  | DR: C0h  | CTL1:<br>This Register Enables or<br>Disables Each Current Sink<br>Independently |        |                                                |  |
|-----|----------|----------------------------------------------------------------------------------|--------|------------------------------------------------|--|
| Bit | Bit Name | Default                                                                          | Access | Description                                    |  |
| 7:0 | CS8:CS1  | 00h                                                                              | R/W    | 0 = current<br>sink OFF, 1=<br>current sink ON |  |

Table 6: CTL1 Setting.

| ADDR: C2h |                 | CTL2:<br>This Register Enables or<br>Disables Each Current Sink<br>Independently |        |                                                |  |
|-----------|-----------------|----------------------------------------------------------------------------------|--------|------------------------------------------------|--|
| Bit       | <b>Bit Name</b> | Default                                                                          | Access | Description                                    |  |
| 7:0       | CS16:CS9        | 00h                                                                              | R/W    | 0 = current sink<br>OFF, 1= current<br>sink ON |  |

Table 7: CTL2 Setting.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **PWM Timing**

The PWM "on time" of a given current sink is set by the gray scale and delay registers according to the following timing diagram.  $T_{VSYNC}$  is the period of the  $V_{SYNC}$  signal, typically 1/120 Hz, or 8 1/3 ms, but  $T_{VSYNC}$  can be as short as 500 $\mu$ s. GSCLK is either derived from  $V_{SYNC}$ , where  $F_{GSCLK}$  = 4096 x  $F_{VSYNC}$ , or supplied by an external signal at the GSCLK pin.  $T_{DLY}$  is the number between 0 and 4095 of the DLY register, and is the number of GSCLK rising edges between the rising edge of  $V_{SYNC}$  and the rising edge of the PWM signal. Likewise,  $T_{PWM}$  is the number between 0 and 4095 of the GS register, and is the number of GSCLK periods of the PWM "on time". The current sink conducts during the PWM "on time" (shown high in the following

timing diagram). If  $T_{PWM}$  is not met by the end of  $T_{VSYNC}$ , the PWM on time will overflow onto the next  $T_{VSYNC}$  period. LED % Brightness =  $T_{PWM}$  /4096 x 100.

#### **Device Address Setup**

The device address is set by the two address pins, ADDR1 and ADDR0. Each address pin has four decode levels resulting in 16 possible address settings. The address is programmed by connecting ADDR1 and ADDR0 to VCC, GND, SDI, or by leaving the ADDR pin unconnected. The master and slave devices can be programmed with the same device address. The register addressing will automatically select the appropriate master/slave device for the addressed current sink.



Figure 1: PWM Timing Diagram.

| Dev | vice Address | SPI Address: Addr1 Addr0 Decoding of Address Set Resistors           |
|-----|--------------|----------------------------------------------------------------------|
| Bit | Bit Name     | Description                                                          |
| 1:0 | ADDR0        | 00: connect to VCC; 01: OPEN; 10: connect to SDI; 11: connect to GND |
| 3:2 | ADDR1        | 00: connect to VCC; 01: OPEN; 10: connect to SDI; 11: connect to GND |

**Table 8: Device Address Settings.** 

| Config | uration |   |   |   | Ві | its |   |   |   |               |
|--------|---------|---|---|---|----|-----|---|---|---|---------------|
| ADDR1  | ADDR0   | 6 | 5 | 4 | 3  | 2   | 1 | 0 | W | Address (Hex) |
| VCC    | VCC     | 1 | 0 | 1 | 0  | 0   | 0 | 0 | 0 | A0            |
| VCC    | OPEN    | 1 | 0 | 1 | 0  | 0   | 0 | 1 | 0 | A2            |
| VCC    | SDI     | 1 | 0 | 1 | 0  | 0   | 1 | 0 | 0 | A4            |
| VCC    | GND     | 1 | 0 | 1 | 0  | 0   | 1 | 1 | 0 | A6            |
| OPEN   | VCC     | 1 | 0 | 1 | 0  | 1   | 0 | 0 | 0 | A8            |
| OPEN   | OPEN    | 1 | 0 | 1 | 0  | 1   | 0 | 1 | 0 | AA            |
| OPEN   | SDI     | 1 | 0 | 1 | 0  | 1   | 1 | 0 | 0 | AC            |
| OPEN   | GND     | 1 | 0 | 1 | 0  | 1   | 1 | 1 | 0 | AE            |
| SDI    | VCC     | 1 | 0 | 1 | 1  | 0   | 0 | 0 | 0 | В0            |
| SDI    | OPEN    | 1 | 0 | 1 | 1  | 0   | 0 | 1 | 0 | B2            |
| SDI    | SDI     | 1 | 0 | 1 | 1  | 0   | 1 | 0 | 0 | B4            |
| SDI    | GND     | 1 | 0 | 1 | 1  | 0   | 1 | 1 | 0 | B6            |
| GND    | VCC     | 1 | 0 | 1 | 1  | 1   | 0 | 0 | 0 | B8            |
| GND    | OPEN    | 1 | 0 | 1 | 1  | 1   | 0 | 1 | 0 | BA            |
| GND    | SDI     | 1 | 0 | 1 | 1  | 1   | 1 | 0 | 0 | BC            |
| GND    | GND     | 1 | 0 | 1 | 1  | 1   | 1 | 1 | 0 | BE            |

**Table 9: Device Address Write Table and Configuration.** 

| Config | uration |   | Bits |   |   |   |   |   |   |               |
|--------|---------|---|------|---|---|---|---|---|---|---------------|
| ADDR1  | ADDR0   | 6 | 5    | 4 | 3 | 2 | 1 | 0 | R | Address (Hex) |
| VCC    | VCC     | 1 | 0    | 1 | 0 | 0 | 0 | 0 | 1 | A1            |
| VCC    | OPEN    | 1 | 0    | 1 | 0 | 0 | 0 | 1 | 1 | A3            |
| VCC    | SDI     | 1 | 0    | 1 | 0 | 0 | 1 | 0 | 1 | A5            |
| VCC    | GND     | 1 | 0    | 1 | 0 | 0 | 1 | 1 | 1 | A7            |
| OPEN   | VCC     | 1 | 0    | 1 | 0 | 1 | 0 | 0 | 1 | A9            |
| OPEN   | OPEN    | 1 | 0    | 1 | 0 | 1 | 0 | 1 | 1 | AB            |
| OPEN   | SDI     | 1 | 0    | 1 | 0 | 1 | 1 | 0 | 1 | AD            |
| OPEN   | GND     | 1 | 0    | 1 | 0 | 1 | 1 | 1 | 1 | AF            |
| SDI    | VCC     | 1 | 0    | 1 | 1 | 0 | 0 | 0 | 1 | B1            |
| SDI    | OPEN    | 1 | 0    | 1 | 1 | 0 | 0 | 1 | 1 | В3            |
| SDI    | SDI     | 1 | 0    | 1 | 1 | 0 | 1 | 0 | 1 | B5            |
| SDI    | GND     | 1 | 0    | 1 | 1 | 0 | 1 | 1 | 1 | В7            |
| GND    | VCC     | 1 | 0    | 1 | 1 | 1 | 0 | 0 | 1 | В9            |
| GND    | OPEN    | 1 | 0    | 1 | 1 | 1 | 0 | 1 | 1 | BB            |
| GND    | SDI     | 1 | 0    | 1 | 1 | 1 | 1 | 0 | 1 | BD            |
| GND    | GND     | 1 | 0    | 1 | 1 | 1 | 1 | 1 | 1 | BF            |

Table 10: Device Address Read Table and Configuration.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

#### **Fault Reporting**

Each device possesses fault reporting registers and a fault flag. An open or short condition on each current sink is reported in one of four fault registers. An open fault condition is only monitored for LED current sink ontimes of greater than  $10\mu s$ . An over-temperature condition is reported in one of two registers. These conditions may selectively be reported on the open drain Fault pin. Bits in separate fault reporting registers can be set or reset to enable or disable a particular fault condition.

The shorted LED fault condition is handled in a special way because of the uncertainty associated with shorted LEDs and the LED forward voltage variation. To detect a shorted LED fault in the system, all LED channels should be programmed to be conducting for at least 1ms. The fault flag will only be valid 1ms after a given LED string has begun conducting. If the fault flag becomes active, the fault registers must be read while the channels remain conducting. The fault reporting register defaults to the condition of reporting the short detect, so this register must be cleared prior to checking for shorted LEDs. Severe LED forward voltage ( $V_F$ ) mismatches between channels will also be reported as a short fault condition with the lower  $V_F$  channels indicating the fault condition.

#### **Fault Registers**

The fault registers can be read anytime during operation.

| ADD | R: E0h       | Fault1:<br>This Register Reports Fault<br>Conditions And High Voltage CS Pins |   |                                      |  |  |
|-----|--------------|-------------------------------------------------------------------------------|---|--------------------------------------|--|--|
| Bit | Bit<br>Name  | Default Access                                                                |   | Description                          |  |  |
| 1:0 | CS1<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 3:2 | CS2<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 5:4 | CS3<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 7:6 | CS4<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |

Table 11: Fault1 Register Settings.

|     | DDR:<br>E2h  |         | s Registe | ult2:<br>r Reports Fault<br>igh Voltage CS Pins |
|-----|--------------|---------|-----------|-------------------------------------------------|
| Bit | Bit<br>Name  | Default | Access    | Description                                     |
| 1:0 | CS5<br>Fault | 00h     | R         | 00: no fault, 01: open,<br>10: short            |
| 3:2 | CS6<br>Fault | 00h     | R         | 00: no fault, 01: open,<br>10: short            |
| 5:4 | CS7<br>Fault | 00h     | R         | 00: no fault, 01: open,<br>10: short            |
| 7:6 | CS8<br>Fault | 00h     | R         | 00: no fault, 01: open,<br>10: short            |

Table 12: Fault2 Register Settings.

|     | DDR:<br>E4h   | Fault3:<br>This Register Reports Fault<br>Conditions And High Voltage CS Pins |   |                                      |  |  |
|-----|---------------|-------------------------------------------------------------------------------|---|--------------------------------------|--|--|
| Bit | Bit<br>Name   | Default Access                                                                |   | Description                          |  |  |
| 1:0 | CS9<br>Fault  | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 3:2 | CS10<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 5:4 | CS11<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |
| 7:6 | CS12<br>Fault | 00h                                                                           | R | 00: no fault, 01: open,<br>10: short |  |  |

Table 13: Fault3 Register Settings.

| ADE | DR: E6h       | Fault4:<br>This Register Reports Fault<br>Conditions and High Voltage CS Pins |        |                                      |  |  |
|-----|---------------|-------------------------------------------------------------------------------|--------|--------------------------------------|--|--|
| Bit | Bit<br>Name   | Default                                                                       | Access | Description                          |  |  |
| 1:0 | CS13<br>Fault | 00h                                                                           | R      | 00: no fault, 01: open,<br>10: short |  |  |
| 3:2 | CS14<br>Fault | 00h                                                                           | R      | 00: no fault, 01: open,<br>10: short |  |  |
| 5:4 | CS15<br>Fault | 00h                                                                           | R      | 00: no fault, 01: open,<br>10: short |  |  |
| 7:6 | CS16<br>Fault | 00h                                                                           | R      | 00: no fault, 01: open,<br>10: short |  |  |

Table 14: Fault4 Register Settings.

## **AAT2400/240 I**

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

#### **Temperature Fault Conditions**

Two thermal limits are reported in each AAT2400/2401 device. The first thermal limit serves as a warning that the device is heating up. When this condition is reported, the system can compensate by lowering the current levels of the current sinks. The second thermal limit is the maximum temperature allowed. When this temperature is reached, the control registers are reset to 0 which disables all current sinks. In addition, the boost converter in the master device is disabled. To resume operation, the control registers must be reset, and all of the configuration registers must be reprogrammed, since data retention at the maximum temperature is not guaranteed.

|     | DDR:<br>E8h | OTMP1: Reports the Temperature Condition of the Master IC (CS8 to CS1) |     |                                                                                                            |  |
|-----|-------------|------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------|--|
| Bit | Bit<br>Name | Default Access                                                         |     | Description                                                                                                |  |
| 1:0 | OTMP 1      | 00h                                                                    | R   | 00: Tj < T1<br>01: T1 < Tj < T2<br>11: T2 < Tj                                                             |  |
| 2   | Config      | 0h                                                                     | R/W | 0: Report T1 and T2<br>Thermal Limits on<br>Fault pin<br>1: Report only T2 Ther-<br>mal Limit on Fault pin |  |

Table 15: OTMP1 Settings.

|     | DDR:<br>EAh | OTMP2: Reports the Temperature Condition of the Slave IC (CS16 to CS9) |     |                                                                                                            |  |  |
|-----|-------------|------------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Bit<br>Name | Default Access                                                         |     | Description                                                                                                |  |  |
| 1:0 | OTMP 2      | 00h                                                                    | R   | 00: Tj < T1<br>01: T1 < Tj < T2<br>11: T2 < Tj                                                             |  |  |
| 2   | Config      | 0h                                                                     | R/W | 0: Report T1 and T2<br>Thermal Limits on<br>Fault pin<br>1: Report only T2 Ther-<br>mal Limit on Fault pin |  |  |

Table 16: OTMP2 Settings.

### **Fault Reporting Registers**

Each individual sink's fault reporting can be configured to the following cases: LED string becomes open, LED string becomes short completely, reporting both or report none. To turn this feature off, set two bits to '11'. Setting the two bits to '01' and '10' means reporting short condition only or reporting open condition only accordingly. To report both faulty conditions, set the two bits to '00'.

| ΑI  | DDR: F0h        | Fault Reporting 1:<br>Individual Sink Fault Reporting |        |                                                                                            |  |  |
|-----|-----------------|-------------------------------------------------------|--------|--------------------------------------------------------------------------------------------|--|--|
| Bit | <b>Bit Name</b> | Default                                               | Access | Description                                                                                |  |  |
| 1:0 | CS1 Fault       | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 3:2 | CS2 Fault       | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 5:4 | CS3 Fault       | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 7:6 | CS4 Fault       | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |

Table 17: Fault Reporting Register 1 Settings.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

| ΑI  | DDR: F2h  | Fault Reporting 2:<br>Individual Sink Fault Reporting |        |                                                                                            |  |  |
|-----|-----------|-------------------------------------------------------|--------|--------------------------------------------------------------------------------------------|--|--|
| Bit | Bit Name  | Default                                               | Access | Description                                                                                |  |  |
| 1:0 | CS5 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 3:2 | CS6 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 5:4 | CS7 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |
| 7:6 | CS8 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |

Table 18: Fault Reporting Register 2 Settings.

| AE  | DDR: F4h   | Fault Reporting 3:<br>Individual Sink Fault Reporting |        |                                                                                            |  |  |  |
|-----|------------|-------------------------------------------------------|--------|--------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Name   | Default                                               | Access | Description                                                                                |  |  |  |
| 1:0 | CS9 Fault  | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 3:2 | CS10 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 5:4 | CS11 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 7:6 | CS12 Fault | 10h                                                   | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |

Table 19: Fault Reporting Register 3 Settings.

| ΑE  | DDR: F6h   | Fault Reporting 4:<br>Individual Sink Fault Reportin |        |                                                                                            |  |  |  |
|-----|------------|------------------------------------------------------|--------|--------------------------------------------------------------------------------------------|--|--|--|
| Bit | Bit Name   | Default                                              | Access | Description                                                                                |  |  |  |
| 1:0 | CS13 Fault | 10h                                                  | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 3:2 | CS14 Fault | 10h                                                  | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 5:4 | CS15 Fault | 10h                                                  | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |
| 7:6 | CS16 Fault | 10h                                                  | R/W    | 00: report both;<br>01: report short<br>only; 10: report<br>open only; 11:<br>report none. |  |  |  |

Table 20: Fault Reporting Register 4 Settings.

### **Serial Peripheral Interface (SPI)**

The serial peripheral interface is a synchronous serial interface for address and data transfer at bit rates of up to 30Mhz. It is configured in 8-bit bytes designed to interface with a standard SPI bus on many microcontrollers. Four pins are used to communicate on the SPI: SCLK (synchronous clock), CS (chip select, to signify the start of a transfer), SDI (data input to the AAT2400/2401 for write operations, latched on the rising edge of SCLK), and SDO (data output from the AAT2400/2401 for read operations, presented on the falling edge of SCLK).

Data and address are always sent MSB first. The first 8-bit byte of a transfer is always the device address. The second byte of a transfer is always the address of the register to be written to or read from. The subsequent bytes are one or more bytes of data. The LSB (bit 0) of the device address byte contains a bit that signifies a read or a write operation. If R/W is 0, one or more write cycles occur, and if R/W is 1, one or more read cycles occur.

Multi-byte transfers are similar to single byte transfers, except that the CS pin is held low, and additional SCLK cycles are sent until the end of the burst. In multi-byte transfers, the registers are written to or read from in sequential order. After the end of the address space, the multi-byte transfer is terminated.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

#### **SPI Single-Byte Write**



#### **SPI Single-Byte Read**



#### **SPI Multi-Byte Write Transfer**



#### **SPI Multi-Byte Read Transfer**



### **Application Information**

#### **Channel Disable**

If current sink channels on either the AAT2400 or AAT2401 are not used, they must be terminated. Unused channels should have their corresponding bit in the CTL1 or CTL2 register set to zero. In applications where the AAT2400/AAT2401 pair are used, unused channels may be tied to GND or to VCC. In applications where the AAT2401 is used alone, unused channels must be tied to VCC.

#### **LED Selection**

Although the AAT2400 and 2401 are specifically designed to drive high current white LEDs, the device can also be used to drive most types of LEDs with forward voltages ranging between 2.0V and 4.7V. Since all current sinks are matched with low voltage dependence, the LED-to-LED brightness will be matched regardless of the individual LED forward voltage ( $V_{\rm F}$ ) levels. It makes the AAT2400 and 2401 a perfect combination for large LCD TV backlighting LED applications.

#### **Constant Current Setting**

The LED current is controlled by the  $R_{\text{SET}}$  resistor. For maximum accuracy, a 1% tolerance resistor is recommended. Table 21 shows the  $R_{\text{SET}}$  resistor value for AAT2400 and 2401 for various LED full-scale current levels.

$$R_{SET} = \frac{1024(A/A) \cdot 0.6V}{I_{CSx}}$$

| I <sub>CSX</sub> (mA) | R <sub>SET</sub> (kΩ) |
|-----------------------|-----------------------|
| 40                    | 15.4                  |
| 50                    | 12.3                  |
| 60                    | 10.2                  |
| 70                    | 8.76                  |
| 80                    | 7.68                  |
| 90                    | 6.81                  |
| 100                   | 6.12                  |

Table 21: Maximum LED Current and  $R_{\text{SET}}$  Resistor Values (1% Resistor Tolerance).

#### **Over-Voltage Protection**

The over-voltage protection circuit consists of a resistor network connected from the output voltage to the OVP pin (see Figure 2). This over voltage protection circuit

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

prevents damage to the device when one of the 16 channels has an open LED circuit. The rest of the channels of AAT2400 and AAT2401 continue to operate.

The resistor divider can be selected such that the overvoltage threshold occurs prior to the output reaching 45V (V\_OUT(MAX)). The value of R5 should be selected from  $10k\Omega$  to  $20k\Omega$  to minimize switching losses without degrading noise immunity.

$$R_4 = R_5 \left( \frac{V_{OUT(PROTECTION)}}{V_{OVP}} - 1 \right)$$



Figure 2: Over-Voltage Protection Circuit.

If 10 LEDs are connected in series on one channel sink, the total  $V_F$  from the WLEDs could be as high as 42V. Therefore, using R5 = 12.1k $\Omega$  and setting  $V_{\text{OUT(PROTECTION)}}$  = 45V is recommended. Selecting a 1% resistor, this results in R4 = 442k $\Omega$  (rounded to the nearest standard 1% value). It is always recommended to use the same number of WLEDs on each channel and set the appropriate over-voltage protection. Failure to do so may cause any one of the 16 sink pins to exceed the absolute maximum rating voltage and permanently damage the device in case the channel is disconnected (open circuit failure).

#### **LED Brightness Control**

The AAT2400 and 2401 uses the SPI interface to program and control LED brightness. Each channel sink current of the AAT2400 and AAT2401 can be changed successively to brighten or dim the LED string in smooth transitions (i.e. dynamic local dimming or zone dimming), giving the user complete programmability and real-time control of LED brightness to tune the picture background to a true-black and a true-white from the LED technology.

## Minimum and Maximum Practical Settings for Gray Scale and Delay Registers

When using the internally generated PLL derived PWM timebase, the stability of the frequency on  $V_{\text{SYNC}}$  defines the practical minimum and maximum settings for the gray scale and delay registers. As a rule, the minimum and maximum settings should be 4 counts away from full scale. In other words, the register settings should lie between 04h and 0FFBh. Otherwise, the natural phase delay between jitter on  $V_{\text{SYNC}}$  and the internal timebase may result in unexpected PWM timing. Gray scale set to zero, however, always results in zero on time.

#### **Selecting the Schottky Diode**

To ensure minimum forward voltage drop and no recovery, high voltage Schottky diodes are recommended for the AAT2400 boost converter. The output diode is selected to maintain acceptable efficiency and reasonable operating junction temperature under full load operating conditions. Forward voltage ( $V_F$ ) and package thermal resistance ( $\theta_{JA}$ ) are the dominant factors in selecting a diode. The diode non-repetitive peak forward surge current rating ( $I_{FSM}$ ) should be considered for high pulsed load applications.  $I_{FSM}$  rating drops with increasing conduction period.

Manufacturers' datasheets should be reviewed carefully to verify reliability under peak loading conditions. The diode's published current rating may not reflect actual operating conditions and should be used only as a comparative measure between similarly rated devices.

60V/3A rated Schottky diodes are recommended for output voltages less than 45V (total  $V_{\scriptscriptstyle F}$  and 100mA/sink application).

## Estimating Schottky Diode Power Dissipation

The switching period is divided between ON and OFF time intervals:

$$\frac{1}{F_s} = t_{ON} + t_{OFF} = D + D'$$

During the ON time, the N-channel power MOSFET is conducting and storing energy in the boost inductor. During the OFF time, the N-channel power MOSFET is

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

not conducting. Stored energy is transferred from the input battery and boost inductor to the output load through the output diode.

Duty cycle is defined as the ON time divided by the total switching interval:

$$D = \frac{t_{ON}}{t_{ON} + t_{OFF}} = t_{ON} \cdot F_{S}$$

The maximum duty cycle can be estimated from the relationship for a continuous mode boost converter. Maximum duty cycle ( $D_{MAX}$ ) is the duty cycle at minimum input voltage ( $V_{IN(MIN)}$ ):

$$D_{MAX} = \frac{V_{OUT} - V_{IN(MIN)}}{V_{OUT}}$$

The average diode current during the OFF time can be estimated:

$$I_{AVG(OFF)} = \frac{I_{OUT}}{1 - D_{MAX}}$$

The  $V_{\scriptscriptstyle F}$  of the Schottky diode can be estimated from the average current during the off time. The average diode current is equal to the output current:

$$I_{AVG(TOT)} = I_{OUT}$$

The average output current multiplied by the forward diode voltage determines the loss of the output diode:

$$P_{LOSS(DIODE)} = I_{AVG(TOT)} \cdot V_F = I_{OUT} \cdot V_F$$

For continuous LED currents, the diode junction temperature can then be estimated:

$$T_{J(DIODE)} = T_{AMB} + \theta_{JA} \cdot P_{LOSS(DIODE)}$$

External Schottky diode junction temperature should be below 110°C, and may vary depending on application and/or system guidelines. The diode  $\theta_{\text{JA}}$  can be minimized with additional metal PCB area on the cathode. However, adding additional heat-sinking metal around the anode may degrade EMI performance. The reverse leakage current of the rectifier must be considered to maintain low quiescent (input) current and high efficiency under light load. The rectifier reverse current increases dramatically at elevated temperatures.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

| Manufacturer | Part Number | Rated Foward<br>Current (A) | Rated Voltage<br>(V) | Thermal Resistance,<br>θ <sub>JA</sub> , (°C/W) | Case |
|--------------|-------------|-----------------------------|----------------------|-------------------------------------------------|------|
| Diode, Inc.  | B360A       | 3A                          | 60                   | 100                                             | SMA  |
| ON Semi      | MBRD360     | 3A                          | 60                   | 80                                              | DPAK |

Table 22: Typical Surface Mount Schottky Rectifiers for Various Output Loads (select T<sub>J</sub> < 110°C in Application Circuit).

#### **Selecting the Boost Inductor**

The AAT2400 controller utilizes PWM control and the switching frequency is fixed. To maintain 600kHz switching frequency and stable operation, a  $10\mu H$  inductor is recommended. Manufacturer's specifications list both the inductor DC current rating, which is a thermal limitation, and peak inductor current rating, which is determined by the saturation characteristics. Measurements at full load and high ambient temperature should be performed to ensure that the inductor does not saturate or exhibit excessive temperature rise.

The output inductor (L) is selected to avoid saturation at minimum input voltage and maximum output load conditions. Worst-case peak current occurs at minimum input voltage (maximum duty cycle) and maximum load. At high load the switching frequency is somewhat diminished, resulting in higher  $I_{\text{PEAK}}$ . Bench measurements are recommended to confirm actual  $I_{\text{PEAK}}$  and to ensure that

the inductor does not saturate at maximum LED current and minimum input supply voltage. The RMS current flowing through the boost inductor is equal to the DC plus AC ripple components. Under worst case RMS conditions, the current waveform is critically continuous. The resulting RMS calculation yields worst case inductor loss. The RMS current value should be compared against the inductor manufacturer's temperature rise, or thermal degrading, guidelines:

$$I_{RMS} = \frac{I_{PEAK}}{\sqrt{3}}$$

For a given inductor type, smaller inductor size leads to an increase in DCR winding resistance and, in most cases, increased thermal impedance. Winding resistance degrades boost converter efficiency and increases the inductor's operating temperature:

$$P_{LOSS(L)} = I_{RMS}^2 \cdot DCR$$

| Manufacturer       | Part Number           | Inductance<br>(µH) | Saturated<br>Rated Current<br>(A) | DCR<br>(mΩ) | Size (mm)<br>LxWxH | Туре               |
|--------------------|-----------------------|--------------------|-----------------------------------|-------------|--------------------|--------------------|
| Cooper<br>Bussmann | DR1040-100-R          | 10                 | 4.4                               | 26          | 10.3 x 10.5 x 4.0  | Shielded Drum Core |
| Cooper<br>Bussmann | DR1050-100-R          | 10                 | 4.58                              | 18          | 10.3 x 10.5 x 5.0  | Shielded Drum Core |
| Sumida             | CDR12D43RNP-100M      | 10                 | 6.3                               | 18          | 12.4 x 12.4 x 4.5  | Shielded Drum Core |
| Sumida             | CDR10D48MNNP-100MC    | 10                 | 5.5                               | 32          | 10.3 x 10.3 x 5.0  | Shielded Drum Core |
| Sumida             | CDRH10D43RNP-100NC    | 10                 | 5.2                               | 26.1        | 10.5 x 10.8 x 4.5  | Shielded Drum Core |
| Sumida             | CDRH105RNP-100NC      | 10                 | 4.45                              | 26          | 10.3 x 10.5 x 5.0  | Shielded Drum Core |
| TDK                | VLF10045T-100M4R3-PF  | 10                 | 4.3                               | 25          | 9.7 x 10.0 x 4.5   | Shielded Drum Core |
| TDK                | RLF12545T-100M5R1-PF  | 10                 | 6                                 | 12.4        | 12.8 x 12.5 x 4.7  | Shielded Drum Core |
| Würth Elektronik   | WE-PD Type "LS" - 100 | 10                 | 4.2                               | 25          | 12 x 12 x 4.5      | Shielded Drum Core |

Table 23: Typical Suggested Surface Mount Inductors.

## **AAT2400/240 I**

### AAT2400/2401 Input Capacitors

In general, it is good design practice to place a decoupling capacitor (input capacitor) between the IN and GND pins. An input capacitor in the range of  $2.2\mu\text{F}$  to  $10\mu\text{F}$  is recommended. A larger input capacitor in this application may be required for stability and transient response.

Multi-layer ceramic (MLC) capacitors provide small size and adequate capacitance, low parasitic equivalent series resistance (ESR) and equivalent series inductance (ESL). MLC capacitors of type X7R or X5R are good to ensure capacitance stability over the full operating temperature range.

## **Boost Converter Output Capacitor Selection**

For best performance, a low-ESR aluminum electrolytic type capacitor is suggested for use with the AAT2400 boost converter output. Other capacitor dielectric types are compatible and may be used such as Polymer cathode tantalum chip capacitors or low ESR OS-CON (organic semiconductor) capacitors. The voltage rating for a selected capacitor should exceed the greatest operating output voltage for the AAT2400 boost converter. Best engineering practices would recommend a capacitor voltage rating of two times the maximum operating voltage, although any voltage rating above the maximum operating output voltage of the boost converter is acceptable.

#### **PCB Layout Guidelines**

Boost converter performance can be adversely affected by poor layout. Possible impact includes high input and output voltage ripple, poor EMI performance, and reduced operating efficiency. Every attempt should be made to optimize the layout in order to minimize parasitic PCB effects (stray resistance, capacitance, and

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

inductance) and EMI coupling from the high frequency LX node. A suggested PCB layout for the AAT2400 boost converter is shown in Figures 4 and 7. The following PCB layout guidelines should be considered:

- Minimize the distance from Capacitor C1 and C2's negative terminals to the PGND pins. This is especially true with output capacitor C2, which conducts high di/dt current from the output diode back to the PGND pins.
- Minimize the distance between L1 to D1 and switching pin SW; minimize the size of the PCB area connected to the SW pin.
- Maintain a ground plane and connect to the IC PGND pin(s) as well as the PGND connections of CIN and COUT.
- 4. Consider additional PCB metal area on D1's cathode to maximize heat sinking capability. This may be necessary when using a diode with a high  $V_{\text{F}}$  and/or thermal resistance.
- 5. Consider additional PCB exposed area for the AAT2400 to maximize heat sinking capability. This may be necessary when using high output voltage and high current with minimum input voltage application. Connect the exposed paddle (bottom of the die) to PGND or GND. Connect AGND, DGND to SGND as close as possible to the package and maximize the heat sinking space for overall.
- 6. To maximize package thermal dissipation and power handling capacity of the AAT2400 and AAT2401 TQFN55-36 package, solder the exposed paddle of the IC onto the thermal landing of the PCB, where the thermal landing is connected to the ground plane. If heat is still an issue, multi-layer boards with dedicated ground planes are recommended. Also, adding more thermal vias on the thermal landing would help transfer heat to the PCB effectively.

| Manufacturer | Part Number        | Capacitance (µF) | Voltage Rating (V) | Temp Co.  | Case Size |
|--------------|--------------------|------------------|--------------------|-----------|-----------|
| Murata       | GRM185R60J225KE26  | 2.2              | 6.3                | X5R       | 0603      |
| Murata       | GRM188R71A225KE15  | 2.2              | 10                 | X7R       | 0603      |
| Taiyo Yuden  | JMK107BJ225KK-T    | 2.2              | 6.3                | X7R       | 0603      |
| Taiyo Yuden  | LMK107BJ225KA-T    | 2.2              | 10                 | X7R       | 0603      |
| Murata       | GRM31CR61H225KA88L | 2.2              | 50                 | X5R       | 1206      |
| TDK          | C3225X7R2A225K     | 2.2              | 100                | X5R       | 1210      |
| Murata       | GRM31CR71H475KA12L | 4.7              | 50                 | X5R       | 1206      |
| Panasonic    | EEV-HA1H2R2R       | 2.2uF            | 50V                | Elect SMD | 4x4x5.4   |
| Sanyo        | 50CE4R7BE          | 2.2uF            | 50V                | Elect SMD | 4x4x5.4   |

**Table 24: Typical Suggested Surface Mount Capacitors.** 



Figure 3: AAT2400 and AAT2401 DB1 Evaluation Board Schematic.



Figure 4: AAT2400 and AAT2401 Evaluation Board Top Side Layout.



Figure 5: AAT2400 and AAT2401 Evaluation Board Middle-1 Layer Layout.



Figure 6: AAT2400 and AAT2401 Evaluation Board Middle-2 Layer Layout.



Figure 7: AAT2400 and AAT2401 Evaluation Board Bottom Side Layout.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Evaluation Board Component Lists**

| Component | Part Number          | Description                                                                                   | Manufacturer        |
|-----------|----------------------|-----------------------------------------------------------------------------------------------|---------------------|
| U1        | AAT2400IIH           | 8 channel white LED driver with current and timing control (Master); 36 pin, 5x5 TQFN package | Skyworks            |
| R1        | Chip Resistor        | 6.04kΩ, 1%, 1/4W; 0603                                                                        | Vishay              |
| R2        | Chip Resistor        | 2kΩ, 1%, 1/4W; 0603                                                                           | Vishay              |
| R3, R5    | Chip Resistor        | 12.1kΩ, 1%, 1/4W; 0603                                                                        | Vishay              |
| R4        | Chip Resistor        | 442kΩ, 1%, 1/4W; 0603                                                                         | Vishay              |
| R6        | Chip Resistor        | 2kΩ, 5%, 1/4W; 0603                                                                           | Vishay              |
| C1        | GRM31CR71H475K       | 4.7μF, ±10%, 50V, X7R, 1206, 1.6mm                                                            | Murata              |
| C2, C3    | GRM185R60J225KE26    | 2.2μF, ±10%, 6.3V, X5R, 0603, 0.5mm                                                           | Murata              |
| C4        | GRM155R71H183KA12D   | 18nF, ±10%, 50V, X7R, 0402, 0.5mm                                                             | Murata              |
| C5        | GRM188R71A684KA61D   | 0.68μF, ±10%, 10V, X7R, 0603, 0.8mm                                                           | Murata              |
| C6        | GRM188R60J106M       | 10μF, ±10%, 6.3V, X5R, 0603, 0.8mm                                                            | Murata              |
| C7        | 50CE4R7BE            | 4.7μF 50V Aluminum Electrolytic Capacitor                                                     | Sanyo               |
| L1        | RLF12545T-100M5R1-PF | Shield Drum Core, 10μH, 6A, 12.4mΩ                                                            | TDK                 |
| D1        | MBRD360G             | 3.0A, 60V, SMA Schottky Barrier Rectifier                                                     | On-Semi             |
| D2        | LTST-C190CKT         | Red LED; 0603                                                                                 | Lite-On Inc.        |
| JTAG1     | HRP10H-ND            | Low profile 5x2 Con. Header, 2.54mm                                                           | Assmann             |
| JP1 - JP7 | PRPN401PAEN          | Conn. Header, 2.54mm zip                                                                      | Sullins Electronics |

Table 23: AAT2400 Evaluation Board Component Listing.

| Component | Part Number        | Description                                                                                  | Manufacturer |
|-----------|--------------------|----------------------------------------------------------------------------------------------|--------------|
| U2        | AAT2401IIH         | 8 channel white LED driver with current and timing control (Slave); 36 pin, 5x5 TQFN package | Skyworks     |
| R7        | Chip Resistor      | 6.04kΩ, 1%, 1/4W; 0603                                                                       | Vishay       |
| R8        | Chip Resistor      | 12kΩ, 1%, 1/4W; 0603                                                                         | Vishay       |
| R9        | Chip Resistor      | 2kΩ, 5%, 1/4W; 0603                                                                          | Vishay       |
| R10       | Chip Resistor      | 10kΩ, 5%, 1/4W; 0603                                                                         | Vishay       |
| C8        | GRM31CR71H475K     | 4.7μF, ±10%, 50V, X7R, 1206, 1.6mm                                                           | MuRata       |
| C9, C10   | GRM185R60J225KE26  | 2.2μF, ±10%, 6.3V, X5R, 0603, 0.5mm                                                          | MuRata       |
| C11       | GRM188R71A684KA61D | 0.68uF, ±10%, 10V, X7R, 0603, 0.8mm                                                          | MuRata       |
| C12       | GRM188R60J106M     | 10μF, ±10%, 6.3V, X5R, 0603, 0.8mm                                                           | MuRata       |
| D3        | LTST-C190CKT       | Red LED; 0603                                                                                | Lite-On Inc. |
| JTAG2     | HRP10H-ND          | Low profile 5x2 Conn. Header, 2.54mm                                                         | Assmann      |

Table 24: AAT2401 Evaluation Board Component Listing.

| Component | Part#         | Description               | Manufacturer        |  |
|-----------|---------------|---------------------------|---------------------|--|
| LED       | SSC-ZWT715    | 60mA LCD Backlighting LED | Seoul Semiconductor |  |
| Cable     | H3CCS1006G-ND | Double Ended Socket Cable | Assmann             |  |

Table 25: Component Listing for LED Board.

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Register Summary Table**

| Name     | Addr | Default | D7    | D6    | D5    | D4    | D3     | D2     | D1    | D0    |
|----------|------|---------|-------|-------|-------|-------|--------|--------|-------|-------|
| DOT1     | 00h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT2     | 02h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT3     | 04h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT4     | 04H  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT5     | 08h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT6     | 0Ah  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT7     | 0Ch  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT8     | 0Eh  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT9     | 10h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT10    | 12h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT11    | 14h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT12    | 16h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT13    | 18h  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT14    | 1Ah  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT15    | 1Ch  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| DOT16    | 1Eh  | 7Fh     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS1 LSB  | 40h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS1 MSB  | 42h  | 04h     | X     | X     | X     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS2 LSB  | 44h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS2 MSB  | 46h  | 04h     | X     | X     | X     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS3 LSB  | 48h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS3 MSB  | 4Ah  | 04h     | X     | X     | X     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS4 LSB  | 4Ch  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS4 MSB  | 4Eh  | 04h     | X     | X     | X     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS5 LSB  | 50h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS5 MSB  | 52h  | 04h     | X     | X     | X     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS6 LSB  | 54h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS6 MSB  | 56h  | 04h     | Х     | х     | х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS7 LSB  | 58h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS7 MSB  | 5Ah  | 04h     | Х     | х     | Х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS8 LSB  | 5Ch  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS8 MSB  | 5Eh  | 04h     | Х     | Х     | ×     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS9 LSB  | 60h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS9 MSB  | 62h  | 04h     | Х     | Х     | ×     | X     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS10 LSB | 64h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS10 MSB | 66h  | 04h     | Х     | Х     | ×     | ×     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS11 LSB | 68h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS11 MSB | 6Ah  | 04h     | Х     | Х     | ×     | х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS12 LSB | 6Ch  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS12 MSB | 6Eh  | 04h     | Х     | х     | X     | х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS13 LSB | 70h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS13 MSB | 72h  | 04h     | Х     | Х     | Х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS14 LSB | 74h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS14 MSB | 76h  | 04h     | Х     | Х     | Х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS15 LSB | 78h  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS15 MSB | 7Ah  | 04h     | Х     | Х     | Х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| GS16 LSB | 7Ch  | 00h     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| GS16 MSB | 7Eh  | 04h     | Х     | Х     | Х     | Х     | Bit 11 | Bit 10 | Bit 9 | Bit 8 |

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Register Summary Table (continued)**

| Name              | Addr | Default | D7       | D6       | D5      | D4      | D3      | D2      | D1      | D0     |
|-------------------|------|---------|----------|----------|---------|---------|---------|---------|---------|--------|
| DLY1 LSB          | 80h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY1 MSB          | 82h  | 00h     | х        | х        | ×       | х       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY2 LSB          | 84h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY2 MSB          | 86h  | 00h     | х        | х        | x       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY3 LSB          | 88h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY3 MSB          | 8Ah  | 00h     | X        | x        | ×       | x       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY4 LSB          | 8Ch  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY4 MSB          | 8Eh  | 00h     | X        | X        | ×       | ×       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY5 LSB          | 90h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY5 MSB          | 92h  | 00h     | X        | X        | ×       | ×       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY6 LSB          | 94h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY6 MSB          | 96h  | 00h     | X        | X        | ×       | ×       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY7 LSB          | 98h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY7 MSB          | 9Ah  | 00h     | X        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY8 LSB          | 9Ch  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY8 MSB          | 9Eh  | 00h     | X        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY9 LSB          | A0h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY9 MSB          | A2h  | 00h     | Х        | Х        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY10 LSB         | A4h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY10 MSB         | A6h  | 00h     | Х        | х        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY11 LSB         | A8h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY11 MSB         | AAh  | 00h     | Х        | Х        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY12 LSB         | ACh  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY12 MSB         | AEh  | 00h     | Х        | X        | ×       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY13 LSB         | B0h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY13 MSB         | B2h  | 00h     | Х        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY14 LSB         | B4h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY14 MSB         | B6h  | 00h     | X        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY15 LSB         | B8h  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY15 MSB         | BAh  | 00h     | X        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| DLY16 LSB         | BCh  | 00h     | Bit 7    | Bit 6    | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0  |
| DLY16 MSB         | BEh  | 00h     | X        | X        | X       | X       | Bit 11  | Bit 10  | Bit 9   | Bit 8  |
| CTL1              | C0h  | 00h     | CS8 ON   | CS7 ON   | CS6 ON  | CS5 ON  | CS4 ON  | CS3 ON  | CS2 ON  | CS1 ON |
| CTL2              | C2h  | 00h     | CS16 ON  | CS15 ON  | CS14 ON | CS13 ON | CS12 ON | CS11 ON | CS10 ON | CS9 ON |
| Fault1            | E0h  | 00h     | CS4      | CS4      | CS3     | CS3     | CS2     | CS2     | CS1     | CS1    |
| Fault2            | E2h  | 00h     | CS8      | CS8      | CS7     | CS7     | CS6     | CS6     | CS5     | CS5    |
| Fault3            | E4h  | 00h     | CS12     | CS12     | CS11    | CS11    | CS10    | CS10    | CS9     | CS9    |
| Fault4            | E6h  | 00h     | CS16     | CS16     | CS15    | CS15    | CS14    | CS14    | CS13    | CS13   |
| OTMP1<br>OTMP2    | E8h  | 00h     | X        | X        | X       | X       | X       | config  | Bit 1   | Bit 0  |
|                   | EAh  | 00h     | X<br>CS4 | X<br>CS4 | X       | X       | X       | config  | Bit 1   | Bit 0  |
| Fault Reporting 1 | F0h  | AAh     | CS4      |          | CS3     | CS3     | CS2     | CS2     | CS1     | CS1    |
| Fault Reporting 2 | F2h  | AAh     | CS8      | CS8      | CS7     | CS7     | CS6     | CS6     | CS5     | CS5    |
| Fault Reporting 3 | F4h  | AAh     | CS12     | CS12     | CS11    | CS11    | CS10    | CS10    | CS9     | CS9    |
| Fault Reporting 4 | F6h  | AAh     | CS16     | CS16     | CS15    | CS15    | CS14    | CS14    | CS13    | CS13   |
| Test Modes        | FEh  | 00h     | TM7      | TM6      | TM5     | TM4     | TM3     | TM2     | TM1     | TM0    |

## **AAT2400/240 I**

# Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

### **Ordering Information**

| Package   | Marking <sup>1</sup> | Part Number (Tape and Reel) <sup>2</sup> |
|-----------|----------------------|------------------------------------------|
| TQFN55-36 | 7WXYY                | AAT2400IIH-T1                            |
| TQFN55-36 | 7XXYY                | AAT2401IIH-T1                            |



Skyworks Green<sup>TM</sup> products are compliant with all applicable legislation and are halogen-free. For additional information, refer to *Skyworks Definition of Green*<sup>TM</sup>, document number SQ04-0074.

### **Package Information**

#### **TQFN55-36**<sup>3</sup>



Top View



**Bottom View** 





All dimensions in millimeters.

<sup>1.</sup> XYY = assembly and date code.

<sup>2.</sup> Sample stock is generally held on part numbers listed in **BOLD**.

<sup>3.</sup> The leadless package family, which includes QFN, TQFN, DFN, TDFN, and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

## **AAT2400/240 I**

Sixteen-Channel White LED Driver Solution with Full LED Current and Timing Control

Copyright © 2012 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers sand may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDITECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.