## **AN5342K** ### Video Aperture Compensation Circuit for Colour TV #### Description The AN5342K is an integrated circuit designed for TV's video aperture compensation. It corresponds to higher resolution TV image. #### Features - Built-in aperture compensation delay circuit - Dynamic sharpness control function (brightness detection type) which contributes to compensate the detailed contours and creating a more profound, higher resolution image - Noise elimination function using the coring circuit - Coring level adjustment function. - Built-in the amplification circuit for VM (Velocity Modulation) ### Block Diagram ## ■ Absolute Maximum Ratings (Ta=25°C) | Item | Symbol | Rating | Unit | |-------------------------------|--------|------------|------| | Supply Voltage | Vcc | 11 | V | | Supply Current | Icc | 90 | mA | | Power Dissipation (Ta=70°C) | PD | 990 | mW | | Operating Ambient Temperature | Topr | -20 ~ +70 | °C | | Storage Temperature | Tstg | -55 ~ +150 | °C | ## ■ Recommended Operating Range (Ta=25°C) | Item | Symbol | Range | |--------------------------------|--------|--------------| | Operating Supply Voltage Range | Vcc | 8.1V ~ 10.8V | #### ■ Electrical Characteristics (Ta=25°C) | Item | Symbol | Condition | min. | typ. | max. | Unit | |--------------------------------------------------------|----------------------|--------------------------------------------------------------------|-------------|------|------|-------------| | Delaying Part | | | | 30. | | | | Y-signal delay time | tdl(Y) | Delay time of Y-sig. IN/OUT at DL=100ns. | 188 | 235 | 282 | nsec | | Y-signal frequency characteristics (1) | ef(Y1) | f=10MHz/f=1MHz at DL=100ns. | <u>(</u> -6 | -4 | | dB | | Y-signal frequency characteristics (2) | ef(Y2) | f=10MHz/f=1MHz at DL=65ns. | -6 | -3 | | dB | | Primary differential signal delay time | tol | DL=100ns. | 80 | 100 | 120 | nsec | | Primary differential signal delay time variation | Δtdl | Difference at delay time shifting | 28 | 35 | 42 | nsec | | Aperture Part | | 9pr 9pr | | | | <i>1</i> 0. | | Video aperture compensation max. gain | AU(L) | Output at f=2MHz and Vin=0.5Vp-p | 0.7 | 0.9 | 1.3 | Vp-p | | Video aperture compensation coring characteristics (1) | eco <sub>(L1)</sub> | Output amplitude at f=4MHz,<br>Vin=75mVp-p and V <sub>12</sub> =1V | 100 | 130 | 160 | mVp-p | | Video aperture compensation coring characteristics (2) | eco(L2) | Output amplitude at f=4MHz,<br>Vin=75mVp-p and V12=5V | <i>∵</i> | 25 | 50 | mVp-p | | Video aperture compensation secondary gain ratio | <b>ΔΑυ'</b> (ι.) | f=4MHz/f=2MHz at V12=1V,<br>Vin=0.5Vp-p | -6 | -4 | -2 | dB | | Coring Part | | | | | | | | Coring compensation signal max. gain | Aυ(s) | Input/output ratio at f=4MHz,Vin=50mVp-p | 16 | 18 | 21 | dB | | Coring compensation signal gain control (typ) | ΔΑυ(s) | Output ratio at f=4MHz,<br>Vin=50mVp-p, V3=5V→3V | -8.5 | -6 | -3.5 | dB | | Coring compensation signal coring characteristics | eco(s) | Output ratio at f=4MHz,<br>Vin=50mVp-p, V26=5V→3V | -7 | -4 | -2 | dB | | Coring compensation signal limiter characteristics | $\Delta e_{LT(S)}$ | Output ratio at f=4MHz,<br>Vin=100mVp-p, V12=5V→3V | | -5 | -3 | dB | | Coring compensation signal sharpness control | <b>ΔΑυ'</b> (s) | Output ratio at f=4MHz,<br>Vin=50mVp-p, V16=5V→3V | | -7 | -4 | dB | | DSC Part | | 110 1/10 | | | | | | DSC output voltage (1) | VLIM(DSC) | Output DC at f=4MHz,<br>Vin=27mVp-p | 2 | 3 | 4 | v | | DSC output voltage (2) | Vs(dsc) | Output DC at f=4MHz,<br>Vin=150mVp-p | 7.5 | 8.8 | | v | | DSC output voltage (3) | VL(DSC) | Output DC at f=4MHz,<br>Vin=840mVp-p | | 0.2 | 1.0 | v | | Noise reduction characteristics | Vnr | Bias voltage in pin (26) at f=4MHz, Vin=150mVp-p | | 0.2 | 1.0 | v | | VM Part | | | | | | | | VM signal max. gain | Αυ(νм) | Output amplitude at f=4MHz,<br>Vin=100mVp-p | 0.6 | 0.9 | 1.4 | Vp-p | | VM signal limiter characteristics | ΔΑυ(νм) | Output ratio at f=4MHz,<br>Vin=100mVp-p, V22=5V→3V | 2.5 | 4.0 | 5.5 | dB | | VM signal YS operating characteristics | e <sub>off(VM)</sub> | Output ratio at f=4MHz,<br>Vin=100mVp-p, V20=0V→2V | | -40 | -25 | dB | ## ■ Electrical Characteristics Design Reference Values (Ta=25°C) | Item | Symbol | Condition | min. | typ. | max. | Unit | |-----------------------------------------------------------|---------------------|-----------------------------------------------------------|------|------|------|------| | Y-signal delay time variation | $\Delta t_{DL(Y)}$ | Difference of delay time at delay time shifting | | 35 | | nsec | | Primary differential signal pulse width (1) | $\Delta t_{(DL_1)}$ | Pulse width (DL=100ns.) at 125ns. rising pulse input | | 190 | | nsec | | Primary differential signal pulse width (2) | $\Delta t_{(DL_2)}$ | Pulse width (DL=65ns.) at 125ns. rising pulse input | | 225 | | nsec | | Primary differential signal output amplitude (1) | AU(DL1) | Output amplitude (DL=100ns.) at 125ns. rising pulse input | | 0.9 | | Vp-p | | Primary differential signal output amplitude (2) | AU(DL2) | Output amplitude (DL=65ns.) at 125ns. rising pulse input | | 0.8 | | Vp-p | | Aperture compensation signal, gain at delay time shifting | ΔΑυ(L) | Output ratio at f=2MHz,<br>in=0.5Vp-p V24=0V→3V | | -3 | | dB | #### ■ Pin Descriptions | Pin No. | Pin Name | Pin No. | Pin Name | | |---------|----------------------------------------------------|---------|----------------------------------------------|--| | 1 | GND | 16 | Sharpness Control | | | 2 | DSC Input | 17 | Prior-correction Primary Differential Input | | | 3 | DSC Detection Output | 18 | Luminance Detecting | | | 4 | NC | 19 | Prior-correction Primary Differential Output | | | 5 | DSC Major Signal Gain Control | 20 | YS-Input | | | 6 | Differential Signal Bias 1 | 21 | VM Output | | | 7 | Noise Reduction Bias | 22 | VM Limiter Control | | | 8 | Differential Signal Bias 2 | 23 | VM Input | | | 9 | Post-correction Primary Differential Output | 24 | Delay Time Shifting | | | 10 | Aperture Part Bias | 25 | Y Input | | | 11 | Secondary Differential Input | 26 | Coring Part Coring Control | | | 12 | Aperture Part/Coring Part Separation Level Control | 27 | Vcc | | | 13 | VM Peaking Control | 28 | Coring Bias | | | 14 | VM Y-Output | 29 | DSC Bias | | | 15 | Y-Output | 30 | DSC Minor Signal Gain Control | | #### ■ Characteristics Curve Diagram **DSC Characteristics Circuit** #### Characteristics Curve Diagram (Continue) 0 2 3 V30 (V) 4 10M Output amplitude: 0.92Vpp Input Frequency (Hz) -15 100k 2 3 V30 (V) 0 #### ■ Application Circuit ## ■ Pin Descriptions | Pin No. | Pin Name | Pin Description | Pin Voltage | Equivalent Circuit | |---------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------| | 1 | GND | GND Pin | | <b>P</b> | | 2 | DSC IN | Input Pin to DSC (Dynamic Sharpness Control) circuit. The high frequency signal is passed through high-pass filter is input. | 2.5V | 9 Vcc<br>12.5k 10k | | 3 | DSC OUT | Detection Output Pin of DSC Circuit. The detection current is output according to the amplitude of input signal. It is smoothed to the DC with an external C. R. The gain of detail signal is dynamically controlled by this detection voltage | DC detection<br>output (0 ~ 9V) | 3<br>1k | | 4 | N.C. | No connection | | III. | | 5 | DSC L-Gain<br>Control | Gain control pin for large amplitude signal of the DSC circuit. When voltage is raised, gain is increased and operates to step down the detection output voltage of Pin 3 | DC variable range<br>(0 ~ 5V) | Vcc<br>42.5k 10k<br>47.6k 1 | | 6 | Bias 1 | Bias pin of the 1st<br>differential signal. A<br>capacitor connected<br>makes the signal<br>smooth and generates<br>DC bias | DC (3.2V) | 6 6.8k | | 7 | Y-signal Noise<br>Reduction<br>YNR | Noise detection pin of the Y-signal. The noise at V-pulse period is detected and held to a capacitor connected. YNR is turned ON/OFF when combining this pin with pin 8 | DC | Vcc 9 5000 | | 8 | Bias 2 | Bias pin of the 1st-<br>differential signal. A<br>capacitor connected<br>makes the signal smooth<br>and generates DC bias.<br>YNR is turned ON/OFF<br>when combining this pin<br>with Pin 7 | DC (2.4V) | 6.8k | | 9 | Signal Out for 2nd-Diff. | Output pin of the aperture signal. It is used for generating a 2nd-differential signal | | 100 Vcc | ## ■ Pin Descriptions (Continue) | | γ | | | | |---------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Pin No. | Pin Name | Pin Description | Pin Voltage | Equivalent Circuit | | 10 | Bias 3 | Bias pin of the aperture<br>signal. A capacitor<br>connected makes the signal<br>smooth and generates DC<br>bias | DC (3.5V) | 10 Vcc | | 11 | 2nd-Diff. Signal In | Input pin of the 2nd-<br>differential signal | 0.2 ~ 0.4Vpp | 11) 10k 125k I | | 12 | Separation Control | Controlling the level to separate large amplitude (aperture and small amplitude (detail) by the amplitude of the 1st-differential signal | DC variable range<br>(0 ~ 5V) | 00k 5.6k I | | 13 | VM Peaking<br>Control | Sharpness Control Pin of Y output for VM. When voltage is raised, the correction quantity is increased. It is a V-pulse input pin. The noise is detected at low pulse | DC | 5.6k 5.6k Vcc | | 14 | Y out (VM) | Y-signal output pin. Connect to the Y-input of Video Chroma IC. (Pin 15) Signal output for VM | 1Vpp ↑ 「 Turney T | 200 C | | 15 | Y out | is provided separately<br>(Pin 14) | | (3) 100 (1) (1) (1) (1) (1) (1) (1) (1) (1) (1) | | 16 | Sharpness<br>Control | Sharpness control pin of Y out (Pin 15). When voltage is raised, the correction quantity is increased | DC variable range<br>(0 ~ 5V) | (6)—5.6k | | 17 | 1st-Diff. Signal In | Input pin of the 1st-<br>differential signal | 0.5 ~ 1.0Vpp | Vcc o<br>17 20k I | | 18 | APL Det | Detection pin of the Y signal level | | 15k | | 19 | 1st-Diff. Signal out | Output pin of the 1st-<br>differential signal. It is<br>provided by the internal<br>delay circuit | 0.5 ~ 1.0Vpp | 19 100 Vec | | 20 | Test | Test pin for the VM circuit inspection. Earth it ordinally | Earth | 20 100 j 20k | ## ■ Pin Descriptions (Continue) | Pin No. | Pin Name | Pin Description | Pin Voltage | Equivalent Circuit | |---------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------| | 21 | VM out | VM output pin | 0.2 ~ 0.4Vpp | 21) Vec | | 22 | VM-Limiter<br>Control | Limiter control pin of the VM output. When the voltage is raised, the limiter is gradually released. | DC variable range<br>(0 ~ 5V) | 25k 1 10k | | 23 | VM In | Input pin to the Amp. for VM. High freq. signal which is passed through the HPF is input from Yout (Pin 14) by way of DL. DL is to correct the time which is delayed at Video Chroma IC. | 0.5 ~ 1.0Vpp | 23 10k 10k I | | 24 | Delay time SW | Switch the delay time of the delay circuit in the IC. The pulse width of the 1st-Dif. signal (Pin 19) is changed and at the same time, the delay time of Y-signal is switched. | (100ns)<br>3V<br>(65ns) 0V | 20k 111k 1 17k 1 | | 25 | YIn | Input pin of Y-signal. InputY-signal after Y/C separation. Sync-top peak is clamped. | 2Vpp | 25 Vcc | | 26 | Small-Signal<br>Coring Control | Controlling the coring level of detail signal (small amplitude signal). When the voltage is raised, coring is gradually released. At YNR ON, the voltage drops and coring operates. | DC variable range<br>(0 ~ 5V) | Vcc 770k 5.6k 1.5k I | | 27 | Vcc | Power Supply Pin | DC 9V | | | 28 | Small Signal<br>Coring Bias | Bias pin for coring of the detail signal (small amplitude signal). A capacitor connected makes the signal smoothed and biased. | DC 5.6V | Vec ▼ 4.7k 200 20k 4.7k 28 | | 29 | DSC-Bias | Bias pin of the DSC circuit. Bias it between 0.5V and 0.8V. | DC 0.7V | 29 200 Vcc | | 30 | DSC S-Gain<br>Control | Gain control pin for the small amplitude sig. of the DSC cct. When the voltage is raised, gain is increased so that it operates to increase the det. output voltage of Pin 3. Gain distribution is decided by combining this pin with L-Gain of Pin 5. | DC variable range<br>(0 ~ 5V) | 47.5k 10k | # Request for your special attention and precautions in using the technical information and semiconductors described in this book - (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed. - (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book. - (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances). - Consult our sales staff in advance for information on the following applications: - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body. - · Any applications other than the standard applications intended. - (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements. - (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment. - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products. - (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages. - (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company. 20080805