# Memory FRAM # 16 K (2 K $\times$ 8) Bit I<sup>2</sup>C # MB85RC16V #### **■ DESCRIPTION** The MB85RC16V is an FRAM (Ferroelectric Random Access Memory) chip in a configuration of 2,048 words $\times$ 8 bits, using the ferroelectric process and silicon gate CMOS process technologies for forming the nonvolatile memory cells. Unlike SRAM, the MB85RC16V is able to retain data without using a data backup battery. The memory cells used in the MB85RC16V have at least 10<sup>12</sup> Read/Write operation endurance per byte, which is a significant improvement over the number of read and write operations supported by other non-volatile memory products. The MB85RC16V can provide writing in one byte units because the long writing time is not required unlike Flash memory and E<sup>2</sup>PROM. Therefore, the writing completion waiting sequence like a write busy state is not required. #### **■ FEATURES** • Bit configuration : 2,048 words × 8 bits • Two-wire serial interface : Fully controllable by two ports: serial clock (SCL) and serial data (SDA). Operating frequency Read/Write endurance 1 MHz (Max) 10<sup>12</sup> times / byte Data retention : 10 years (+ 85 °C), 95 years (+ 55 °C), over 200 years (+ 35 °C) Operating power supply voltage: 3.0 V to 5.5 V • Low power consumption : Operating power supply current 90 μA (Typ @1 MHz) Standby current 5 µA (Typ) Operation ambient temperature range: − 40 °C to + 85 °C • Package : 8-pin plastic SOP (FPT-8P-M02) RoHS compliant #### **■ BLOCK DIAGRAM** ### ■ I<sup>2</sup>C (Inter-Integrated Circuit) The MB85RC16V has the two-wire serial interface; the I<sup>2</sup>C bus,and operates as a slave device. The I<sup>2</sup>C bus defines communication roles of "master" and "slave" devices, with the master side holding the authority to initiate control. Furthermore, an I<sup>2</sup>C bus connection is possible where a single master device is connected to multiple slave devices in a party-line configuration. #### • I<sup>2</sup>C Interface System Configuration Example #### ■ I<sup>2</sup>C COMMUNICATION PROTOCOL The I<sup>2</sup>C bus provides communication by two wires only, therefore, the SDA input should change while SCL is the "L" level. However, when starting and stopping the communication sequence, SDA is allowed to change while SCL is the "H" level. #### • Start Condition To start read or write operations by the I<sup>2</sup>C bus, change the SDA input from the "H" level to the "L" level while the SCL input is in the "H" level. #### • Stop Condition To stop the I<sup>2</sup>C bus communication, change the SDA input from the "L" level to the "H" level while the SCL input is in the "H" level. In the reading operation, inputting the stop condition finishes reading and enters the standby state. In the writing operation, inputting the stop condition finishes inputting the rewrite data and enters the standby state. #### • Start Condition, Stop Condition Note: At the write operation, the FRAM device does not need the programming wait time (twc) after issuing the Stop Condition. ### ■ ACKNOWLEDGE (ACK) In the I²C bus, serial data including memory address or memory information is sent and received in units of 8 bits. The acknowledge signal indicates that every 8 bits of the data is successfully sent and received. The receiver side usually outputs the "L" level every time on the 9th SCL clock after each 8 bits are successfully transmitted and received. On the transmitter side, the bus is temporarily released to Hi-Z every time on this 9th clock to allow the acknowledge signal to be received and checked. During this Hi-Z released period, the receiver side pulls the SDA line down to indicate the "L" level that the previous 8 bits communication is successfully received. In case the slave side receives Stop condition before sending or receiving the ACK "L" level, the slave side stops the operation and enters to the standby state. On the other hand, the slave side releases the bus state after sending or receiving the NACK "H" level. The master side generates Stop condition or Start condition in this released bus state. #### · Acknowledge timing overview diagram #### **■ MEMORY ADDRESS STRUCTURE** The MB85RC16V has the memory address buffer to store the 11-bit information for the memory address. As for byte write, page write and random read commands, the complete 11-bit memory address is configured by inputting the memory upper address (3 bits) and the memory lower address (8 bits), and saved to the memory address buffer. Then access to the memory is performed. As for a current address read command, the complete 11-bit memory address is configured and saved to the memory address buffer, by inputting the memory upper address (3 bits) and the memory lower address (8 bits) which has saved in the memory address buffer. Then access to the memory is performed. #### **■ DEVICE ADDRESS WORD** Following the start condition, the 8 bit device address word is input. Inputting the device address word decides whether writing or reading operation. However, the clock is always driven by the master. The device address word (8 bits) consists of a device Type code (4 bits), memory upper address code (3 bits), and a Read/Write code (1 bit). • Device Type Code (4 bits) The upper 4 bits of the device address word are a device type code that identifies the device type, and are fixed at "1010" for the MB85RC16V. • Memory Upper Address Code (3 bits) Following the device type code, the 3 bits of the memory upper address code are input. The slave address selection is not performed by the external pin setting on this device. These 3 bits are not the setting bits for the slave address, but the upper 3-bit setting bits for the memory address. • Read/Write Code (1 bit) The 8th bit of the device address word is the R/W (Read/Write) code. When the R/W code is "0" input, a write operation is enabled, and the R/W code is "1" input, a read operation is enabled for the MB85RC16V. If the device code is not "1010", the Read/Write operation is not performed and the standby state is chosen. #### Device Address Word #### **■ DATA STRUCTURE** The master inputs the device address word (8 bits) following the start condition, and then the slave outputs the Acknowledge "L" level on the 9th bit. After confirming the Acknowledge response, the sequential 8-bit memory lower address is input, to the byte write, page write and random read commands. As for the current address read command, inputting the memory lower address is not performed, and the address buffer lower 8-bit is used as the memory lower address. When inputting the memory lower address finishes, the slave outputs the Acknowledge "L" level on the 9th bit again. Afterwards, the input and the output data continue in 8-bit units, and then the Acknowledge "L" level is output for every 8-bit data. #### ■ FRAM ACKNOWLEDGE -- POLLING NOT REQUIRED The MB85RC16V performs the high speed write operations, so any waiting time for an ACK\* by the acknowledge polling does not occur. \*: In E<sup>2</sup>PROM, the Acknowledge Polling is performed as a progress check whether rewriting is executed or not. It is normal to judge by the 9th bit of Acknowledge whether rewriting is performed or not after inputting the start condition and then the device address word (8 bits) during rewriting. #### **■** WRITE PROTECT (WP) The entire memory array can be write protected by setting the WP pin to the "H" level. When the WP pin is set to the "L" level, the entire memory array will be rewritten. Reading is allowed regardless of the WP pin's "H" level or "L" level. Do not change the WP signal level during the communication period from the start condition to the stop condition. Note: The WP pin is pulled down internally to the VSS pin, therefore if the WP pin is open, the pin status is recognized as the "L" level (write enabled). #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | S 1 0 1 0 A2 A1 A0 0 A | Address<br>Low 8bits A | Write Data 8bits A Write Data | A P | |------------------------|------------------------|-------------------------------|------------------------------| | | | | [] | | | | [ | Access from master | | | | [ | Access from slave | | | | _ | | | | | [ | S Start Condition | | | | [ | P Stop Condition | | | | [ | A ACK (SDA is the "L" level) | | | | | | #### Current Address Read If the last write or read operation finishes successfully up to the end of stop condition, the memory address that was accessed last remains in the memory address buffer (the length is 11 bits). When sending this command without turning the power off, it is possible to read from the memory address n+1 which adds 1 to the total 11-bit memory address n, which consists of the memory upper address 3-bit from the device address word input and the lower 8-bit of the memory address buffer. If the memory address n is the last address, it is possible to read with rolling over to the head of the memory address (000H). The current address (address that the memory address buffer indicates) is undefined immediately after turning the power on. #### Random Read The one byte of data from the memory address saved in the memory address buffer can be read out synchronously to SCL by specifying the address in the same way as for a write, and then issuing another start condition and sending the Device Address Word (R/W "1" input). Setting values for the first and the second memory upper address codes should be the same (an example is shown in below). The final NACK (SDA is the "H" level) is issued by the receiver that receives the data. In this case, this bit is issued by the master side. #### Sequential Read Data can be received continuously following the Device address word (R/W "1" input) after specifying the address in the same way as for Random Read. If the read reaches the end of address, the read address automatically rolls over to the first memory address (000H) and keeps reading. #### ■ SOFTWARE RESET SEQUENCE OR COMMAND RETRY In case the malfunction has occurred after power on, the master side stopped the I<sup>2</sup>C communication during processing, or unexpected malfunction has occurred, execute the following (1) software recovery sequence just before each command, or (2) retry command just after failure of each command. #### (1) Software Reset Sequence Since the slave side may be outputting "L" level, do not force to drive "H" level, when the master side drives the SDA port. This is for preventing a bus conflict. The additional hardware is not necessary for this software reset sequence. #### (2) Command Retry Command retry is useful to recover from failure response during I<sup>2</sup>C communication. #### ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Rating | | | | |-------------------------------|-----------------|-------------|----------------------------|------|--| | raiailletei | Symbol | Min | Max | Unit | | | Power supply voltage* | V <sub>DD</sub> | - 0.5 | + 6.0 | V | | | Input voltage* | Vin | - 0.5 | $V_{DD} + 0.5 \ (\le 6.0)$ | V | | | Output voltage* | Vouт | - 0.5 | $V_{DD} + 0.5 \ (\le 6.0)$ | V | | | Operation ambient temperature | TA | <b>- 40</b> | + 85 | °C | | | Storage temperature | Тѕтс | <b>– 55</b> | + 125 | °C | | <sup>\*:</sup> These parameters are based on the condition that Vss is 0 V. WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### ■ RECOMMENDED OPERATING CONDITIONS | Doromotor | Symbol | | l lni4 | | | |-------------------------------|-----------------|---------------------|--------|---------------------|------| | Parameter | Symbol | Min | Тур | Max | Unit | | Power supply voltage* | V <sub>DD</sub> | 3.0 | _ | 5.5 | V | | "H" level input voltage* | ViH | $V_{DD} \times 0.8$ | _ | 5.5 | V | | "L" level input voltage* | VıL | Vss | _ | $V_{DD} \times 0.2$ | V | | Operation ambient temperature | TA | - 40 | _ | + 85 | °C | <sup>\*:</sup> These parameters are based on the condition that Vss is 0 V. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand. ### **■ ELECTRICAL CHARACTERISTICS** ### 1. DC Characteristics (within recommended operating conditions) | Parameter | Cumbal | Condition | Value | | | l locit | |--------------------------------|-------------|-----------------------------------------------------------------------------------------|-------|-----|-----|---------| | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | Input leakage current*1 | Iu | $V_{IN} = 0 V to V_{DD}$ | — | | 1 | μΑ | | Output leakage current*2 | <b>I</b> LO | Vout = 0 V to VDD | _ | _ | 1 | μΑ | | Operating power supply current | IDD | SCL = 400 kHz | _ | 40 | 80 | μΑ | | | IDD | SCL = 1000 kHz | _ | 90 | 130 | μΑ | | Standby current | İsb | SCL, SDA = $V_{DD}$<br>WP = 0 V or $V_{DD}$ or OPEN<br>$T_A = +25$ °C in stop condition | _ | 5 | 10 | μА | | "L" level output voltage | Vol | lol = 3 mA | — | _ | 0.4 | V | | Input resistance for WP pin | Rın | VIN = VIL (Max) | 50 | | | kΩ | | | IXIN | VIN = VIH (Min) | 1 | | | МΩ | <sup>\*1:</sup> Applicable pin: SCL,SDA <sup>\*2:</sup> Applicable pin: SDA #### 2. AC Characteristics | | | Value | | | | | | | |--------------------------------------|---------------------|--------|---------|------|------|---------|---------|------| | Parameter | Symbol | STANDA | RD MODE | FAST | MODE | FAST MO | DE PLUS | Unit | | | | Min | Max | Min | Max | Min | Max | | | SCL clock frequency | FSCL | 0 | 100 | 0 | 400 | 0 | 1000 | kHz | | Clock high time | Тнідн | 4000 | _ | 600 | _ | 400 | _ | ns | | Clock low time | T <sub>LOW</sub> | 4700 | _ | 1300 | | 600 | | ns | | SCL/SDA rising time | Tr | _ | 1000 | _ | 300 | _ | 300 | ns | | SCL/SDA falling time | Tf | | 300 | | 300 | _ | 100 | ns | | Start condition hold | THD:STA | 4000 | _ | 600 | | 250 | | ns | | Start condition setup | Tsu:sta | 4700 | | 600 | | 250 | | ns | | SDA input hold | T <sub>HD:DAT</sub> | 20 | | 20 | | 20 | | ns | | SDA input setup | Tsu:dat | 250 | _ | 100 | | 100 | | ns | | SDA output hold | TDH:DAT | 0 | | 0 | | 0 | | ns | | Stop condition setup | Тѕи:ѕто | 4000 | _ | 600 | | 250 | | ns | | SDA output access after SCL falling | Таа | _ | 3000 | | 900 | _ | 550 | ns | | Pre-charge time | Твиғ | 4700 | _ | 1300 | _ | 500 | _ | ns | | Noise suppression time (SCL and SDA) | Tsp | _ | 50 | | 50 | _ | 50 | ns | AC characteristics were measured under the following measurement conditions. Power supply voltage $\,:$ STANDARD MODE and FAST MODE $\,$ 3.0 V to 5.5 V : FAST MODE PLUS 4.5 V to 5.5 V Operation ambient temperature: - 40 °C to +85 °C Input voltage amplitude: $V_{DD} \times 0.2$ to $V_{DD} \times 0.8$ 3. AC Timing Definitions ### 4. Pin capacitance | Parameter | Symbol | Conditions | | | | Unit | |-------------------|------------------|-------------------------------------------------|-----|-----|-----|-------| | Farameter | Symbol | Conditions | Min | Тур | Max | Oilit | | I/O capacitance | C <sub>I/O</sub> | $V_{DD} = V_{IN} = V_{OUT} = 0V,$ | | _ | 15 | pF | | Input capacitance | Cin | $f = 1 \text{ MHz}, T_A = +25 ^{\circ}\text{C}$ | | | 15 | pF | ### 5. AC Test Load Circuit #### **■ POWER ON/OFF SEQUENCE** | Parameter | Symbol | Va | Unit | | |--------------------------------------------|--------|------|------|-------| | Farameter | Symbol | Min | Max | Offic | | SDA, SCL level hold time during power down | tpd | 85 | _ | ns | | SDA, SCL level hold time during power up | tpu | 85 | _ | ns | | Power supply rising time | tr | 0.5 | 50 | ms | | Power supply falling time | tf | 0.01 | 50 | ms | | Power off time | tOFF | 50 | | ms | If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed. #### **■ FRAM CHARACTERISTICS** | Item | Min | Max | Unit | Parameter | |------------------------|-------|-----|------------|-------------------------------------------------------| | Read/Write Endurance*1 | 1012 | _ | Times/byte | Operation Ambient Temperature T <sub>A</sub> = +85 °C | | | 10 | _ | | Operation Ambient Temperature T <sub>A</sub> = +85 °C | | Data Retention*2 | 95 | _ | Years | Operation Ambient Temperature T <sub>A</sub> = +55 °C | | | ≥ 200 | | | Operation Ambient Temperature T <sub>A</sub> = +35 °C | <sup>\*1:</sup> Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism. #### **■ NOTE ON USE** Data written before performing IR reflow is not guaranteed after IR reflow. <sup>\*2 :</sup> Minimun values define retention time of the first reading/writing data right after shipment, and these values are calculated by qualification results. #### **■ ESD AND LATCH-UP** | Test | DUT | Value | |---------------------------------------------------------------------|---------------------|-----------| | ESD HBM (Human Body Model)<br>JESD22-A114 compliant | | ≥ 2000 V | | ESD MM (Machine Model)<br>JESD22-A115 compliant | | ≥ 200 V | | ESD CDM (Charged Device Model)<br>JESD22-C101 compliant | | ≥ 1000 V | | Latch-Up (I-test)<br>JESD78 compliant | MB85RC16VPNF-G-JNE1 | _ | | Latch-Up (V <sub>supply</sub> overvoltage test)<br>JESD78 compliant | | _ | | Latch-Up (Current Method)<br>Proprietary method | | ≥ 300 mA | | Latch-Up (C-V Method)<br>Proprietary method | | _ | • Current method of Latch-Up Resistance Test Note: The voltage $V_{IN}$ is increased gradually and the current $I_{IN}$ of 300 mA at maximum shall flow. Confirm the latch up does not occur under $I_{IN} = \pm 300$ mA. In case the specific requirement is specified for I/O and $I_{IN}$ cannot be 300 mA, the voltage shall be increased to the level that meets the specific requirement. • C-V method of Latch-Up Resistance Test Note: Charge voltage alternately switching 1 and 2 approximately 2 sec interval. This switching process is considered as one cycle. Repeat this process 5 times. However, if the latch-up condition occurs before completing 5 times, this test must be stopped immediately. #### **■ RESTRICTED SUBSTANCES** This product complies with the regulations below (Based on current knowledge as of November 2011). - EU RoHS Directive (2002/95/EC) - China RoHS (Administration on the Control of Pollution Caused by Electronic Information Products (电子信息产品污染控制管理办法)) - Vietnam RoHS (30/2011/TT-BCT) Restricted substances in each regulation are as follows. | Substances | Threshold | Contain status* | |---------------------------------------|-----------|-----------------| | Lead and its compounds | 1,000 ppm | О | | Mercury and its compounds | 1,000 ppm | О | | Cadmium and its compounds | 100 ppm | О | | Hexavalent chromium compound | 1,000 ppm | О | | Polybrominated biphenyls (PBB) | 1,000 ppm | О | | Polybrominated diphenyl ethers (PBDE) | 1,000 ppm | О | <sup>\*:</sup> The mark of "O" shows below a threshold value. ### **■** ORDERING INFORMATION | Part number | Package | Shipping form | Minimum shipping quantity | |-------------------------|------------------------------------|-----------------------|---------------------------| | MB85RC16VPNF-G-JNE1* | 8-pin, plastic SOP<br>(FPT-8P-M02) | Tube | 1 | | MB85RC16VPNF-G-JNERE1* | 8-pin, plastic SOP<br>(FPT-8P-M02) | Embossed Carrier tape | 1500 | | MB85RC16VPNF-G-JNN1E1 | 8-pin, plastic SOP<br>(FPT-8P-M02) | Tube | 1 | | MB85RC16VPNF-G-JNN1ERE1 | 8-pin, plastic SOP<br>(FPT-8P-M02) | Embossed Carrier tape | 1500 | <sup>\*:</sup> These part numbers are not recommended to use for new design. #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | #### **■ COMMAND** #### • Byte Write If the device address word (R/W "0" input) is sent after the start condition, the slave responds with an ACK. After this ACK, write memory addresses and write data are sent in the same way, and the write ends by generating a stop condition at the end. #### • Page Write | s | 1 | 0 | 1 | 0 | A2 | A1 | Α0 | 0 | Α | Address<br>Low 8bits | A | Write<br>Data 8bits | A | Write<br>Data | A P | |---|---|---|---|---|----|----|----|---|---|----------------------|---|---------------------|---|---------------|------------------------------| | | | | | ' | | | | | , | | | | | | | | | | | | | | | | | | | | | | | Access from master | | | | | | | | | | | | | | | | | Access from slave | | | | | | | | | | | | | | | | | S Start Condition | | | | | | | | | | | | | | | | | P Stop Condition | | | | | | | | | | | | | | | | | A ACK (SDA is the "L" level) | ### 2.6 Dimensions for Containers ### (1) Dimensions for inner box | Tape width | L | W | Н | |------------|------------|-----|----| | 12, 16 | | | 40 | | 24, 32 | -<br>- 365 | 345 | 50 | | 44 | 303 | 343 | 65 | | 56 | | | 75 | (Dimensions in mm) ### (2) Dimensions for outer box | L | W | Н | |-----|-----|-----| | 415 | 400 | 315 | (Dimensions in mm) ### **■ MAJOR CHANGES IN THIS EDITION** A change on a page is indicated by a vertical line drawn on the left side of that page. | Page | Section | Change Results | |------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ■ FEATURES | Revised the Data retention 10 years (+85 °C) →10 years (+85 °C), 95 years (+55 °C), over 200 years (+35 °C) | | 11 | ■ ABSOLUTE MAXIMUM RANGES | Revised the Storage Temperature $-40 ^{\circ}\text{C} \rightarrow -55 ^{\circ}\text{C}$ | | 15 | ■ POWER ON/OFF SEQUENCE | Revised the following description: "POWER ON SEQUENCE" → "POWER ON/OFF SEQUENCE" Deleted the following description: "VDD pin is required to be rising from 0V because turning the power-on from an intermediate level may cause malfunctions, when the power is turned on." Added the following description: "If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed." | | | ■ FRAM CHARACTERISTICS | Revised the table and Note | ### FUJITSU SEMICONDUCTOR LIMITED Nomura Fudosan Shin-yokohama Bldg. 10-23, Shin-yokohama 2-Chome, Kohoku-ku Yokohama Kanagawa 222-0033, Japan Tel: +81-45-415-5858 http://jp.fujitsu.com/fsl/en/ For further information please contact: #### North and South America FUJITSU SEMICONDUCTOR AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://us.fujitsu.com/micro/ #### Europe FUJITSU SEMICONDUCTOR EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/semiconductor/ #### Korea FUJITSU SEMICONDUCTOR KOREA LTD. 902 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fsk/ #### **Asia Pacific** FUJITSU SEMICONDUCTOR ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://sg.fujitsu.com/semiconductor/ FUJITSU SEMICONDUCTOR SHANGHAI CO., LTD. 30F, Kerry Parkside, 1155 Fang Dian Road, Pudong District, Shanghai 201204, China Tel: +86-21-6146-3688 Fax: +86-21-6146-3660 http://cn.fujitsu.com/fss/ FUJITSU SEMICONDUCTOR PACIFIC ASIA LTD. 2/F, Green 18 Building, Hong Kong Science Park, Shatin, N.T., Hong Kong Tel: +852-2736-3232 Fax: +852-2314-4207 http://cn.fujitsu.com/fsp/ Specifications are subject to change without notice. For further information please contact each office. #### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU SEMICONDUCTOR device; FUJITSU SEMICONDUCTOR does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU SEMICONDUCTOR assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU SEMICONDUCTOR or any third party or does FUJITSU SEMICONDUCTOR warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU SEMICONDUCTOR assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU SEMICONDUCTOR will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions. Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws. The company names and brand names herein are the trademarks or registered trademarks of their respective owners. Edited: Sales Promotion Department