# N-Channel Depletion-Mode Vertical DMOS **FET in Single and Dual Options** #### **Features** - Very low gate threshold voltage - Designed to be source-driven - Low switching losses - Low effective output capacitance - Designed for inductive loads - Well matched for low second harmonic when driven by Supertex MD2130 ### **Applications** - Medical ultrasound beamforming - Ultrasonic array focusing transmitter - Piezoelectric transducer waveform drivers - High speed arbitrary waveform generator - Normally-on switches - Solid state relays - Constant current sources - Power supply circuits ### **General Description** The Supertex DN2625 is a low threshold depletion-mode (normallyon) transistor utilizing an advanced vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown. Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired. The DN2625DK6-G contains two MOSFETs in an 8-lead, dual pad DFN package. The DN2625K6-G in the 14-lead QFN package is not recommended for new designs, but may continue to be purchased for existing designs. ### Ordering Information | Part Number | Package Option | Packing | |------------------|----------------|-----------| | DN2625K4-G | TO-252 D-PAK | 1000/Bag | | DN2625DK6-G | 8-Lead DFN | 490/Tray | | DN2625DK6-G M932 | 8-Lead DFN | 2500/Reel | | DN2625K6-G* | 14-Lead QFN | 490/Tray | <sup>-</sup>G denotes a lead (Pb)-free / RoHS compliant package. Contact factory for Wafer / Die availablity. Devices in Wafer / Die form are lead (Pb)-free / RoHS compliant. **Absolute Maximum Ratings** ### **Product Summary** | $BV_{DSX}/BV_{DGX}$ | V <sub>GS(OFF)</sub> (max) | l <sub>DS</sub> (pulsed)<br>(V <sub>GS</sub> = 0.9V)<br>(min) | |---------------------|----------------------------|---------------------------------------------------------------| | 250V | -2.1V | 3.3A | ### **Pin Configuration** **TO-252 D-PAK** | | <i>J</i> - | |-----------------------------------|-----------------| | Parameter | Value | | Drain-to-source voltage | 250V | | Drain-to-gate voltage | 250V | | Gate-to-source voltage | ±20V | | Operating and storage temperature | -55°C to +150°C | | Soldering temperature* | 300°C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. Distance of 1.6mm from case for 10 seconds. | S1<br>G1 | 1)<br>2) | D1 | ( <u>8</u> | D1<br>D1 | |----------|----------|----|------------|----------| | S2<br>G2 | 3)<br>4) | D2 | ( <u>6</u> | D2<br>D2 | 8-Lead DFN (dual pad) (top view) (top view) ### Typical Thermal Resistance | Package | $oldsymbol{ heta}_{j_{oldsymbol{a}}}$ | |------------------------------------|---------------------------------------| | TO-252 D-PAK <sup>1</sup> | 81°C/W | | 8-Lead DFN (dual pad) <sup>2</sup> | 29°C/W | | 14-Lead QFN <sup>2</sup> | 23°C/W | - 4-layer, 1oz, 3x4inch PCB, with 20-via for drain pad. 4-layer, 1oz, 3x4inch PCB, with 12-via for drain pad. This package obsolete. For single MOSFETs use the TO-252 D-PAK (K4), for dual MOSFETs use the 8-Lead DFN (K6) (dual pad). Product Marking Packages may or may not include the following marks: Si or 1 D2625D LLLLLL YYWW AAACCC L = Lot Number YY = Year Sealed WW = Week Sealed A = Assembler ID C = Country of Origin = "Green" Packaging DN2625 LLLLLL YYWW **AAACCC** L = Lot Number YY = Year Sealed WW = Week Sealed A = Assembler ID C = Country of Origin \_= "Green" Packaging 14-Lead QFN This package is not recommended for new designs. #### **TO-252 D-PAK** ### Thermal Characteristics | Package | l <sub>D</sub><br>(continuous)¹ | I <sub>D</sub><br>(pulsed) | l <sub>DR</sub> <sup>1</sup> | DRM | |-----------------------|---------------------------------|----------------------------|------------------------------|------| | TO-252 D-PAK | 1.1A | 3.3A | 1.1A | 3.3A | | 8-Lead DFN (dual pad) | 1.1A | 3.3A | 1.1A | 3.3A | | 14-Lead QFN | 1.1A | 3.3A | 1.1A | 3.3A | 8-Lead DFN (dual pad) #### Notes: ### **Electrical Characteristics** (T<sub>A</sub> = 25°C unless otherwise specified) | Sym | Parameter | Min | Тур | Max | Units | Conditions | | | | |------------------------|-------------------------------------------------|------|-----|-------|-------|----------------------------------------------------------|--|--|--| | BV <sub>DSX</sub> | Drain-to-source breakdown voltage | 250 | - | - | V | $V_{GS} = -2.5V, I_{D} = 50\mu A$ | | | | | $BV_{DGX}$ | Drain-to-gate breakdown voltage | 250 | - | - | V | $V_{GS} = -2.5V, I_{D} = 50\mu A$ | | | | | V <sub>GS(OFF)</sub> | Gate-to-source off voltage | -1.5 | - | -2.1 | V | $V_{DS} = 15V, I_{D} = 100\mu A$ | | | | | $\Delta V_{GS(OFF)}$ | Change in V <sub>GS(OFF)</sub> with temperature | - | 1 | -4.5 | mV/°C | $V_{DS} = 15V, I_{D} = 100\mu A$ | | | | | I <sub>GSS</sub> | Gate body leakage current | - | - | 100 | nA | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | | | | Dunin to account lands are account | - | - | 1.0 | | $V_{DS} = 250V, V_{GS} = -5.0V$ | | | | | D(OFF) | Drain-to-source leakage current | - | - | 200 | μA | $V_{DS} = 250V, V_{GS} = -5.0V, T_{A} = 125^{\circ}C$ | | | | | I <sub>DSS</sub> | Saturated drain-to-source current | 1.1 | ı | ı | Α | $V_{GS} = 0V, V_{DS} = 15V$ | | | | | I <sub>DS(PULSE)</sub> | Pulsed drain-to-source current | 3.1 | 3.3 | ı | А | $V_{GS} = 0.9V$ , $V_{DS} = 15V$ (with duty cycle of 1%) | | | | | R <sub>DS(ON)</sub> | Static drain-to-source on-resistance | - | ı | 3.5 | Ω | $V_{GS} = 0V, I_{D} = 1.0A$ | | | | | $\Delta R_{DS(ON)}$ | Change in R <sub>DS(ON)</sub> with temperature | - | - | 1.1 | %/°C | $V_{GS} = 0V, I_D = 200mA$ | | | | | G <sub>FS</sub> | Forward transconductance | 100 | - | - | mmho | $V_{DS} = 10V, I_{D} = 150mA$ | | | | | C <sub>ISS</sub> | Input capacitance | - | 800 | 1000 | | V <sub>GS</sub> = -2.5V, | | | | | C <sub>oss</sub> | Common source output capacitance | - | 70 | 210 | pF | $V_{DS} = 25V$ , | | | | | C <sub>RSS</sub> | Reverse transfer capacitance | - | 18 | 70 | | f = 1.0MHz | | | | | t <sub>d(ON)</sub> | Turn-on delay time | - | - | 10 | | V <sub>DD</sub> = 25V, | | | | | t <sub>r</sub> | Rise time | - | - | 20 | no | $I_D = 150 \text{mA},$ | | | | | t <sub>d(OFF)</sub> | Turn-off delay time | - | - | 10 | ns | $\vec{R}_{GEN} = 3.0\Omega$ , | | | | | t, | Fall time | - | - | 20 | | V <sub>GS</sub> = 0v to -10V | | | | | V <sub>SD</sub> | Diode forward voltage drop | - | - | 1.8 | V | V <sub>GS</sub> = -2.5V, I <sub>SD</sub> = 150mA | | | | | $Q_{_{ m G}}$ | Total gate charge | - | - | 7.04 | | I <sub>D</sub> = 3.5A, | | | | | Q <sub>GS</sub> | Gate-to-source charge | - | 1 | 0.783 | nC | $V_{DS} = 100V,$ | | | | | $Q_{GD}$ | Gate-to-drain charge | - | - | 3.73 | | V <sub>GS</sub> = 1.5V | | | | <sup>1.</sup> $I_D$ (Continuous) is limited by max. $T_D$ # **Switching Waveforms and Test Circuit** ### **Typical Performance Curves** ### **Output Characteristics** #### **Saturation Characteristics** #### **Transfer Characteristics** ## $BV_{DSX}$ Variation With Temperature ## **Typical Performance Curves** (cont.) ### **On-Resistance vs Drain Current** ### **Transconductance vs Drain Current** # $\boldsymbol{V}_{\text{GS(OFF)}}$ and $\boldsymbol{R}_{\text{DS(ON)}}$ Variation With Temperature # 3-Lead TO-252 D-PAK Package Outline (K4) #### Note: 1. Although 4 terminal locations are shown, only 3 are functional. Lead number 2 was removed. | Symb | ool | Α | A1 | b | b2 | b3 | c2 | D | D1 | E | E1 | е | Н | L | L1 | L2 | L3 | L4 | L5 | θ | θ1 | |----------|-----|------|-------|------|------|------|------|------|-------|------|-------|-------------|------|------|-------------|-------------|------|-------|------|-----|-----| | Dimen- | MIN | .086 | .000* | .025 | .030 | .195 | .018 | .235 | .205 | .250 | .170 | | .370 | .055 | | | .035 | .025* | .045 | 00 | 00 | | sion | NOM | - | - | - | - | - | - | .240 | - | - | - | .090<br>BSC | - | .060 | .108<br>REF | .020<br>BSC | - | - | - | - | - | | (inches) | MAX | .094 | .005 | .035 | .045 | .215 | .035 | .245 | .217* | .265 | .182* | | .410 | .070 | | 200 | .050 | .040 | .060 | 10º | 15º | JEDEC Registration TO-252, Variation AA, Issue E, June 2004. \* This dimension is not specified in the JEDEC drawing. Drawings not to scale. Supertex Doc. #: DSPD-3TO252K4, Version E041309. # 8-Lead DFN Package Outline (K6) 5.00x5.00mm body, 0.90mm height (max), 1.27mm pitch (dual pad) #### Notes: - A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. - 2. Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present. - 3. The inner tip of the lead may be either rounded or square. | Symbo | ol | Α | A1 | А3 | b | D | D2 | E | E2 | е | K1 | L | L1 | θ | |----------------|-----|------|------|-------------|------|------|------|------|------|-------------|-------------|------|------|-----| | | MIN | 0.80 | 0.00 | | 0.35 | 4.90 | 1.93 | 4.90 | 1.90 | | | 0.40 | 0.00 | 0° | | Dimension (mm) | NOM | 0.85 | - | 0.20<br>REF | 0.40 | 5.00 | 2.03 | 5.00 | 2.00 | 1.27<br>BSC | 0.40<br>REF | 0.50 | - | - | | () | MAX | 0.90 | 0.05 | '\=' | 0.45 | 5.10 | 2.13 | 5.10 | 2.10 | | | 0.60 | 0.15 | 14º | Drawings not to scale Supertex Doc. #: DSPD-8DFNK65x5P127, Version A040209 # 14-Lead QFN Package Outline (K6) ## 5.00x5.00mm body, 1.00mm height (max), 1.27mm pitch #### Notes: A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. | Symbo | ol \ | Α | A1 | А3 | b | D | D2 | Е | E2 | е | AA | ВВ | CC | DD | θ | |----------------|------|------|------|-------------|------|------|------|------|------|-------------|-------|-------|------|-------|------------| | | MIN | 0.80 | 0.00 | 0.00 | 0.46 | 4.85 | 4.45 | 4.85 | 2.52 | 1 27 | 0.152 | 0.473 | 0.66 | 0.456 | <b>0</b> ° | | Dimension (mm) | NOM | 0.90 | 0.02 | 0.20<br>REF | 0.51 | 5.00 | 4.50 | 5.00 | 2.57 | 1.27<br>BSC | 0.252 | 0.523 | 0.71 | 0.506 | - | | (11111) | MAX | 1.00 | 0.05 | \_ | 0.58 | 5.15 | 4.55 | 5.15 | 2.62 | 1000 | 0.352 | 0.583 | 0.77 | 0.566 | 14° | Drawings not to scale. Supertex Doc. #: DSPD-14QFNK65X5P127, Version B090808. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) **Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com) ©2013 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.