#### **Features** - Internal control latches and address decoder - · Short setup and hold times - Wide operating voltage: 4.5V to 13.2V - 12Vpp analog signal capability - R<sub>ON</sub> 65Ω max. @ V<sub>DD</sub>=12V, 25°C - $\Delta R_{ON} \le 10\Omega$ @ $V_{DD}$ =12V, 25°C - Full CMOS switch for low distortion - · Minimum feedthrough and crosstalk - Low power consumption ISO-CMOS technology - Internal pull-up resistor for RESET pin ### **Applications** - Key systems - PBX systems - Mobile radio - Test equipment /instrumentation - Analog/digital multiplexers - · Audio/Video switching ISSUE 2 November 1988 #### **Ordering Information** MT8809AC 28 Pin Ceramic DIP MT8809AE 28 Pin Plastic DIP MT8809AP 28 Pin PLCC -40° to 85°C #### Description The Mitel MT8809 is fabricated in MITEL's ISO-CMOS technology providing low power dissipation and high reliability. The device contains a 8 x 8 array of crosspoint switches along with a 6 to 64 line decoder and latch circuits. Any one of the 64 switches can be addressed by selecting the appropriate six address bits. The selected switch can be turned on or off by applying a logical one or zero to the DATA input. Chip Select (CS) allows the crosspoint array to be cascaded for matrix expansion. Figure 1 - Functional Block Diagram Figure 2 - Pin Connections # **Pin Description** | Pin # | Name | Description | |--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AY2 | AY2 Address Line (Input). | | 2 | STROBE | STROBE (Input): enables function selected by address and data. Address must be stable before STROBE goes low and DATA must be stable on the rising edge of STROBE. Active Low. | | 3 | CS | Chip Select (Input): this is used to select the device. Active Low. | | 4 | DATA | <b>DATA (Input)</b> : a logic high input will turn on the selected switch and a logic low will turn off the selected switch. Active High. | | 5 | V <sub>SS</sub> | Ground Reference. | | 6-9 | X0, X2,<br>X4, X6 | X0, X2, X4 and X6 Analog (Inputs/Outputs): these are connected to the X0, X2, X4 and X6 rows of the switch array. | | 10 | RESET | Master RESET (Input): this is used to turn off all switches regardless of the condition of $\overline{CS}$ . A 100kΩ internal pull-up resistor is also provided. This can be used in conjunction with a 0.1μF capacitor (connected to the RESET pin) to perform power-on reset of the device. Active Low. | | 11-18 | Y7 - Y0 | Y7 - Y0 Analog (Inputs/Outputs): these are connected to the Y0 - Y7 columns of the switch array. | | 19 | V <sub>DD</sub> | Positive Power Supply. | | 20-23 | X7, X5,<br>X3, X1 | X7, X5, X3 and X1 Analog (Inputs/Outputs): these are connected to the X7, X5, X3 and X1 rows of the switch array. | | 24-26 | AX0-AX2 | AX0 - AX2 Address Lines (Inputs). | | 27, 28 | AY0, AY1 | AY0 and AY1 Address Lines (Inputs). | #### **Functional Description** The MT8809 is an analog switch matrix with an array size of 8 x 8. The switch array is arranged such that there are 8 columns by 8 rows. The columns are referred to as the Y inputs/outputs and the rows are the X inputs/outputs. The crosspoint analog switch array will interconnect any X I/O with any Y I/O when turned on and provide a high degree of isolation when turned off. The control memory consists of a 64 bit write only RAM in which the bits are selected by the address inputs (AY0-AY2, AX0-AX2). Data is presented to the memory on the DATA input. Data is asynchronously written into memory whenever both the CS (Chip Select) and STROBE inputs are low and are latched on the rising edge of STROBE. A logical "1" written into a memory cell turns the corresponding crosspoint switch on and a logical "0" turns the crosspoint off. Only the crosspoint switches corresponding to the addressed memory location are altered when data is written into memory. The remaining switches retain their previous states. Any combination of X and Y inputs/outputs can be interconnected by establishing appropriate patterns in the control memory. A logical "0" on the RESET input will asynchronously return all memory locations to logical "0" turning off all crosspoint switches regardless of whether CS is high or low. #### Address Decode The six address inputs along with the STROBE and CS (Chip Select) are logically ANDed to form an enable signal for the resettable transparent latches. The DATA input is buffered and is used as the input to all latches. To write to a location, RESET must be high and CS must go low while the address and data are set up. Then the STROBE input is set low and then high causing the data to be latched. The data can be changed while STROBE is low, however, the corresponding switch will turn on and off in accordance with the DATA input. DATA must be stable on the rising edge of STROBE in order for correct data to be written to the latch. # **Absolute Maximum Ratings\***- Voltages are with respect to V<sub>SS</sub> unless otherwise stated. | | Parameter | | Symbol | Min | Max | Units | |---|---------------------------|-----------------------|----------------------------------|----------------------|------------------------------|--------| | 1 | Supply Voltage | | $V_{DD} V_{SS}$ | -0.3<br>-0.3 | 15.0<br>V <sub>DD</sub> +0.3 | V<br>V | | 2 | Analog Input Voltage | | V <sub>INA</sub> | -0.3 | V <sub>DD</sub> +0.3 | V | | 3 | Digital Input Voltage | | V <sub>IN</sub> | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V | | 4 | Current on any I/O Pin | | I | | ±15 | mA | | 5 | Storage Temperature | | T <sub>S</sub> | -65 | +150 | °C | | 6 | Package Power Dissipation | PLASTIC DIP<br>CERDIP | P <sub>D</sub><br>P <sub>D</sub> | | 0.6<br>1.0 | W<br>W | <sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. # Recommended Operating Conditions - Voltages are with respect to V<sub>SS</sub> unless otherwise stated. | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |---|-----------------------|-----------------|-----------------|-----|----------|-------|-----------------| | 1 | Operating Temperature | T <sub>O</sub> | -40 | 25 | 85 | °C | | | 2 | Supply Voltage | $V_{DD}$ | 4.5 | | 13.2 | V | | | 3 | Analog Input Voltage | $V_{INA}$ | $V_{SS}$ | | $V_{DD}$ | V | | | 4 | Digital Input Voltage | V <sub>IN</sub> | V <sub>SS</sub> | | $V_{DD}$ | V | | # **DC Electrical Characteristics** $^{\dagger}$ - Voltages are with respect to $V_{SS}$ =0V, $V_{DD}$ =12V unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-------------------------------------------------|-------------------|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------| | 1 | Quiescent Supply Current | I <sub>DD</sub> | | 1 | 100 | μΑ | All digital inputs at V <sub>IN</sub> =V <sub>SS</sub><br>V <sub>DD</sub> except RESET = V <sub>DD</sub> . | | | | | | 120 | 400 | μΑ | All digital inputs at $V_{IN}=V_{SS}$ or $V_{DD}$ except RESET = $V_{SS}$ . | | | | | | 0.5 | 1.6 | mA | All digital inputs at $V_{IN}$ =2.4V, $V_{DD}$ =5.0V | | | | | | 5 | 15 | mA | All digital inputs at V <sub>IN</sub> =3.4V | | 2 | Off-state Leakage Current (See G.9 in Appendix) | I <sub>OFF</sub> | | ±1 | ±500 | nA | $IV_{Xi}$ - $V_{Yj}I = V_{DD}$ - $V_{SS}$<br>See Appendix, Fig. A.1 | | 3 | Input Logic "0" level | V <sub>IL</sub> | | | 0.8 | V | | | 4 | Input Logic "1" level | V <sub>IH</sub> | 3.0 | | | V | | | 6 | Input Leakage (digital pins) | I <sub>LEAK</sub> | | 0.1 | 10 | μΑ | All digital inputs at $V_{IN} = V_{SS}$<br>or $V_{DD;}$ RESET = $V_{DD}$ | # $\textbf{DC Electrical Characteristics-Switch Resistance} \text{ - V}_{\text{DC}} \text{ is the external DC offset applied at the analog I/O pins.}$ | | Characteristics | Sym | Sym 25°C | | 70°C | | 85°C | | Units | Test Conditions | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-----------------|------|-----------------|------|-----------------|-------|------------------------------------------------------------------------------------------------------------------| | | | | Тур | Max | Тур | Max | Тур | Max | | | | 1 | $ \begin{array}{lll} \text{On-state} & \text{V}_{\text{DD}}\text{=}12\text{V} \\ \text{Resistance} & \text{V}_{\text{DD}}\text{=}10\text{V} \\ & \text{V}_{\text{DD}}\text{=}&5\text{V} \\ \text{(See G.1, G.2, G.3 in} \\ \text{Appendix)} \end{array} $ | R <sub>ON</sub> | 45<br>55<br>120 | 65<br>75<br>185 | | 75<br>85<br>215 | | 80<br>90<br>225 | | $V_{SS}=0V, V_{DC}=V_{DD}/2,$ $IV_{Xi}-V_{Yj}I=0.4V$ See Appendix, Fig. A.2 | | 2 | Difference in on-state<br>resistance between two<br>switches<br>(See G.4 in Appendix) | ΔR <sub>ON</sub> | 5 | 10 | | 10 | | 10 | | $V_{DD}$ =12V, $V_{SS}$ =0,<br>$V_{DC}$ = $V_{DD}$ /2,<br>$IV_{Xi}$ - $V_{Yj}I$ = 0.4V<br>See Appendix, Fig. A.2 | <sup>†</sup> DC Electrical Characteristics are over recommended temperature range. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. ### $\textbf{AC Electrical Characteristics}^{\dagger}\textbf{- Crosspoint Performance}\textbf{-} V_{DC} \text{ is the external DC offset at the analog I/O pins.}$ Voltages are with respect to $V_{DD}$ =5V, $V_{DC}$ =0V, $V_{SS}$ =-7V, unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|--------------------------------------------------------------------------------------------------|-------------------|-----|------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------| | 1 | Switch I/O Capacitance | Cs | | 20 | | pF | f=1 MHz | | 2 | Feedthrough Capacitance | C <sub>F</sub> | | 0.2 | | pF | f=1 MHz | | 3 | Frequency Response<br>Channel "ON"<br>20LOG(V <sub>OUT</sub> /V <sub>Xi</sub> )=-3dB | F <sub>3dB</sub> | | 45 | | MHz | Switch is "ON"; $V_{INA}$ = 2Vpp sinewave; $R_L$ = 1k $\Omega$<br>See Appendix, Fig. A.3 | | 4 | Total Harmonic Distortion (See G.5, G.6 in Appendix) | THD | | 0.01 | | % | Switch is "ON"; $V_{INA} = 2Vpp$<br>sinewave f= 1kHz; $R_L$ =1k $\Omega$ | | 5 | Feedthrough Channel "OFF" Feed.=20LOG (V <sub>OUT</sub> /V <sub>Xi</sub> ) (See G.8 in Appendix) | FDT | | -95 | | dB | All Switches "OFF"; $V_{INA}$ = 2Vpp sinewave f= 1kHz; $R_L$ = 1k $\Omega$ . See Appendix, Fig. A.4 | | 6 | Crosstalk between any two channels for switches Xi-Yi and | X <sub>talk</sub> | | -45 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10MHz; R <sub>L</sub> = 75 $\Omega$ . | | | Xj-Yj. | | | -90 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 600Ω. | | | Xtalk=20LOG (V <sub>Yj</sub> /V <sub>Xi</sub> ). (See G.7 in Appendix). | | | -85 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 10kHz; R <sub>L</sub> = 1k $\Omega$ . | | | (CCC C.I III / Ippolidix). | | | -80 | | dB | $V_{INA}$ =2Vpp sinewave<br>f= 1kHz; R <sub>L</sub> = 10k $\Omega$ .<br>Refer to Appendix, Fig. A.5<br>for test circuit. | | 7 | Propagation delay through switch | t <sub>PS</sub> | | | 30 | ns | $R_L=1k\Omega$ ; $C_L=50pF$ | ### AC Electrical Characteristics $^{\dagger}$ - Control and I/O Timings- $V_{DC}$ is the external DC offset applied at the analog I/O pins. Voltages are with respect to $V_{DD}$ =5V, $V_{DC}$ =0V , $V_{SS}$ =-7V, unless otherwise stated. | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |----|-------------------------------------------------------------------|--------------------|-----|------------------|-----|-------|----------------------------------------------------------------------------------------------------------------| | 1 | Control Input crosstalk to switch (for CS, DATA, STROBE, Address) | CX <sub>talk</sub> | | 30 | | mVpp | $V_{IN}$ =3V+ $V_{DC}$ squarewave;<br>$R_{IN}$ =1k $\Omega$ , $R_{L}$ =1k $\Omega$ .<br>See Appendix, Fig. A.6 | | 2 | Digital Input Capacitance | C <sub>DI</sub> | | 10 | | pF | f=1MHz | | 3 | Switching Frequency | F <sub>O</sub> | | | 20 | MHz | | | 4 | Setup Time DATA to STROBE | t <sub>DS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF \oplus$ | | 5 | Hold Time DATA to STROBE | t <sub>DH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF \oplus$ | | 6 | Setup Time Address to STROBE | t <sub>AS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF$ ① | | 7 | Hold Time Address to STROBE | t <sub>AH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF \oplus$ | | 8 | Setup Time CS to STROBE | t <sub>CSS</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF$ ① | | 9 | Hold Time CS to STROBE | t <sub>CSH</sub> | 10 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF \oplus$ | | 10 | STROBE Pulse Width | t <sub>SPW</sub> | 20 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF$ ① | | 11 | RESET Pulse Width | t <sub>RPW</sub> | 40 | | | ns | $R_L = 1k\Omega$ , $C_L = 50pF \oplus$ | | 12 | STROBE to Switch Status Delay | t <sub>S</sub> | | 40 | 100 | ns | $R_L$ = 1kΩ, $C_L$ =50pF ① | | 13 | DATA to Switch Status Delay | t <sub>D</sub> | | 50 | 100 | ns | $R_L$ = 1kΩ, $C_L$ =50pF ① | | 14 | RESET to Switch Status Delay | t <sub>R</sub> | | 35 | 100 | ns | $R_L = 1k\Omega$ , $C_L = 50pF$ ① | <sup>†</sup> Timing is over recommended temperature range. Digital Input rise time (tr) and fall time (tf) = 5ns. See Fig. 3 for control and I/O timing details. <sup>†</sup> Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Crosstalk measurements are for Plastic DIPS only, crosstalk values for PLCC packages are approximately 5dB better. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. ① Refer to Appendix, Fig. A.7 for test circuit. Figure 3 - Control Memory Timing Diagram <sup>\*</sup> See Appendix, Fig. A.7 for switching waveform | AY2 | AY1 | AY0 | AX2 | AX1 | AX0 | Connection | AY2 | AY1 | AY0 | AX2 | AX1 | AX0 | Connection | |----------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|----------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|--------------------------------------|--------------------------------------|---------------------------------|----------------------------------------------------------------------| | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y0<br>X1 Y0<br>X2 Y0<br>X3 Y0<br>X4 Y0<br>X5 Y0<br>X6 Y0<br>X7 Y0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y4<br>X1 Y4<br>X2 Y4<br>X3 Y4<br>X4 Y4<br>X5 Y4<br>X6 Y4<br>X7 Y4 | | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y1<br>X1 Y1<br>X2 Y1<br>X3 Y1<br>X4 Y1<br>X5 Y1<br>X6 Y1<br>X7 Y1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y5<br>X1 Y5<br>X2 Y5<br>X3 Y5<br>X4 Y5<br>X5 Y5<br>X6 Y5<br>X7 Y5 | | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y2<br>X1 Y2<br>X2 Y2<br>X3 Y2<br>X4 Y2<br>X5 Y2<br>X6 Y2<br>X7 Y2 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y6<br>X1 Y6<br>X2 Y6<br>X3 Y6<br>X4 Y6<br>X5 Y6<br>X6 Y6<br>X7 Y6 | | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y3<br>X1 Y3<br>X2 Y3<br>X3 Y3<br>X4 Y3<br>X5 Y3<br>X6 Y3<br>X7 Y3 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | X0 Y7<br>X1 Y7<br>X2 Y7<br>X3 Y7<br>X4 Y7<br>X5 Y7<br>X6 Y7<br>X7 Y7 | Table 1. Address Decode Truth Table