# Ultra Low Power/High Speed CMOS SRAM 2M X 8 bit ### BH62UV1600 #### n FEATURES Ÿ Wide V<sub>CC</sub> low operation voltage: 1.65V ~ 3.6V Ÿ Ultra low power consumption: $V_{CC} = 3.0V$ Operation current : 5.0mA at 70ns at $25^{\circ}C$ 1.5mA at 1MHz at 25°C Standby current : 3uA at 25°C $V_{CC} = 2.0V$ Data retention current : 3uA at $25^{\circ}C$ Ÿ High speed access time: -70 70ns at 1.8V at 85°C Ÿ Automatic power down when chip is deselected Ÿ Easy expansion with CE1, CE2 and OE options Ÿ Three state outputs and TTL compatible Ÿ Fully static operation, no clock, no refreash Ÿ Data retention supply voltage as low as 1.0V #### n DESCRIPTION The BH62UV1600 is a high performance, ultra low power CMOS Static Random Access Memory organized as 2,048K by 8 bits and operates in a wide range of 1.65V to 3.6V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with typical operating current of 1.5mA at 1MHz at 3.6V/25°C and maximum access time of 70ns at 1.8V/85°C. $\overline{\text{(CE1)}}$ , an active HIGH chip enable (CE2) and active LOW output enable ( $\overline{\text{OE}}$ ) and three-state output drivers. The BH62UV1600 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BH62UV1600 is made with two chips of 8Mbit SRAM by stacked multi-chip-package. The BH62UV1600 is available 48-ball BGA package. #### n PRODUCT FAMILY | | | | SPEED | POWER CONSUMPTION | | | | | |-------------------|--------------------------|--------------------------|---------------------------|---------------------------------------|-----------------------|-------------------------|-----------------------|-------------| | PRODUCT<br>FAMILY | OPERATING<br>TEMPERATURE | V <sub>CC</sub><br>RANGE | (ns) | STANDBY<br>(I <sub>CCSB1</sub> , Max) | | Operating<br>(Icc, Max) | | PKG TYPE | | | | | V <sub>CC</sub> =1.8~3.6V | V <sub>CC</sub> =3.6V | V <sub>CC</sub> =1.8V | V <sub>CC</sub> =3.6V | V <sub>CC</sub> =1.8V | | | BH62UV1600AI | +0°C to +70°C | 1.65V ~ 3.6V | 70 | 20uA | 15uA | 10mA | 7mA | BGA-48-0608 | | | -25°C to +85°C | 1.03 ~ 3.0 | 70 | 25uA | 20uA | 10mA | 7mA | BGA-40-0000 | #### n PIN CONFIGURATIONS #### ŌE A2 CE2 NC A0 Α1 NC NC A4 CE1 NC В АЗ (DQ0 NC NC D04 Α5 Α6 С vss DQ1 A17 Α7 DQ5 VCC D vcc DQ2 vss A16 DQ6 VSS Е F D3 NC A14 A15 NC DQ7 A13 G A20 A12 WE NC Н A18 Α8 Α9 A10 A11 A19 48-ball BGA top view ### n BLOCK DIAGRAM **Brilliance Semiconductor, Inc.** reserves the right to modify document contents without notice. Detailed product characteristic test report is available upon request and being accepted. ### n PIN DESCRIPTIONS | Name | Function | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A20 Address Input | These 21 address inputs select one of the 2,048K x 8 bit in the RAM | | CE1 Chip Enable 1 Input<br>CE2 Chip Enable 2 Input | CE1 is active LOW and CE2 is active HIGH. Both chip enables must be active when data read from or write to the device. If either chip enable is not active, the device is deselected and is in standby power mode. The DQ pins will be in the high impedance | | WE Write Enable Input | state when the device is deselected. The write enable input is active LOW and controls read and write operations. With the chip selected, when WE is HIGH and OE is LOW, output data will be present on the DQ pins; when WE is LOW, the data present on the DQ pins will be written into the selected memory location. | | OE Output Enable Input | The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impendence state when OE is inactive. | | DQ0-DQ7 Data Input/Output Ports | 8 bi-directional ports are used to read data from or write data into the RAM. | | V <sub>cc</sub> | Power Supply | | V <sub>ss</sub> | Ground | ### n TRUTH TABLE | MODE | CE1 | CE2 | WE | OE | I/O OPERATION | V <sub>CC</sub> CURRENT | |------------------|-----|-----|----|----|------------------|----------------------------------------| | Chip De-selected | Н | Х | X | Х | High 7 | | | (Power Down) | Х | L | Х | Х | High Z | I <sub>CCSB</sub> , I <sub>CCSB1</sub> | | Output Disabled | L | Н | Н | Н | High Z | I <sub>cc</sub> | | Read | L | Н | Н | L | D <sub>OUT</sub> | Icc | | Write | L | Н | L | Х | D <sub>IN</sub> | Icc | NOTES: H means V<sub>IH</sub>; L means V<sub>IL</sub>; X means don't care (Must be V<sub>IH</sub> or V<sub>IL</sub> state) ### n ABSOLUTE MAXIMUM RATINGS (1) | SYMBOL | PARAMETER | RATING | UNITS | |-------------------|--------------------------------------|-----------------------------|-------| | $V_{TERM}$ | Terminal Voltage with Respect to GND | -0.5 <sup>(2)</sup> to 4.6V | V | | T <sub>BIAS</sub> | Temperature Under<br>Bias | -40 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -60 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 20 | mA | Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### n OPERATING RANGE | RANG | AMBIENT<br>TEMPERATURE | Vcc | |------------|------------------------|--------------| | Commercial | 0°C to + 70°C | 1.65V ~ 3.6V | | Industrial | -25°C to + 85°C | 1.65V ~ 3.6V | ### n CAPACITANCE $^{(1)}$ (T<sub>A</sub> = 25°C, f = 1.0MHz) | SYMBOL | PAMAMETER | CONDITIONS | MAX. | UNITS | |-----------------|-----------------------------|----------------|------|-------| | C <sub>IN</sub> | Input<br>Capacitance | $V_{IN} = 0V$ | 10 | pF | | C <sub>IO</sub> | Input/Output<br>Capacitance | $V_{I/O} = 0V$ | 15 | pF | <sup>1.</sup> This parameter is guaranteed and not 100% tested. <sup>2. -2.0</sup>V in case of AC pulse width less than 30 ns n DC ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = -25°C to +85°C) | PARAMETER<br>NAME | PARAMETER | TEST CONDITIONS | | MIN. | TYP.(1) | MAX. | UNITS | |------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------|------------|-------------------------------------|-------| | V <sub>cc</sub> | Power Supply | | | 1.65 | | 3.6 | V | | V <sub>IL</sub> | Input Low Voltage | | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | -0.3 <sup>(2)</sup> | | 0.4<br>0.8 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | 1.4<br>2.0 | | V <sub>CC</sub> +0.3 <sup>(3)</sup> | V | | I <sub>IL</sub> | Input Leakage Current | $\frac{V_{IN} = 0V \text{ to } V_{CC},}{CE1} = V_{IH} \text{ or } CE2 = V_{IL}$ | | - | | 1 | uA | | I <sub>LO</sub> | Output Leakage Current | $\frac{V_{I/O}}{CE1} = 0V \text{ to } V_{CC},$<br>$\frac{V_{I/O}}{CE1} = V_{IH} \text{ or } CE2 = V_{IL} \text{ or } OE = V_{IL}$ | H | 1 | | 1 | uA | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Max$ , $I_{OL} = 0.1mA$<br>$V_{CC} = Max$ , $I_{OL} = 2.0mA$ | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min, I_{OH} = -0.1mA$<br>$V_{CC} = Min, I_{OH} = -1.0mA$ | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | V <sub>CC</sub> -0.2 | | | V | | I <sub>CC</sub> | Operating Power Supply<br>Current | $\overline{\text{CE1}} = \text{V}_{\text{IL}}, \text{CE2} = \text{V}_{\text{IH}},$ $\text{I}_{\text{DQ}} = \text{0mA}, \text{f} = \text{F}_{\text{MAX}}^{(4)}$ | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | | 4.5<br>5.0 | 7<br>10 | mA | | I <sub>CC1</sub> | Operating Power Supply Current | $\overline{\text{CE1}} = \text{V}_{\text{IL}} \text{ and CE2} = \text{V}_{\text{IH}},$ $\text{I}_{\text{DQ}} = \text{0mA}, \text{ f} = \text{1MHz}$ | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | | 1.0<br>1.5 | 1.5<br>2.0 | mA | | IccsB | Standby Current – TTL | $\overline{\text{CE1}} = \text{V}_{\text{IH}}, \text{ or CE2} = \text{V}_{\text{IL}},$ $\text{I}_{\text{DQ}} = \text{0mA}$ | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | | | 0.5<br>1.0 | mA | | I <sub>CCSB1</sub> (5) | Standby Current – CMOS | | V <sub>CC</sub> =1.8V<br>V <sub>CC</sub> =3.6V | | 3.0<br>3.0 | 20<br>25 | uA | - Typical characteristics are at T<sub>A</sub>=25°C. Undershoot: -1.0V in case of pulse width less than 20 ns. - 3. Overshoot: $V_{CC}$ +1.0V in case of pulse width less than 20 ns. - 5. $I_{CCSB1(MAX.)}$ is 15uA/20uA at $V_{CC}$ =1.8V/3.6V and $T_A$ =0°C ~ 70°C. n DATA RETENTION CHARACTERISTICS (T<sub>A</sub> = -25°C to +85°C) | SYMBOL | PARAMETER | TEST CONDITIONS | | MIN. | TYP. (1) | MAX. | UNITS | |----------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------|------------|-----------|-------| | V <sub>DR</sub> | V <sub>CC</sub> for Data Retention | $\overline{\text{CE1}} \geqq V_{\text{CC}}\text{-}0.2 \text{V or CE2} \leqq 0.2 \text{V}, \\ V_{\text{IN}} \geqq V_{\text{CC}}\text{-}0.2 \text{V or } V_{\text{IN}} \leqq 0.2 \text{V}$ | | 1.0 | | | V | | I <sub>CCDR</sub> <sup>(3)</sup> | Data Retention Current | | V <sub>CC</sub> =1.0V<br>V <sub>CC</sub> =2.0V | | 1.0<br>3.0 | 7.0<br>20 | uA | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | Con Detection Way of any | | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | See Retention Waveform | | t <sub>RC</sub> (2) | | | ns | ### n LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (1) (CE1 Controlled) <sup>1.</sup> T<sub>A</sub>=25<sup>o</sup>C. 2. t<sub>RC</sub> = Read Cycle Time. <sup>3.</sup> $I_{CCDR(MAX.)}$ is 6.0uA/15uA at $V_{CC}$ =1.0V/2.0V and $T_A$ =0°C ~ 70°C. ### n LOW V<sub>CC</sub> DATA RETENTION WAVEFORM (2) (CE2 Controlled) #### n AC TEST CONDITIONS #### (Test Load and Input/Output Reference) | Input Pulse Le | V <sub>CC</sub> / 0V | | | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--| | Input Rise and | 1V/ns | | | | | Input and Outp<br>Reference Lev | | 0.5Vcc | | | | Output Load | t <sub>CLZ1</sub> , t <sub>CLZ2</sub> , t <sub>OLZ</sub> , t <sub>CHZ1</sub> ,<br>t <sub>CHZ2</sub> , t <sub>OHZ</sub> , t <sub>WHZ</sub> , t <sub>OW</sub> | C <sub>L</sub> = 5pF+1TTL | | | | 0 a.p a. 20aa | Others | C <sub>L</sub> = 30pF+1TTL | | | <sup>1.</sup> Including jig and scope capacitance. ### n KEY TO SWITCHING WAVEFORMS | WAVEFORM | INPUTS | OUTPUTS | |-------------------|---------------------------------------|-------------------------------------------------| | | MUST BE<br>STEADY | MUST BE<br>STEADY | | | MAY CHANGE<br>FROM "H" TO "L" | WILL BE CHANGE<br>FROM "H" TO "L" | | | MAY CHANGE<br>FROM "L" TO "H" | WILL BE CHANGE<br>FROM "L" TO "H" | | | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGE :<br>STATE UNKNOW | | $\longrightarrow$ | DOES NOT<br>APPLY | CENTER LINE IS<br>HIGH INPEDANCE<br>"OFF" STATE | ## n AC ELECTRICAL CHARACTERISTICS ( $T_A = -25^{\circ}C$ to +85°C) ### **READ CYCLE** | JEDEC<br>PARAMETER | PARANETER | DEGODIDATION | DESCRIPTION | | LE TIME : 7 | 70ns | LINUTO | |--------------------|-------------------|--------------------------------|-------------|------|-------------|------|--------| | NAME | NAME | DESCRIPTION | | MIN. | TYP. | MAX. | UNITS | | t <sub>AVAX</sub> | t <sub>RC</sub> | Read Cycle Time | | 70 | | | ns | | t <sub>AVQX</sub> | t <sub>AA</sub> | Address Access Time | | | 1 | 70 | ns | | t <sub>E1LQV</sub> | t <sub>ACS1</sub> | Chip Select Access Time | (CE1) | | 1 | 70 | ns | | t <sub>E2LQV</sub> | t <sub>ACS2</sub> | Chip Select Access Time | (CE2) | | | 70 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Output Valid | | | 1 | 30 | ns | | t <sub>E1LQX</sub> | t <sub>CLZ1</sub> | Chip Select to Output Low Z | (CE1) | 10 | 1 | 1 | ns | | t <sub>E2LQX</sub> | t <sub>CLZ2</sub> | Chip Select to Output Low Z | (CE2) | 10 | -1 | 1 | ns | | t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output Enable to Output Low Z | | 5 | | | ns | | t <sub>E1HQZ</sub> | t <sub>CHZ1</sub> | Chip Select to Output High Z | (CE1) | | | 25 | ns | | t <sub>E2HQZ</sub> | t <sub>CHZ2</sub> | Chip Select to Output High Z | (CE2) | | - | 25 | ns | | t <sub>GHQZ</sub> | t <sub>OHZ</sub> | Output Enable to Output High Z | | | | 25 | ns | | t <sub>AVQX</sub> | tон | Data Hold from Address Change | | 10 | | | ns | ### n SWITCHING WAVEFORMS (READ CYCLE) ### READ CYCLE 1 (1,2,4) ### READ CYCLE 2 (1,3,4) ### READ CYCLE 3 (1, 4) ### NOTES: - 1. WE is high in read Cycle. - 2. Device is continuously selected when $\overline{CE1} = V_{IL}$ and $CE2 = V_{IH}$ . - 3. Address valid prior to or coincident with CE1 transition low and/or CE2 transition high. - $4. \overline{OE} = V_{IL}$ - 5. Transition is measured $\pm$ 500mV from steady state with $C_L = 5pF$ . The parameter is guaranteed but not 100% tested. Jul. 2005 ### n AC ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = -25°C to +85°C) ### **WRITE CYCLE** | JEDEC<br>PARAMETER | PARANETER | DESCRIPTION | | CYC | LE TIME : 7 | 70ns | UNITS | |--------------------|------------------|------------------------------------|-----------------------------------|------|-------------|------|-------| | NAME | NAME | DESCRIPTION | | MIN. | TYP. | MAX. | UNITS | | t <sub>AVAX</sub> | twc | Write Cycle Time | | 70 | | | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Set up Time | | 0 | | | ns | | t <sub>AVWH</sub> | t <sub>AW</sub> | Address Valid to End of Write | | 50 | 1 | | ns | | t <sub>ELWH</sub> | t <sub>CW</sub> | Chip Select to End of Write | | 50 | 1 | | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Pulse Width | | 35 | | | ns | | twhax | t <sub>WR1</sub> | Write Recovery Time | $(\overline{CE1}, \overline{WE})$ | 0 | - | | ns | | t <sub>E2LAX</sub> | t <sub>WR2</sub> | Write Recovery Time | (CE2) | 0 | | | ns | | t <sub>WLQZ</sub> | t <sub>WHZ</sub> | Write to Output High Z | | | | 20 | ns | | t <sub>DVWH</sub> | t <sub>DW</sub> | Data to Write Time Overlap | | 30 | 1 | | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Data Hold from Write Time | | 0 | | | ns | | t <sub>GHQZ</sub> | t <sub>OHZ</sub> | Output Disable to Output in High Z | | | -1 | 25 | ns | | twHQX | tow | End of Write to Output Active | | 5 | - | | ns | ### n SWITCHING WAVEFORMS (WRITE CYCLE) ### WRITE CYCLE 1 (1) WRITE CYCLE 2 (1,6) #### NOTES: - 1. WE must be high during address transitions. - The internal write time of the memory is defined by the overlap of CE1 and CE2 active and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. - 3. t<sub>WR</sub> is measured from the earlier of $\overline{\text{CE1}}$ or $\overline{\text{WE}}$ going high or CE2 going low at the end of write cycle. - 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 5. If the CE1 low transition or the CE2 high transition occurs simultaneously with the WE low transitions or after the WE transition, output remain in a high impedance state. - 6. $\overline{OE}$ is continuously low ( $\overline{OE} = V_{IL}$ ). - 7. D<sub>OUT</sub> is the same phase of write data of this write cycle. - 8. $D_{\text{OUT}}$ is the read data of next address. - 9. If $\overline{\text{CE1}}$ is low and CE2 is high during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. - 10.Transition is measured $\pm$ 500mV from steady state with $C_L$ = 5pF. The parameter is guaranteed but not 100% tested. 11.t<sub>CW</sub> is measured from the later of CE1 going low or CE2 going high to the end of write. ### n ORDERING INFORMATION Note: Brilliance Semiconductor Inc. (BSI) assumes no responsibility for the application or use of any product or circuit described herein. BSI does not authorize its products for use as critical components in any application in which the failure of the BSI product may be expected to result in significant injury or death, including life-support systems and critical medical instruments. #### n PACKAGE DIMENSIONS TOP VIEW #### NOTES - 1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. - 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. - 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS. | BALL PITCH e = 0.75 | | | | | |---------------------|-----|----|------|------| | D | E | N | D1 | E1 | | 0.0 | 0.0 | 40 | E 0E | 2.75 | 48 mini-BGA (6 x 8) ### n Revision History Revision No.HistoryDraft DateRemark1.0Initial Production VersionJuly 15,2005Initial