TPSM831D31 SLUSDC9 - AUGUST 2018 # TPSM831D31 8-V to 14-V Input, 0.25-V to 1.52-V Dual Output, 120-A + 40-A PMBus™ Power Module #### 1 Features - Input Voltage Range: 8 V to 14 V - Dual Output: 120 A (3-phase) + 40 A (1-phase) - Output Voltage Range: 0.25 V to 1.52 V - Programmable in 5-mV Steps - Differential Remote Sense - ±0.5% Vref Accuracy with Remote Sense - PMBus Interface - Programmable V<sub>OUT</sub>, UVLO, Fault limits - VIN, VOUT, IOUT, Temperature Telemetry - Supports up to 1-MHz Bus Speed - On-Chip Non-Volatile Configuration Memory - Ultra-Fast Transient Response - Switching Frequency Range: 350 kHz to 700 kHz - 15-mm × 48-mm Footprint and 12-mm Height - Efficiencies up to 95% - Dual Power Good Outputs - Overcurrent, Overvoltage, Overtemperature Protection - Operating IC Junction Range: –40°C to 125°C - Operating Ambient Range: -40°C to 105°C ## 2 Applications - High-Performance Processor / ASIC with Dual Power Rails - Networking Processor Power (Broadcom<sup>®</sup>, Cavium<sup>®</sup>, Marvell<sup>®</sup>, NXP<sup>®</sup>) - High-Current FPGA Power (Intel®, Xilinx®) - High-Performance ARM Processor Power ## 3 Description The TPSM831D31 is a PMBus™-controlled, dualoutput, 4-phase power module that combines a highperformance D-CAP+™ controller with four highefficiency Smart Power Stages, and low-loss inductors, into a rugged, thermally enhanced surfacemount package. The user supplies the input and output capacitors and a few passive components to complete the system. The first output is configured as a 3-phase power stage that can deliver up to 120 A of continuous output current. The second output is a single phase power stage that can deliver up to 40 A of output current. The PMBus interface provides for converter configuration of each VOUT, UVLO, soft start, overcurrent, and thermal shutdown parameters. The interface provides support for telemetry that can report the actual input voltage, output voltage, output current, and device temperature. The computed input and output power can also be reported. Standard PMBus warning and fault functions are also **PMBus** supported. The device supports communication speeds up to 1 MHz, with 1.8-V or 3.3-V logic levels, as detailed in Section 4.3 of SMBus Specification V3.0. The module supports a subset of the commands in the PMBus 1.3 specification. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|---------------------| | TPSM831D31 | MOA (28) | 48.00 mm × 15.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Simplified Application ## **Table of Contents** | 1 | Features 1 | | 7.2 Functional Block Diagram 12 | |---|----------------------------------------------------------|----|---------------------------------------------------------| | 2 | Applications 1 | | 7.3 Feature Description | | 3 | Description 1 | | 7.4 Device Functional Modes 17 | | 4 | Revision History | | 7.5 Programming | | 5 | Pin Configuration and Functions | 8 | Application and Implementation 71 | | 6 | Specifications 5 | | 8.1 Application Information71 | | · | 6.1 Absolute Maximum Ratings 5 | | 8.2 Typical Application 71 | | | 6.2 ESD Ratings | 9 | Power Supply Recommendations73 | | | 6.3 Recommended Operating Conditions | 10 | Layout | | | 6.4 Thermal Information | | 10.1 Layout Guidelines | | | 6.5 Electrical Characteristics | | 10.2 Layout Examples | | | 6.6 References: DAC | 11 | Device and Documentation Support 75 | | | 6.7 Telemetry 8 | | 11.1 Receiving Notification of Documentation Updates 75 | | | 6.8 Current Sense and Calibration | | 11.2 Community Resources75 | | | 6.9 Logic Interface Pins: A_EN, A_PGOOD, B_EN, | | 11.3 Trademarks 75 | | | B_PGOOD,RESET9 | | 11.4 Electrostatic Discharge Caution | | | 6.10 Protections: OVP and UVP9 | | 11.5 Glossary | | | 6.11 Typical Characteristics (V <sub>IN</sub> = 12 V) 10 | 12 | Mechanical, Packaging, and Orderable | | 7 | Detailed Description 12 | | Information 76 | | | 7.1 Overview 12 | | | ## 4 Revision History | DATE | REVISION | NOTES | |-------------|----------|-----------------| | August 2018 | * | Initial release | **INSTRUMENTS** # 5 Pin Configuration and Functions # MOA Package 28-Pin QFM **Top View** #### **Pin Functions** | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | |---------|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0(*) | DESCRIPTION | | ADDR | 23 | I | Connect a resistor from this pin to GND to set the desired PMBus address. Do not leave this pin floating. See PMBus ADDRESS section. | | A_EN | 10 | I | Active high enable input for VOUT_A. Asserting this pin high enables power conversion on the VOUT_A channel. | | A_PGOOD | 9 | 0 | Open drain Power Good signal of the VOUT_A channel. This pin requires a pullup resistor. This pin is pulled low when a shutdown fault occurs. | | AVSN | 12 | I | Negative input of the remote voltage sense of channel A. Connect this pin to ground at the VOUT_A load for best voltage regulation. Do not let this pin float. | | AVSP | 11 | I | Positive input of the remote voltage sense of channel A. Connect this pin to VOUT_A at the load for best voltage regulation. Do not let this pin float. | | B_EN | 21 | I | Active high enable input for VOUT_B. Asserting this pin high enables power conversion on the VOUT_B channel. | | B_PGOOD | 22 | 0 | Open drain Power Good signal of the VOUT_B channel. This pin requires a pullup resistor. This pin is pulled low when a shutdown fault occurs. | (1) G = ground, I = input, O = output ## Pin Functions (continued) | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | | |----------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | 1/0117 | DESCRIPTION | | | | BVSN | 19 | I | Negative input of the remote voltage sense of channel B. Connect this pin to ground at the VOUT_B load for best voltage regulation. Do not let this pin float. | | | | BVSP | 20 | 1 | Positive input of the remote voltage sense of channel B. Connect this pin to VOUT_A at the load for best voltage regulation. Do not let this pin float. | | | | DNC | 24 | _ | Do not connect. This pin is connected to internal circuitry. Do not connect this pin to other signal or voltage source. Connecting the pin to GND is recommended. | | | | | 1 | | | | | | | 3 | | | | | | GND | 13 | G | Power ground of the device. Connect pins 1, 3, 13, and 15 to the bypass caps associated with VIN. Connect pads 1, 3, 13, 15 to the PCB ground planes using multiple vias for optimal | | | | GND | 15 | G | thermal performance. | | | | | 25 | | | | | | | 26 | | | | | | PMBCLK | 6 | l | PMBus serial clock interface. (Open Drain) | | | | PMBDAT | 5 | I/O | PMBus bi-directional serial data interface. (Open Drain) | | | | PMBALERT | 7 | I/O | PMBus bi-directional ALERT pin interface. (Open Drain) | | | | RESET | 8 | 1 | Active low RESET input that resets the output voltage to its programmed BOOT voltage. This pin requires a pullup resistor. | | | | | 2 | | | | | | \ //N | 4 | | Input voltage. These pins provide voltage to the power conversion stages of the module. | | | | VIN | 14 | I | Connect these pins to the PCB VIN planes using multiple vias for optimal thermal performance. | | | | | 16 | | | | | | | 18 | | | | | | VOUT_A | 27 | 0 | Output voltage of channel A. Connect these pins to the output A load. Connect external bypass capacitors between these pins and GND pins 1, 3, and 13. | | | | | 28 | | Sypaco capacitors settion those pine and one pine 1, o, and 10. | | | | VOUT_B | 17 | 0 | Output voltage of channel B. Connect this pin to the output B load. Connect external bypass capacitors between this pin and GND pin 15. | | | Submit Documentation Feedback www.ti.com ## **Specifications** #### **Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------|--------------------------------------------------------|------|-----|------| | | VIN | -0.3 | 19 | V | | Input voltage (2) | ADDR, AVSP, BVSP, RESET, PMBCLK, PMBDAT | -0.3 | 3.6 | V | | | AGND, AVSN, BVSN | -0.3 | 0.3 | V | | Output voltage (1) (2) | VOUT_A, VOUT_B, A_PGOOD, B_PGOOD, PMBALERT | -0.3 | 3.6 | V | | Mechanical shock | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | tbd | G | | Mechanical vibration | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz | | tbd | G | | Operating junction tempera | ature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>STG</sub> | | -55 | 150 | °C | Stresses beyond those listed under absolutemaximum ratings may cause permanent damage to the device. These are stress ratings onlyand functional operation of the device at these or any other conditions beyond those indicatedunder "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|---------------------------------------------------------------------|-------|------| | M | Clastrostatia dia sharas | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±tbd | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±tbd | V | ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|---------------------------|------|------|------|------| | VIN | | 8 | 12 | 14 | V | | VOUT_A, VOUT_B, AVSP, BVSP | | 0.25 | | 1.52 | V | | IOUTA | | 0 | | 120 | Α | | IOUTB | | 0 | | 40 | Α | | PMBCLK, PMBDAT, RESET pullup, A_PGOOI PMBALERT pullup | D pullup, B_PGOOD pullup, | | 3.3 | 3.5 | V | | Switching frequency | | 350 | 400 | 700 | kHz | | Operating junction temperature, T <sub>J</sub> | | -40 | | 125 | °C | | Operating ambient temperature, T <sub>A</sub> | | -40 | | 105 | °C | | Estamalians to acceptance C | Ceramic | | 500 | | μF | | External input capacitance, C <sub>IN</sub> | Non-ceramic | | 1000 | | μF | | Fishermal automaticana C | Ceramic | 600 | 1200 | | μF | | xternal output capacitance, C <sub>OUT_A</sub> | Non-ceramic | 2750 | 5500 | | μF | | ernal output canacitance C | Ceramic | 200 | 400 | | μF | | External output capacitance, C <sub>OUT_B</sub> | Non-ceramic | 900 | 1800 | | μF | Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated All voltage values are with respect to the network ground terminalGND unless otherwise noted. JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process. #### 6.4 Thermal Information | | | | TPSM831D31 | | |-----------------|--------------------------------------------------|--------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | | MOA (QFN) | UNIT | | | | | 28 PINS | | | | | Natural Convection | 5.5 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 200 LFM | 3.4 | °C/W | | | | 400 LFM | 2.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (3) | | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (4) | | 1.6 | °C/W | | T <sub>SD</sub> | Thermal shutdown temperature (default setting) | | 135 | °C | - (1) For more information about thermal metrics, see the Semiconductor and IC Package ThermalMetrics application report . - (2) The junction-to-ambient thermal resistance applies to devices soldered directly to a 100 mm x 150 mm, 8-layer PCB with 2 oz. copper. - (3) The junction-to-top board characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of adevice in a real system, using a procedure described in JESD51-2A (section 6 and 7).T<sub>J</sub> = ψ<sub>JT</sub> × Pdis + T<sub>T</sub>; wherePdis is the power dissipated in the device and T<sub>T</sub> is the temperature of thetop of the inductor. - (4) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of adevice in a real system, using a procedure described in JESD51-2A (sections 6 and 7).T<sub>J</sub> = ψ<sub>JB</sub> × Pdis + T<sub>B</sub>; wherePdis is the power dissipated in the device and T<sub>B</sub> is the temperature of theboard 1mm from the device. #### 6.5 Electrical Characteristics $T_{A} = -40^{\circ}\text{C to } +105^{\circ}\text{C} \;\; , \; V_{IN} = 12 \; \text{V}, V_{OUTA} = V_{AVSP} = 1 \; \text{V}, \; V_{OUTB} = V_{BVSP} = 1 \; \text{V}, \; V_{AVSN} = V_{BVSN} = 0 \text{V}, \; I_{OUTA} = I_{OUTB} = 0 \; \text{A}, \; F_{SW} = 400 \; \text{kHz}, \; C_{IN1} = 24 \times 22 \cdot \mu\text{F}, \; 25 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{IN2} = 2 \times 470 \; \mu\text{F}, \; \text{electrolytic bulk}, \; C_{OUTA1} = 12 \times 100 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 4 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 4 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 4 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB2} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 6.3 \cdot \text{V}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210 \; \text{ceramic}, \; C_{OUTB3} = 12 \times 470 \cdot \mu\text{F}, \; 1210$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------|----------------------------------------------|-------|------|------------------------------------------------------|------| | INPUT VOL | TAGE | | | | | | | V <sub>IN</sub> | Input voltage range | | 8 | | 14 | V | | UVLO | V undervolte de la elseut | V <sub>IN</sub> increasing (default setting) | | 7.25 | | V | | UVLO | V <sub>IN</sub> undervoltage lockout | V <sub>IN</sub> decreasing (default setting) | | 6.5 | | V | | I <sub>IN(STBY)</sub> | Input standby current | A_EN = B_EN = GND | | 8 | 12 | mA | | OUTPUT VO | DLTAGE | | · | | | | | | Boot voltage | 5-mV DAC (default setting) | 0.492 | 0.5 | 0.508 | V | | V <sub>OUT_</sub> A | Programmable range | 5-mV DAC | 0.25 | | 1.52 | V | | | Programmable step size | 5-mV DAC | | 5 | | mV | | | Set-point voltage tolerance | 5-mV DAC, 0.8 V ≤ VOUT ≤ 1 V | -5% | | 5% | | | | Line regulation | 8 V ≤ V <sub>IN</sub> ≤ 14 V | | 0.1% | | | | | Load regulation | 0 A ≤ I <sub>OUT</sub> ≤ 120 A | | 0.1% | | | | | Output voltage ripple | 20-MHz bandwidth | | 10 | | mV | | | Boot voltage | 5-mV DAC (default setting) | 0.492 | 0.5 | 0.508 | V | | | Programmable range | 5-mV DAC | 0.25 | | 1.52 | V | | | Programmable step size | 5-mV DAC | | 5 | | mV | | $V_{OUT\_B}$ | Set-point voltage tolerance | 5-mV DAC, 0.8 V ≤ VOUT ≤ 1 V | -5% | | 14 25 5 5 8 12 5 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | | | Line regulation | 8 V ≤ V <sub>IN</sub> ≤ 14 V, | | 0.1% | | | | | Load regulation | 0 A ≤ I <sub>OUT</sub> ≤ 120 A | | 0.1% | | | | | Output voltage ripple | 20-MHz bandwidth | | 30 | | mV | Submit Documentation Feedback ## **Electrical Characteristics (continued)** $T_{A} = -40 ^{\circ}\text{C to } + 105 ^{\circ}\text{C} \; , \; V_{\text{IN}} = 12 \; \text{V}, V_{\text{OUTA}} = V_{\text{AVSP}} = 1 \; \text{V}, \; V_{\text{OUTB}} = V_{\text{BVSP}} = 1 \; \text{V}, \; V_{\text{AVSN}} = V_{\text{BVSN}} = 0 \text{V}, \; I_{\text{OUTA}} = I_{\text{OUTB}} = 0 \; \text{A}, \; F_{\text{SW}} = 400 \; \text{kHz}, \; C_{\text{IN1}} = 24 \times 22 - \mu F, \; 25 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA1}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA1}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA1}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA1}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA1}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA2}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 2 \times 470 \; \mu F, \; \text{electrolytic bulk}, \; C_{\text{OUTA2}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 12 \times 100 - \mu F, \; 6.3 - \text{V}, \; 1210 \; \text{ceramic}, \; C_{\text{IN2}} = 12 \times 100 - \mu F, \; \;$ ceramic, $C_{OUTA2} = 12 \times 470 \,\mu\text{F}$ , 6.3 V, $C_{OUTB1} = 4 \times 100 - \mu\text{F}$ , 6.3-V, 1210 ceramic, $C_{OUTB2} = 4 \times 470 - \mu\text{F}$ , 6.3-V polymer bulk. Minimum andmaximum limits are specified through production test or by design. Typical values represent themost likely parametric norm and are provided for reference only.(unless otherwisenoted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------|------------------------------------------------------------------------------------|------|----------------------|------|-------| | OUTPUT CUF | RRENT | T | | | | | | | Output current | Natural convection <sup>(1)</sup> | 0 | | 120 | Α | | | Overcurrent fault threshold | Factory default setting (150% of I <sub>OUT</sub> max) | | 180 | | Α | | I <sub>OUT_A</sub> | Per phase OCL level | (default setting) | | 54 | | Α | | | Overcurrent warning threshold | Factory default setting (100% of I <sub>OUT</sub> max) | | 120 | | Α | | | Output current | Natural convection <sup>(1)</sup> | 0 | | 40 | Α | | | Overcurrent fault threshold | Factory default setting (150% of I <sub>OUT</sub> max) | | 60 | | Α | | $I_{OUT\_B}$ | Per Phase OCL level | (default setting) | | 54 | | Α | | | Overcurrent warning threshold | Factory default setting (100% of I <sub>OUT</sub> max) | | 40 | | Α | | PERFORMAN | ICE | | | | | | | | <b>F</b> (('a' a a a a (2) | I <sub>OUT_A</sub> = 90 A, V <sub>OUT_B</sub> disabled | | 93% | | | | | Efficiency (2) | I <sub>OUT_B</sub> = 30 A, V <sub>OUT_A</sub> = disabled | | 92% | | | | TIMING | | | | | | | | t <sub>STARTUPA</sub> | VOUTA start-up time | V <sub>VBOOT</sub> > 0 V, no faults, TON_DELAY = 0xB1EC (PAGE 0) (default setting) | 0.38 | 0.48 | 0.58 | ms | | t <sub>STARTUPB</sub> | VOUTB start-up time | V <sub>VBOOT</sub> > 0 V, no faults, TON_DELAY = 0xB396 (PAGE 1) (default setting) | 0.8 | 0.9 | 1 | ms | | t <sub>VCCVID</sub> | VID change to VSP change | ACK of SetVID_x command to start of voltage ramp | | | 500 | ns | | t <sub>ON_BLANK</sub> | Rising-edge blanking time (3) | MFR_SPEC_09<8:6> = 110b (default setting) | 53 | 72 | 92 | ns | | SL <sub>SET</sub> | Slew rate setting <sup>(3)</sup> | VOUT_TRANSITION_RATE = 0xE028 (default setting) | | 2.5 | | mV/μs | | SL <sub>SS</sub> | AVSP and BVSP slew rate soft-start (3) | MFR_SPEC_13<8> = 0b (default setting) | | SL <sub>SET</sub> /4 | | mV/μs | | SWITCHING | FREQUENCY | | • | | - 1 | | | f <sub>SW</sub> | Switching frequency (3) | FREQUENCY_SWITCH = 0x0190 (default setting) | 360 | 400 | 440 | kHz | | · · · · | Range <sup>(3)</sup> | | 350 | | 700 | kHz | | | | 1 | 4 | | | | See SOA graph for derating over temperature. Phase shedding disabled. Applies to both VOUTA and VOUTB. ## 6.6 References: DAC over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------|----------------------------------------------------------|--------|-------|-------------|------| | V <sub>VIDSTP</sub> | VID step size <sup>(1)</sup> | 5 mV DAC: Change VID0 HI to LO to HI | | 5 | | mV | | K <sub>RATIO</sub> | Voltage divider ratio <sup>(1)</sup> | VOUT_SCALE_LOOP = 0xe808,<br>VOUT_SCALE_MONITOR = 0xe808 | | 1.000 | | | | V <sub>OUT_TRIML</sub> | V <sub>OUT</sub> offset LSB <sup>(1)</sup> | MFR_SPECIFIC_05 = 0x01 | 0 | 1.25 | 2.5 | mV | | | | MFR_SPECIFIC_05 = 0x1F | 37.5 | 38.75 | 40 | | | V | , , , , , , , , , , , , , , , , , , , | MFR_SPECIFIC_05 = 0xA0 | -43.25 | -40 | -37.75 | m\/ | | V <sub>OUT_TRIMR</sub> | V <sub>OUT</sub> offset range | MFR_SPECIFIC_05 = 0x5F | 56.25 | 58.75 | 61.25 | mV | | | | MFR_SPECIFIC_05 = 0xE0 | -63 | -60 | <b>–</b> 57 | | <sup>(1)</sup> Applies to both VOUTA and VOUTB. #### 6.7 Telemetry over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------|-----------------------------------------------|--------|-----|-------|------| | $V_{READ\_VOUT}$ | MFR_READ_VOUT accuracy | 5-mV DAC : 0.25 V ≤ V <sub>VSP</sub> ≤ 1.52 V | -12 | | 12 | mV | | $V_{READ\_VIN}$ | READ_VIN accuracy | 8 V ≤ V <sub>IN</sub> ≤ 14 V | -2.25% | | 2.25% | | | I <sub>MON_ACC_A</sub> | Digital current monitor accuracy, Rail A (READ_IOUT) | I <sub>OUT</sub> = 120 A | -3% | | 3% | | | I <sub>MON_ACC_B</sub> | Digital current monitor | Ι – 40 Δ | -3% | | 3% | | | Temp | READ_TEMP1 | 0.28 V (-40°C) ≤ TSEN ≤ 1.8 V (150°C) | -2 | 0 | 2 | °C | #### 6.8 Current Sense and Calibration over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------------|----------------------------------------------------|----------------------------------------|---------|-----|-----------| | I <sub>MON_CAL_OF1</sub> | Current monitor calibration offset LSB (per-phase) | IOUT_CAL_OFFSET resolution (per-phase) | 0.125 | | Α | | | Current monitor calibration | IOUT_CAL_OFFSET = 0xE808 (per-phase) | 1 | | Α | | IMON_CAL_OF2 | offset range (per-phase) | IOUT_CAL_OFFSET = 0xEFF9 (per-phase) | -0.875 | | Α | | I <sub>MON_CAL_OF3</sub> | Current monitor calibration offset LSB (total) | IOUT_CAL_OFFSET resolution (total) | 0.25 | | Α | | | Current monitor calibration | IOUT_CAL_OFFSET = 0xE820 (total) | 4 | | Α | | IMON_CAL_OF4 | offset range (total) | IOUT_CAL_OFFSET = 0xEFE2 (total) | -3.75 | | Α | | I <sub>MON_CAL_LSB</sub> | Current monitor calibration gain LSB | IOUT_CAL_GAIN resolution | 0.3125% | | | | I <sub>MON_CAL_GAIN</sub> | Current monitor calibration | IOUT_CAL_GAIN = 0xD131 | 4.7656 | | $m\Omega$ | | | gain range | IOUT_CAL_GAIN = 0xD150 | 5.25 | | mΩ | Submit Documentation Feedback ## 6.9 Logic Interface Pins: A\_EN, A\_PGOOD, B\_EN, B\_PGOOD, RESET over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------|------------------------------------------------------------------|-------|------|------|------| | R <sub>RPGDL</sub> | Open-drain pulldown resistance | $V_{A\_PGOOD} = V_{B\_PGOOD} = 0.45 \text{ V}$ | | 36 | 50 | Ω | | I <sub>VRTTLK</sub> | Open-drain leakage current | SDIO, A_PGOOD, B_PGOOD, Hi Z Leakage, 3.3-V applied in off state | -2 | 0.2 | 2 | μΑ | | V <sub>AENL</sub> | Channel A ENABLE logic low | | | | 0.7 | V | | V <sub>AENH</sub> | Channel A ENABLE logic high | | 0.8 | | | V | | V <sub>AENHYS</sub> | Channel A ENABLE hysteresis | | 0.028 | 0.05 | 0.07 | V | | t <sub>AENDIG</sub> | Channel A ENABLE deglitch (1) | | 0.2 | | | μs | | I <sub>AENH</sub> | Channel A I/O 1.1-V leakage | V <sub>A_EN</sub> = 1.1 V | | | 25 | μA | | V <sub>BENL</sub> | Channel B ENABLE logic low | | | | 0.7 | V | | V <sub>BENH</sub> | Channel B ENABLE logic high | | 0.8 | | | V | | V <sub>BENHYS</sub> | Channel B ENABLE hysteresis | | 0.028 | 0.05 | 0.07 | V | | t <sub>BENDIG</sub> | Channel B ENABLE deglitch (1) | | 0.2 | | | μs | | t <sub>AENVRRDYF</sub> | Channel A ENABLE low to A_PGOOD low | From A_EN low to A_PGOOD low | | | 1.5 | μs | | I <sub>BENH</sub> | Channel B I/O 1.1-V leakage | V <sub>BENH</sub> = 1.1 V | | | 25 | μΑ | | V <sub>RSTL</sub> | RESET logic low | | | | 0.8 | V | | V <sub>RSTH</sub> | RESET logic high <sup>(1)</sup> | | 1.09 | | | V | | t <sub>RSTTDLY</sub> | RESET delay time | | | 1 | | μs | <sup>(1)</sup> Specified by design. Not production tested. #### 6.10 Protections: OVP and UVP over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------|-------------------------------------------------------------------|------|------|------|------| | V <sub>RDYH5</sub> | Tracking OVP | Measured at the VSP pin wrt VID code. Device latches OFF. | 330 | | 400 | mV | | V <sub>RDYH0</sub> | Tracking OVP | Measured at the VSP pin wrt VID code. Device latches OFF. | 140 | | 200 | mV | | t <sub>RDYDGLTO</sub> | VR_RDY deglitch time | See <sup>(1)</sup> | | | 2.5 | μs | | t <sub>RDYDGLTU</sub> | VR_RDY deglitch time | f <sub>SW</sub> = 500 kHz | | 4 | | μs | | $V_{RDYL}$ | Undervoltage protection (2) | (V <sub>VSP</sub> + V <sub>DROOP</sub> ) with respect to VID | 370 | 400 | 430 | mV | | V <sub>OVPA</sub> | Fixed overvoltage protection, channel A <sup>(2)</sup> | $V_{AVSP} > V_{OVP}$ for 1 $\mu$ s, ENABLE = HI or LO, PWM to LO | 2.75 | 2.75 | 2.86 | V | | V <sub>OVPB</sub> | Fixed overvoltage protection, channel B <sup>(2)</sup> | $V_{BVSP} > V_{OVP}$ for 1 $\mu s$ , ENABLE = HI or LO, PWM to LO | 1.85 | 1.9 | 1.95 | V | Product Folder Links: TPSM831D31 <sup>(1)</sup> Time from VSP out of 200-mV or 400-mV VDAC boundary to VR\_RDYlow. <sup>(2)</sup> Can be programmed with different configurations. ## 6.11 Typical Characteristics (V<sub>IN</sub> = 12 V) Submit Documentation Feedback ## Typical Characteristics (V<sub>IN</sub> = 12 V) (continued) ## 7 Detailed Description #### Overview The TPSM831D31 is a PMBus-controlled, dual output 4-phase power module. Both outputs have a programmable output voltage range of 0.25 V to 1.52 V. The first output is configured as a 3-phase power stage that can deliver up to 120 Å of output current. The second output is a single phase power stage that can deliver up to 40 A of output current ## 7.2 Functional Block Diagram Copyright © 2018, Texas Instruments Incorporated www.ti.com ## 7.3 Feature Description #### 7.3.1 DCAP+ Control For high current applications, D-CAP+ control architecture, combines the benefits of D-CAP constant on-time control with those of multiphase converters. D-CAP+ control ensures that inductor currents of individual phases are fed back so the system has accurate droop control and good current-sharing performance as well an error amplifier is utilized to improve DC accuracy over load and line. Figure 9 illustrates the operational waveforms of D-CAP+ control architecture with 3 phases in steady state. By using the adaptive on-time control concept, a pseudo fixed switching frequency of SW\_CLK is generated by comparing the summed inductor currents, ISUM, and the error amplifier output, EA, signal. By distributing the switching signal to different phases, all phases can be perfectly interleaved in steady state. During load transients, the switching frequency is varied to improve the transient performance as shown in Figure 10. Variable switching frequencies of different phases can be observed. One important feature of a multiphase converter is the capability to dynamically add or drop the number of operational phases based on load conditions. The goal is to optimize efficiency while maintaining good load transient performance. Figure 9. 3-Phase Steady State Switching Figure 10. 3-Phase Transient Operation #### **Feature Description (continued)** #### 7.3.2 Setting the Load-Line (DROOP) Figure 11. Load Line The loadline can be set with VOUT\_DROOP register via PMBus. The programmable range for channel A is between 0 m $\Omega$ and 3.125 m $\Omega$ with 64 options, and the range for channel B is between 0 m $\Omega$ and 0.875 m $\Omega$ with 16 options to fulfill the requirements for different applications. See Table 27 for the DC load line settings. #### 7.3.3 Start-Up Timing The start-up time is the time from when a start condition is received (as programmed by the ON\_OFF\_CONFIG command) until the output voltage starts to rise. The start-up time for both outputs can be programmed using the TON\_DELAY command as shown in Table 1. | • | | | | | | |--------------------|--------------------|---------|-------|--|--| | | START-UP TIME (ms) | | | | | | | MIN | TYP | MAX | | | | TON_DELAY = 0xB1EC | 0.38 | 0.48 | 0.58 | | | | TON_DELAY = 0xB396 | 0.8 | 0.9 | 1 | | | | TON_DELAY = 0xBAD1 | 1.308 | 1.408 | 1.508 | | | | TON_DELAY = 0xC26E | 2.28 | 2.432 | 2.584 | | | | TON_DELAY = others | | Invalid | | | | Table 1. Start-Up Time (1) #### 7.3.4 Load Transitions The TPSM831D31 achieves fast load transient performance using the inherent variable switching frequency characteristics. When there is a sudden load increase, the output voltage rapidly drops, which forces the PWM pulses to switch sooner and more frequently which causes the inductor current to rapidly increase. As the inductor current reaches the new load current, the device reaches a steady-state operating condition and the PWM switching resumes the steady-state frequency. When there is a sudden load release, the output voltage rapidly rises, which forces the PWM pulses to be delayed until the inductor current reaches the new load current. At that point, the switching resumes and steady-state switching continues. <sup>(1)</sup> Channel A (PAGE 0); Channel B (PAGE 1) #### 7.3.5 Switching Frequency The TPSM831D31 switching frequency can be selected from several values between 350 kHz to 700 kHz as shown in Table 2. The FREQUENCY\_SWITCH command is used to select the desired switching frequency. **Table 2. Switching Frequency Select** | FREQUENCY<br>SELECT (kHz) | COMMAND | |---------------------------|-----------------------------------------------------| | 350 | FREQUENCY_SWITCH = 0x015E | | 400 | FREQUENCY_SWITCH = 0x0190 (factory default setting) | | 450 | FREQUENCY_SWITCH = 0x01C2 | | 500 | FREQUENCY_SWITCH = 0x01F4 | | 550 | FREQUENCY_SWITCH = 0x0226 | | 600 | FREQUENCY_SWITCH = 0x0258 | | 650 | FREQUENCY_SWITCH = 0x028A | | 700 | FREQUENCY_SWITCH = 0x02BC | #### 7.3.6 RESET Function During adaptive voltage scaling (AVS) operation, the voltage may become falsely adjusted to be out of ASIC operating range. The RESET function returns the voltage to the VBOOT voltage. When the voltage is out of ASIC operating range, the ASIC issues a RESET signal to the TPSM831D31 device. The device senses this signal and after a delay of greater than 1 $\mu$ s, it sets an internal RESET\_FAULT signal and sets VOUT\_COMMAND to VBOOT. The device pulls the output voltage to the VBOOT level with the slew rate set by VOUT\_TRANSITION\_RATE command. When the RESET pin signal goes high, the internal RESET\_FAULT signal goes low. Table 3. VBOOT | BOOT VOLTAGE SETTING (5-mV DAC) | BOOT VOLTAGE (V) | |---------------------------------|------------------| | MFR_SPEC_11<7:0> = 00h | 0.000 | | MFR_SPEC_11<7:0> = 33h | 0.500 | | MFR_SPEC_11<7:0> = 83h | 0.900 | | MFR_SPEC_11<7:0> = 97h | 1.000 | | MFR_SPEC_11<7:0> = BFh | 1.200 | #### 7.3.7 VID Table The DAC voltage VDAC can be changed via PMBus according to Table 4. Table 4. VID Table (5 mV DAC) | | Table 4. VID Table (5 mV DAC) | | | | | | | | | | | | |------------------|-------------------------------|------------------|-------------|------------------|-------------|------------------|-------------|------------------|-------------|------------------|-------------|--| | VID Hex<br>VALUE | DAC<br>STEP | VID Hex<br>VALUE | DAC<br>STEP | VID Hex<br>VALUE | DAC<br>STEP | VID Hex<br>VALUE | DAC<br>STEP | VID Hex<br>VALUE | DAC<br>STEP | VID Hex<br>VALUE | DAC<br>STEP | | | 00 | 0.000 | 2B | 0.460 | 56 | 0.675 | 81 | 0.890 | AC | 1.105 | D7 | 1.320 | | | 01 | 0.250 | 2C | 0.465 | 57 | 0.680 | 82 | 0.895 | AD | 1.110 | D8 | 1.325 | | | 02 | 0.255 | 2D | 0.470 | 58 | 0.685 | 83 | 0.900 | AE | 1.115 | D9 | 1.330 | | | 03 | 0.260 | 2E | 0.475 | 59 | 0.690 | 84 | 0.905 | AF | 1.120 | DA | 1.335 | | | 04 | 0.265 | 2F | 0.480 | 5A | 0.695 | 85 | 0.910 | B0 | 1.125 | DB | 1.340 | | | 05 | 0.270 | 30 | 0.485 | 5B | 0.700 | 86 | 0.915 | B1 | 1.130 | DC | 1.345 | | | 06 | 0.275 | 31 | 0.490 | 5C | 0.705 | 87 | 0.920 | B2 | 1.135 | DD | 1.350 | | | 07 | 0.280 | 32 | 0.495 | 5D | 0.710 | 88 | 0.925 | В3 | 1.140 | DE | 1.355 | | | 08 | 0.285 | 33 | 0.500 | 5E | 0.715 | 89 | 0.930 | B4 | 1.145 | DF | 1.360 | | | 09 | 0.290 | 34 | 0.505 | 5F | 0.720 | 8A | 0.935 | B5 | 1.150 | E0 | 1.365 | | | 0A | 0.295 | 35 | 0.510 | 60 | 0.725 | 8B | 0.940 | B6 | 1.155 | E1 | 1.370 | | | 0B | 0.300 | 36 | 0.515 | 61 | 0.730 | 8C | 0.945 | B7 | 1.160 | E2 | 1.375 | | | 0C | 0.305 | 37 | 0.520 | 62 | 0.735 | 8D | 0.950 | B8 | 1.165 | E3 | 1.380 | | | 0D | 0.310 | 38 | 0.525 | 63 | 0.740 | 8E | 0.955 | B9 | 1.170 | E4 | 1.385 | | | 0E | 0.315 | 39 | 0.530 | 64 | 0.745 | 8F | 0.960 | BA | 1.175 | E5 | 1.390 | | | 0F | 0.320 | 3A | 0.535 | 65 | 0.750 | 90 | 0.965 | BB | 1.180 | E6 | 1.395 | | | 10 | 0.325 | 3B | 0.540 | 66 | 0.755 | 91 | 0.970 | BC | 1.185 | E7 | 1.400 | | | 11 | 0.330 | 3C | 0.545 | 67 | 0.760 | 92 | 0.975 | BD | 1.190 | E8 | 1.405 | | | 12 | 0.335 | 3D | 0.550 | 68 | 0.765 | 93 | 0.980 | BE | 1.195 | E9 | 1.410 | | | 13 | 0.340 | 3E | 0.555 | 69 | 0.770 | 94 | 0.985 | BF | 1.200 | EA | 1.415 | | | 14 | 0.345 | 3F | 0.560 | 6A | 0.775 | 95 | 0.990 | C0 | 1.205 | EB | 1.420 | | | 15 | 0.350 | 40 | 0.565 | 6B | 0.780 | 96 | 0.995 | C1 | 1.210 | EC | 1.425 | | | 16 | 0.355 | 41 | 0.570 | 6C | 0.785 | 97 | 1.000 | C2 | 1.215 | ED | 1.430 | | | 17 | 0.360 | 42 | 0.575 | 6D | 0.790 | 98 | 1.005 | C3 | 1.220 | EE | 1.435 | | | 18 | 0.365 | 43 | 0.580 | 6E | 0.795 | 99 | 1.010 | C4 | 1.225 | EF | 1.440 | | | 19 | 0.370 | 44 | 0.585 | 6F | 0.800 | 9A | 1.015 | C5 | 1.230 | F0 | 1.445 | | | 1A | 0.375 | 45 | 0.590 | 70 | 0.805 | 9B | 1.020 | C6 | 1.235 | F1 | 1.450 | | | 1B | 0.380 | 46 | 0.595 | 71 | 0.810 | 9C | 1.025 | C7 | 1.240 | F2 | 1.455 | | | 1C | 0.385 | 47 | 0.600 | 72 | 0.815 | 9D | 1.030 | C8 | 1.245 | F3 | 1.460 | | | 1D | 0.390 | 48 | 0.605 | 73 | 0.820 | 9E | 1.035 | C9 | 1.250 | F4 | 1.465 | | | 1E | 0.395 | 49 | 0.610 | 74 | 0.825 | 9F | 1.040 | CA | 1.255 | F5 | 1.470 | | | 1F | 0.400 | 4A | 0.615 | 75 | 0.830 | A0 | 1.045 | СВ | 1.260 | F6 | 1.475 | | | 20 | 0.405 | 4B | 0.620 | 76 | 0.835 | A1 | 1.050 | CC | 1.265 | F7 | 1.480 | | | 21 | 0.410 | 4C | 0.625 | 77 | 0.840 | A2 | 1.055 | CD | 1.270 | F8 | 1.485 | | | 22 | 0.415 | 4D | 0.630 | 78 | 0.845 | A3 | 1.060 | CE | 1.275 | F9 | 1.490 | | | 23 | 0.420 | 4E | 0.635 | 79 | 0.850 | A4 | 1.065 | CF | 1.280 | FA | 1.495 | | | 24 | 0.425 | 4F | 0.640 | 7A | 0.855 | A5 | 1.070 | D0 | 1.285 | FB | 1.500 | | | 25 | 0.430 | 50 | 0.645 | 7B | 0.860 | A6 | 1.075 | D1 | 1.290 | FC | 1.505 | | | 26 | 0.435 | 51 | 0.650 | 7C | 0.865 | A7 | 1.080 | D2 | 1.295 | FD | 1.510 | | | 27 | 0.440 | 52 | 0.655 | 7D | 0.870 | A8 | 1.085 | D3 | 1.300 | FE | 1.515 | | | 28 | 0.445 | 53 | 0.660 | 7E | 0.875 | A9 | 1.090 | D4 | 1.305 | FF | 1.520 | | | 29 | 0.450 | 54 | 0.665 | 7F | 0.880 | AA | 1.095 | D5 | 1.310 | | | | | 2A | 0.455 | 55 | 0.670 | 80 | 0.885 | AB | 1.100 | D6 | 1.315 | | | | Submit Documentation Feedback #### 7.4 Device Functional Modes #### 7.4.1 Continuous Conduction Mode The TPSM831D31 device operates in continuous conduction mode (CCM) at a fixed frequency. As programmed from the factory, phase shedding is disabled and can be enabled with a PMBus command. To begin power conversion, the EN signal and/or OPERATION command must be asserted high. Following a fault that stops power conversion, the enable contol must be pulled low and then re-asserted high to resume power conversion. #### 7.4.2 Operation With EN Signal Control According to a bit value in the ON\_OFF\_CONFIG register, the TPSM831D31 device can be commanded to use the EN pin to enable or disable power conversion, regardless of the state of the OPERATION command. The TPSM831D31 is factory programmed to use the EN pin only. When the EN pin is pulled low, power conversion stops immediately without first waiting for a turn-off delay or actively ramping down the output voltage. #### 7.4.3 Operation With OPERATION Control According to a bit value in the ON\_OFF\_CONFIG register, the TPSM831D31 device can be commanded to use the OPERATION command to enable or disable conversion, regardless of the state of the EN signal. #### 7.4.4 Operation With EN and OPERATION Control According to a bit value in the ON\_OFF\_CONFIG register, the TPSM831D31 device can be commanded to require both the assertion of the EN pin, and the OPERATION command to enable or disable conversion. #### 7.5 Programming #### 7.5.1 PMBus Connections The TPSM831D31 device can support either 100-kHz class, 400-kHz class or 1-MHz class operation, with 1.8-V or 3.3-V logic levels. Connection for the PMBus interface should follow the DC specifications given in *Section 4.3* of the *System Management Bus (SMBus) Specification V3.0*. The complete SMBus specification is available from the SMBus website, smbus.org. #### 7.5.2 PMBus Address Selection The PMBus slave address is set by the voltage on the ADDR pin and is selected with a resistor from the ADDR pin to GND. Refer to Table 5. Note that TPSM831D31 uses 7 bit addressing, per the SMBus specification. Users communicating to the device using generic $I^2C$ drivers should be aware that these 7 bits occupy the most significant bits of the first byte in each transaction, with the least significant bit being the data direction bit (0 for write operations, 1 for read operations). That is, for read transactions, the address byte is $A_6A_5A_4A_3A_2A_1A_01$ and for write operations the address byte is $A_6A_5A_4A_3A_2A_1A_00$ . Refer to the SMBus specification for more information. **Table 5. PMBus Slave Address Selection** | V <sub>ADDR</sub> (V) | PMBus Address<br>(7 bit binary)<br>A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | PMBus Address<br>(7 bit decimal) | R <sub>ADDRL</sub> (kΩ) | I <sup>2</sup> C Address Byte<br>(Write Operation) | I <sup>2</sup> C Address Byte<br>(Read Operation) | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------|----------------------------------------------------|---------------------------------------------------| | ≤ 0.039 V | 1011000b | 88d | 0 | B0h | B1h | | 0.073 V ± 15 mV | 1011001b | 89d | 0.453 | B2h | B3h | | 0.122 V ± 15 mV | 1011010b | 90d | 0.768 | B4h | B5h | | 0.171 V ± 15 mV | 1011011b | 91d | 1.13 | B6h | B7h | | 0.219 V ± 15 mV | 1011100b | 92d | 1.47 | B8h | B9h | | 0.268 V ± 15 mV | 1011101b | 93d | 1.87 | BAh | BBh | | 0.317 V ± 15 mV | 1011110b | 94d | 2.32 | BCh | BDh | | 0.366 V ± 15 mV | 1011111b | 95d | 2.74 | BEh | BFh | | 0.415 V ± 15 mV | 1100000b | 96d | 3.24 | C0h | C1h | | 0.464 V ± 15 mV | 1100001b | 97d | 3.74 | C2h | C3h | ## **Table 5. PMBus Slave Address Selection (continued)** | V <sub>ADDR</sub> (V) | PMBus Address<br>(7 bit binary)<br>A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> | PMBus Address<br>(7 bit decimal) | R <sub>ADDRL</sub> (kΩ) | I <sup>2</sup> C Address Byte<br>(Write Operation) | I <sup>2</sup> C Address Byte<br>(Read Operation) | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------|----------------------------------------------------|---------------------------------------------------| | 0.513 V ± 15 mV | 1100010b | 98d | 4.32 | C4h | C5h | | 0.562 V ± 15 mV | 1100011b | 99d | 4.99 | C6h | C7h | | 0.610 V ± 15 mV | 1100100b | 100d | 5.62 | C8h | C9h | | 0.660 V ± 15 mV | 1100101b | 101d | 6.34 | CAh | CBh | | 0.708 V ± 15 mV | 1100110b | 102d | 7.15 | CCh | CDh | | 0.757 V ± 15 mV | 1100111b | 103d | 8.06 | CEh | CFh | | 0.806 V ± 15 mV | 1101000b | 104d | 9.09 | D0h | D1h | | 0.854 V ± 15 mV | 1101001b | 105d | 10.0 | D2h | D3h | | 0.903 V ± 15 mV | 1101010b | 106d | 11.3 | D4h | D5h | | 0.952 V ± 15 mV | 1101011b | 107d | 12.7 | D6h | D7h | | 1.000 V ± 15 mV | 1101100b | 108d | 14.3 | D8h | D9h | | 1.050 V ± 15 mV | 1101101b | 109d | 16.2 | DAh | DBh | | 1.098 V ± 15 mV | 1101110b | 110d | 18.2 | DCh | DDh | | 1.147 V ± 15 mV | 1101111b | 111d | 20.5 | DEh | DFh | | 1.196 V ± 15 mV | 1110000b | 112d | 23.7 | E0h | E1h | | 1.245 V ± 15 mV | 1110001b | 113d | 27.4 | E2h | E3h | | 1.294 V ± 15 mV | 1110010b | 114d | 31.6 | E4h | E5h | | 1.343 V ± 15 mV | 1110011b | 115d | 37.4 | E6h | E7h | | 1.392 V ± 15 mV | 1110100b | 116d | 45.3 | E8h | E9h | | 1.440 V ± 15 mV | 1110101b | 117d | 54.9 | EAh | EBh | | 1.489 V ± 15 mV | 1110110b | 118d | 69.8 | ECh | EDh | | 1.540 V ± 15 mV | 1110111b | 119d | 95.3 | EEh | EFh | Submit Documentation Feedback #### 7.5.3 Supported Commands The table below summarizes the PMBus commands supported by the TPSM831D31. Only selected commands, which are most commonly used during device configuration and usage are reproduced in this document. For a full set of register maps for this device, refer to the accompanying *Technical Reference Manual*. | CMD | COMMAND NAME | COMMAND NAME DESCRIPTION | | DEFAULT | DEFAULT<br>VALUE | | |-------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------|------------------|-----------------| | CIVID | COMMAND NAME | DESCRIPTION | NVM | BEHAVIOR | Ch. A<br>PAGE 0 | Ch. B<br>PAGE 1 | | 00h | PAGE | Selects which channel subsequent PMBus commands address | RW | All commands address Channel A | N | /A | | 01h | OPERATION | Enable or disable each channel, enter or exit margin. | RW | Conversion disabled. Margin None. | 00h | 00h | | 02h | ON_OFF_CONFIG | Configure the combination of OPERATION, and enable pin required to enable power conversion for each channel. | RW,<br>NVM | AVR_EN/BEN pins only. | 17h | 17h | | 03h | CLEAR_FAULT | Clears all fault status registers to 00h and releases PMB_ALERT | W | Write-only | N | /A | | 04h | PHASE | Selects which phase of the active channel subsequent PMBus commands address | RW | Commands address all phases. | FFh | FFh | | 10h | WRITE_PROTECT | Used to control writing to the volatile operating memory (PMBus and restore from NVM). | RW | Writes to all commands are allowed | 00 | Dh | | 11h | STORE_DEFAULT_ALL | Stores all current storable register settings into NVM as new defaults. | W | Write-only | N | /A | | 12h | RESTORE_DEFAULT_ALL | Restores all storable register settings from NVM. | W | Write-only | N | /A | | 19h | CAPABILITY | Provides a way for a host system to determine key PMBus capabilities of the device. | R | 1 MHz, PEC,<br>PMB_ALERT<br>Supported | D | )h | | 1Bh | SMBALERT_MASK<br>(STATUS_VOUT) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | All bits may assert PMB_ALERT | 00h | 00h | | 1Bh | SMBALERT_MASK<br>(STATUS_IOUT) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | All bits may assert PMB_ALERT | 00h | 00h | | 1Bh | SMBALERT_MASK<br>(STATUS_INPUT) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | LOW_VIN does not<br>assert<br>PMB_ALERT | 08h | 08h | | 1Bh | SMBALERT_MASK<br>(STATUS_TEMPERATURE) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | All bits may assert PMB_ALERT | 00h | 00h | | 1Bh | SMBALERT_MASK<br>(STATUS_CML) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | All bits may assert PMB_ALERT | 00h | 00h | | 1Bh | SMBALERT_MASK<br>(STATUS_MFR_SPECIFIC) | Selects which faults/status bits may to assert PMB_ALERT | RW,<br>NVM | All bits may assert PMB_ALERT | 00h | 00h | | 20h | VOUT_MODE | Read-only output mode indicator | R <sup>(1)</sup> | VID mode.<br>5 mV Step (Ch A),<br>5 mV Step (Ch B) | 27h | 27h | | 21h | VOUT_COMMAND | Output voltage target | RW,<br>NVM | 0.500 V (Ch A)<br>0.500 V (Ch B) | 0033h 0033 | | | 24h | VOUT_MAX | Sets the maximum output voltage | RW,<br>NVM | 1.520 V (Ch A)<br>1.520 V (Ch B) | 00FFh 00Ff | | | 25h | VOUT_MARGIN_HIGH | Load the unit with the voltage to which the output is to be changed when OPERATION command is set to "Margin High". | RW | 0.000 V (CH A)<br>0.000 V (Ch B) | 0000h | 0000h | | 26h | VOUT_MARGIN_LOW | Load the unit with the voltage to which the output is to be changed when OPERATION command is set to "Margin Low". | RW | 0.000 V (CH A)<br>0.000 V (Ch B) | 0000h | 0000h | <sup>(1)</sup> NVM-backed bits in the MFR\_SPECIFIC or USER\_DATA commands affect the reset value of these commands. Refer to the individual register maps for more detail. | CMD | COMMAND NAME | DESCRIPTION | R/W, | DEFAULT | DEF/<br>VAI | AULT<br>LUE | |-------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|-----------------| | CIVID | COMMAND NAME | DESCRIPTION | NVM | BEHAVIOR | Ch. A<br>PAGE 0 | Ch. B<br>PAGE 1 | | 27h | VOUT_TRANSITION_RATE | Used to set slew rate settings for output voltage updates | RW,<br>NVM | 2.5 mV/µs (Ch A)<br>2.5 mV/µs (Ch B) | E028h | E028h | | 28h | VOUT_DROOP | The VOUT_DROOP sets the rate, in mV/A $(m\Omega)$ at which the output voltage decreases (or increases) with increasing (or decreasing) output current for use with Adaptive Voltage Positioning | RW,<br>NVM | 0.000 mΩ (Ch A) 0.000 mΩ (Ch B) | D000h | D000h | | 29h | VOUT_SCALE_LOOP | Used for scaling the VID code | RW,<br>NVM | 1.000 (Ch A)<br>1.000 (Ch B) | E808h | E808h | | 2Ah | VOUT_SCALE_MONITOR | Used for scaling output voltage telemetry | RW,<br>NVM | 1.000 (Ch A)<br>1.000 (Ch B) | E808h | E808h | | 2Bh | VOUT_MIN | Sets the minimum output voltage | RW,<br>NVM | 0.000 V (Ch A)<br>0.000 V (Ch B) | 0000h | 0000h | | 33h | FREQUENCY_SWITCH | Sets the switching frequency | RW,<br>NVM | 400 kHz (Ch A)<br>400 kHz (Ch B) | 0190h | 0190h | | 35h | VIN_ON | Sets value of input voltage at which the device should start power conversion. | RW,<br>NVM | 7.25 V | F0′ | IDh | | 38h | IOUT_CAL_GAIN | Sets the ratio of voltage at the current sense pins to the sensed current. | RW,<br>NVM | $\begin{array}{c} 5.0625 \text{ m}\Omega \text{ (Ch A)} \\ 5.0625 \text{ m}\Omega \text{ (Ch B)} \end{array}$ | D144h | D144h | | 39h | IOUT_CAL_OFFSET | Used to null offsets in the output current sensing circuit | RW,<br>NVM | 0.000 A (Ch A)<br>0.000 A (Ch B)<br>(All Phases) | E800h | E800h | | 40h | VOUT_OV_FAULT_LIMIT | Sets the value of the sensed output voltage which triggers an output overvoltage fault | R | 1.520 V (Ch A)<br>1.520 V (Ch B) | 00FFh | 00FFh | | 41h | VOUT_OV_FAULT_RESPONSE | Sets the converter response to an output overvoltage event | R | Shutdown, do not restart | 80h | 80h | | 44h | VOUT_UV_FAULT_LIMIT | Sets the value of the sensed output voltage which triggers an output undervoltage fault | R | 0.000 V (Ch A)<br>0.000 V (Ch B) | 0000h | 0000h | | 45h | VOUT_UV_FAULT_RESPONSE | Sets the converter response to an output undervoltage event | RW,<br>NVM | Shutdown, do not restart | 80h | 80h | | 46h | IOUT_OC_FAULT_LIMIT | Sets the output overcurrent fault limit, in amperes | RW,<br>NVM <sup>(1)</sup> | 180 A (Ch A)<br>60 A (Ch B) | 00B4h | 003Ch | | 47h | IOUT_OC_FAULT_RESPONSE | Defines the overcurrent fault response | RW,<br>NVM | Shutdown, do not restart | C0h | C0h | | 4Ah | IOUT_OC_WARN_LIMIT | Sets the output overcurrent warning limit, in amperes | RW,<br>NVM <sup>(1)</sup> | 120 A (Ch A)<br>40 A (Ch B) | 0078h | 0028h | | 4Fh | OT_FAULT_LIMIT | Sets the output overtemperature fault limit, in degrees Celsius. | RW,<br>NVM <sup>(1)</sup> | 135 °C (Ch A)<br>135 °C (Ch B) | 0087h | 0087h | | 50h | OT_FAULT_RESPONSE | Defines the overtemperature fault response | RW,<br>NVM | Shutdown, do not restart | 80h | 80h | | 51h | OT_WARN_LIMIT | Sets the output overtemperature warning limit, in degrees Celsius. | RW | 105 °C (Ch A)<br>105 °C (Ch B) | 0069h | 0069h | | 55h | VIN_OV_FAULT_LIMIT | Sets the VIN overvoltage fault limit, in volts | RW,<br>NVM | 17.000 V | 00 | 11h | | 56h | VIN_OV_FAULT_RESPONSE | Defines the VIN overvoltage fault response | R | Continue<br>Uninterrupted | 00 | )h | | 59h | VIN_UV_FAULT_LIMIT | Sets the VIN undervoltage fault limit, in volts | RW,<br>NVM | 6.500 V | F80Dh | | | 5Ah | VIN_UV_FAULT_RESPONSE | Defines the VIN undervoltage fault response | R | Shutdown, do not restart | C0h | | | 5Bh | IIN_OC_FAULT_LIMIT | Sets the input current overcurrent fault limit, in amperes | RW,<br>NVM | 40.0 A | F850h | | | 5Ch | IIN_OC_FAULT_RESPONSE | Defines the input overcurrent fault response | R | Shutdown, do not restart | C | Dh | | 5Dh | IIN_OC_WARN_LIMIT | Sets the input current overcurrent warning limit, in amperes | RW,<br>NVM | 32.0 A | F84 | 10h | Submit Documentation Feedback # SLUSDC9-AUGUST 2018 www.ti.com DEFAULT | | | | R/W, | DEFAULT | DEFAULT<br>VALUE | | | |-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------|-----------------------------|-----------------|--| | CMD | COMMAND NAME | DESCRIPTION | NVM | BEHAVIOR | Ch. A<br>PAGE 0 | Ch. B<br>PAGE 1 | | | 60h | TON_DELAY | Sets the time, in milliseconds, from when a start condition is received (as programmed by the ON_OFF_CONFIG command) until the output voltage starts to rise | RW,<br>NVM | 0.480 ms (Ch A)<br>0.896 ms (Ch B) | B1ECh | B396h | | | 6Bh | PIN_OP_WARN_LIMIT | The PIN_OP_WARN_LIMIT command sets the value of the input power, in watts, that causes a warning that the input power is high | RW | 450 W | 088 | 08E1h | | | 78h | STATUS_BYTE | PMBus read-only status and flag bits. | PMBus read-only status and flag bits. RW Current Status | | N/A | N/A | | | 79h | STATUS_WORD | PMBus read-only status and flag bits. | RW | Current Status | N/A | N/A | | | 7Ah | STATUS_VOUT | PMBus read-only status and flag bits. | RW | Current Status | N/A | N/A | | | 7Bh | STATUS_IOUT | PMBus read-only status and flag bits. | RW | Current Status | N/A | N/A | | | 7Ch | STATUS_INPUT | PMBus read-only status and flag bits. | RW | Current Status | N. | /A | | | 7Dh | STATUS_TEMPERATURE | PMBus read-only status and flag bits. | RW | Current Status | N/A | N/A | | | 7Eh | STATUS_CML | PMBus read-only status and flag bits. | RW | Current Status | N. | /A | | | 80h | STATUS_MFR_SPECIFIC | PMBus read-only status and flag bits. | RW | Current Status | N/A | N/A | | | 88h | READ_VIN | Returns the input voltage in volts | R | Current Status | N | /A | | | 89h | READ_IIN | Returns the input current in amperes | R | Current Status | N | /A | | | 8Bh | READ_VOUT | Returns the output voltage in VID format | R | Current Status | N/A | N/A | | | 8Ch | READ_IOUT | Returns the output current in amperes | R | Current Status | N/A | N/A | | | 8Dh | READ_TEMPERATURE_1 | Returns the highest power stage temperature in °C | R | Current Status | N/A | N/A | | | 96h | READ_POUT | Returns the output power in Watts | R | Current Status | N/A | N/A | | | 97h | READ_PIN | Returns the input power in Watts | R | Current Status | N/A | | | | 98h | PMBUS_REVISION | Returns the version of the PMBus specification to which this device complies | R | PMBus 1.3<br>Part I, Part II | 33 | 33h | | | 99h | MFR_ID | Loads the unit with bits that contain the manufacturer's ID | RW,<br>NVM | ТІ | 544 | 19h | | | 9Ah | MFR_MODEL | Loads the unit with bits that contain the manufacturer's model number | RW,<br>NVM | 3+1 Phase<br>Configuration | 433 | 31h | | | 9Bh | MFR_REVISION | Loads the unit with bits that contain the manufacturer's model revision | RW,<br>NVM | Rev 1.0 | 000 | )1h | | | 9Dh | MFR_DATE | Loads the unit with bits that contain the manufacture date | RW,<br>NVM | July 2018 | 120 | )7h | | | 9Eh | MFR_SERIAL | NVM Checksum | R | NVM checksum | 679E8 | BB7Dh | | | ADh | IC_DEVICE_ID | Returns a number indicating the part number of the device | R | TPSM831D31 | 8 | lh | | | AEh | IC_DEVICE_REV | Returns a number indicating the device revision | R | Rev 1.0 | | )h | | | B0h | USER_DATA_00 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory Default<br>Settings | | | | B1h | USER_DATA_01 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory Default<br>Settings | | | | B2h | USER_DATA_02 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory Default<br>Settings | | | | B3h | USER_DATA_03 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory Default<br>Settings | | | | B4h | USER_DATA_04 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory Default<br>Settings | | | | B5h | USER_DATA_05 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Sett | Default<br>ings | | | B6h | USER_DATA_06 | Used for batch NVM programming. | RW<br>NVM | Current configuration | | Default ings | | | CMD | COMMAND NAME | DESCRIPTION | R/W, | DEFAULT | | AULT<br>LUE | | |-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------|-----------------|------------------------|--| | CIVID | COMMAND NAME | DESCRIPTION | NVM | BEHAVIOR | Ch. A<br>PAGE 0 | Ch. B<br>PAGE 1 | | | B7h | USER_DATA_07 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory<br>Sett | Default<br>ings | | | B8h | USER_DATA_08 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory<br>Sett | Default<br>ings | | | B9h | USER_DATA_09 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory<br>Sett | Default<br>ings | | | BAh | USER_DATA_10 | Used for batch NVM programming. | RW<br>NVM | Current configuration | | Default<br>ings | | | BBh | USER_DATA_11 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory<br>Sett | Default<br>ings | | | BCh | USER_DATA_12 | Used for batch NVM programming. | RW<br>NVM | Current configuration | Factory<br>Sett | Default<br>ings | | | D0h | MFR_SPECIFIC_00 | Configures per-phase overcurrent levels, current share thresholds, and other miscellaneous settings. | RW<br>NVM | Misc. configuration,<br>See register maps | 003Eh | 203Dh | | | D3h | MFR_SPECIFIC_03 | Returns information regarding current imbalance warnings for each phase | R | Current status | N/A | N/A | | | D4h | MFR_SPECIFIC_04 | Returns the output voltage for the active channel, in linear format | R | Current status | N/A | N/A | | | D5h | MFR_SPECIFIC_05 | Used to trim the output voltage of the active channel, by applying an offset to the currently selected VID code. | RW<br>NVM | 1.25 mV offset<br>(Ch A and Ch B) | 01h | 01h | | | D6h | MFR_SPECIFIC_06 | Configures dynamic load line options for both channels, and selects Auto-DCM operation. | RW<br>NVM | Misc. configuration,<br>See register maps | 0605h | 1000h | | | D7h | MFR_SPECIFIC_07 | Configures the internal loop compensation for both channels. | RW<br>NVM | Misc. configuration,<br>See to register<br>maps | 0946h | 01C6h | | | D8h | MFR_SPECIFIC_08 | Used to identify catastrophic faults which occur first, and store this information to NVM | RW<br>NVM | Current status | 00h | 00h | | | D9h | MFR_SPECIFIC_09 | Used to configure non-linear transient performance enhancements such as undershoot reduction (USR) | RW<br>NVM | Misc. configuration,<br>See register maps | 46C5h | 06C7h | | | DAh | MFR_SPECIFIC_10 | Used to configure input current sensing, and set the maximum output current | RW<br>NVM | Misc. configuration,<br>See register maps | C878h | 0028h | | | DBh | MFR_SPECIFIC_11 | Boot-up VID code for each channel | RW<br>NVM | VID 051d (Ch A)<br>VID 051d (Ch B) | 33h | 33h | | | DCh | MFR_SPECIFIC_12 | Used to configure input current sensing and other miscellaneous settings | RW<br>NVM | Misc. configuration,<br>See register maps | C570h | 07F0 | | | DDh | MFR_SPECIFIC_13 | Used to configure output voltage slew rates, DAC stepsize, and other miscellaneous settings. | RW<br>NVM | Misc. configuration,<br>See register maps | 9CE5h | 00E5h | | | DEh | MFR_SPECIFIC_14 | Used to configure dynamic phase shedding, and compensation ramp amplitude, and dynamic ramp amplitude during USR, and different power states | RW<br>NVM | Misc. configuration,<br>See register maps | 0007h | 0007h | | | DFh | MFR_SPECIFIC_15 | Used to configure dynamic phase shedding. | RW<br>NVM | Misc. configuration,<br>See register maps | 1FFAh 0000h | | | | E4h | MFR_SPECIFIC_20 | Used to set the maximum operational phase number, on-the-fly. | RW<br>NVM | Misc. configuration,<br>See register maps | | Hardware<br>Configured | | | F0h | MFR_SPECIFIC_32 | Used to set the input over-power warning | RW | 450 W | 008 | -<br>≣1h | | | FAh | MFR_SPECIFIC_42 | NVM Security | RW<br>NVM | NVM Security Key | 000 | 00h | | Submit Documentation Feedback #### 7.5.4 Commonly Used PMBus Commands The following sections describe the most commonly used PMBus commands and their usage in the configuration, operation and testing of TPSM831D31 power solutions: - Voltage, Current, Power, and Temperature Readings - Output Current Sense and Calibration - Output Voltage Margin Testing - Loop Compensation - Converter Protection and Response - · Dynamic Phase Shedding - NVM Programming - NVM Security - · Black Box Fault Recording - Board Identification and Inventory Tracking - Status Reporting #### 7.5.5 Voltage, Current, Power, and Temperature Readings Using an internal ADC, the TPSM831D31 provides a full set of telemetry capabilities, allowing the user to read back critical information about the converter's input voltage, input current, input power, output voltage, output current, output power and temperature. The table below summarizes the available commands and their formats. Register maps for each command are included. **Table 6. Telemetry Functions** | Command | Description | Format | Units | Channel/Phase | |--------------------|------------------------------------------|--------|----------|---------------------------------------------------| | READ_VIN | Input voltage telemetry | Linear | V | Shared, Channel<br>A and B | | READ_IIN | Input current telemetry | Linear | А | Shared, Channel<br>A and B | | READ_VOUT | Output voltage telemetry (VID format) | VID | VID Code | Per Channel | | READ_IOUT | Output current telemetry | Linear | Α | Per Channel and Per<br>Phase | | READ_TEMPERATURE_1 | Power stage temperature telemetry | Linear | °C | Per Channel,<br>Highest phase<br>temperature only | | READ_POUT | Output power telemetry | Linear | W | Per Channel | | READ_PIN | Input power telemetry | Linear | W | Shared, Channel<br>A and B | | MFR_SPECIFIC_04 | Output voltage telemetry (linear format) | Linear | V | Per Channel | #### 7.5.5.1 (88h) READ VIN The READ\_VIN command returns the input voltage in volts. The two data bytes are formatted in the Linear Data format. The refresh rate is 1200 µs. This command should be accessed through Read Word transactions, and is shared between channel A and channel B. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |--------------|----|--------------|--------------|----|----|---|---|--| | R | R | R | R | R | R | R | R | | | | | READ_VIN_EXP | READ_VIN_MAN | | | | | | | 7 | 6 | 5 | 2 | 1 | 0 | | | | | R | R | R | R | R | R | | | | | READ_VIN_MAN | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **READ\_VIN** #### Table 7. READ\_VIN Register Field Descriptions | Bit | Bit Field | | Reset | Description | |-------|--------------|---|-------------------|------------------------------------------| | 15:11 | READ_VIN_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_VIN_MAN | R | Current<br>Status | Linear two's complement format mantissa. | #### 7.5.5.2 (89h) READ\_IIN The READ\_IIN command returns the input current in amperes. The refresh rate is 100 µs. The two data bytes are formatted in the Linear Data format. This command should be accessed through Read Word transactions, and is shared between channel A and channel B. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | |-------------|--------------|--------------|--------------|----|----|---|---|--|--|--| | R | R | R | R | R | R | R | R | | | | | | | READ_IIN_EXP | READ_IIN_MAN | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | R R R R R R | | | | | | | | | | | | | READ_IIN_MAN | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **READ IIN** #### Table 8. READ\_IIN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------------------|------------------------------------------| | 15:11 | READ_IIN_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_IIN_MAN | R | Current<br>Status | Linear two's complement format mantissa. | #### 7.5.5.3 (8Bh) READ\_VOUT The READ\_VOUT command returns the actual, measured output voltage. The two data bytes are formatted in the VID Data format, and the refresh rate is 1200 us. This command should be accessed through Read Word transactions. READ\_VOUT is a paged register. In order to access READ\_VOUT command for channel A, PAGE must be set to 00h. In order to access READ\_VOUT register for channel B, PAGE must be set to 01h. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |-------------|---------------|----|----|----|----|---|---|--|--| | R | R | R | R | R | R | R | R | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | R R R R R R | | | | | | | | | | | | READ_VOUT_VID | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **READ\_VOUT** ## Table 9. READ\_VOUT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------------------|----------------------------| | 7:0 | READ_VOUT_VID | R | Current<br>Status | Output voltage, VID format | Product Folder Links: TPSM831D31 #### 7.5.5.4 (8Ch) READ IOUT The READ IOUT command returns the output current in amperes. READ IOUT is a linear format command. READ\_IOUT is a paged register. In order to access READ\_IOUT for channel A, PAGE must be set to 00h. In order to access the READ\_IOUT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. READ\_IOUT is also a phased register. Depending on the configuration of the design, for channel A, PHASE must be set to 00h to access Phase 1, 01h to access Phase 2, etc... PHASE must be set to FFh to access all phases simultaneously. PHASE may also be set to 80h to readack the total phase current (sum of all active phase currents for the active channel) measurement, as described in Output Current Sense and Calibration. Note that READ\_IOUT is only a phased command for Channel A (PAGE 0). The READ IOUT command must be accessed through Read Word transactions. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|---------------|---------------|---------------|----|----|---|---|--|--| | R | R | R | R | R | R | R | R | | | | | ٠ | READ_IOUT_EXF | READ_IOUT_MAN | | | | | | | | 7 | 6 | 5 | 2 1 0 | | | | | | | | R | R | R | R | R | R | | | | | | | READ IOUT MAN | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **READ\_IOUT** #### Table 10. READ\_IOUT Register Field Descriptions | Bit | Bit Field Typ | | Reset | Description | |-------|---------------|---|-------------------|------------------------------------------| | 15:11 | READ_IOUT_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_IOUT_MAN | R | Current<br>Status | Linear two's complement format mantissa. | Attempts to write to this command results in invalid transactions. The device ignores the invalid data, sets the appropriate flags in STATUS\_CML and STATUS\_WORD, and asserts the PMB\_ALERT signal to notify the system host of an invalid transaction. #### 7.5.5.5 (8Dh) READ\_TEMPERATURE\_1 The READ\_TEMPERATURE\_1 command returns the temperature in degree Celsius. The two data bytes are formatted in the Linear Data format. The refresh rate is 1200 µs. READ\_TEMPERATURE\_1 is a linear format command. READ\_TEMPERATURE\_1 is a paged register. In order to access OPERATION command for channel A, READ\_TEMPERATURE\_1 must be set to 00h. In order to access READ\_TEMPERATURE\_1 register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. The READ\_TEMPERATURE\_1 command must be accessed through Read Word transactions. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |---------------|----|--------------|---------------|----|----|---|---|--|--| | R | R | R | R | R | R | R | R | | | | | F | READ_TEMP_EX | READ_TEMP_MAN | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | R R R R R R | | | | | | | | | | | READ_TEMP_MAN | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### READ\_TEMPERATURE\_1 #### Table 11. READ TEMPERATURE 1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|-------------------|------------------------------------------| | 15:11 | READ_TEMP_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_TEMP_MAN | R | Current<br>Status | Linear two's complement format mantissa. | Attempts to write to this command results in invalid transactions. The device ignores the invalid data, sets the appropriate flags in STATUS CML and STATUS WORD, and asserts the PMB ALERT signal to notify the system host of an invalid transaction #### 7.5.5.6 (96h) READ\_POUT The READ\_POUT command returns the calculated output power, in watts for the active channel. The refresh rate is 1200 µs. READ\_POUT is a linear format command. READ POUT is a paged register. In order to access READ POUT command for channel A, PAGE must be set to 00h. In order to access READ\_POUT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. The READ POUT command must be accessed through Read Word transactions. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|---------------|---------------|----|----|---------------|---|---|--|--| | R | R | R | R | R | R | R | R | | | | | F | READ_POUT_EXI | P | | READ_POUT_MAN | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | R | R | R | R | R | R | R | R | | | | | READ_POUT_MAN | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **READ POUT** #### Table 12. READ POUT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|-------------------|------------------------------------------| | 15:11 | READ_POUT_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_POUT_MAN | R | Current<br>Status | Linear two's complement format mantissa. | Attempts to write to this command results in invalid transactions. The device ignores the invalid data, sets the appropriate flags in STATUS\_CML and STATUS\_WORD, and asserts the PMB\_ALERT signal to notify the system host of an invalid transaction #### 7.5.5.7 (97h) READ\_PIN The READ\_PIN command returns the calculated input power. The refresh rate is 1200 µs. READ\_PIN is a linear format command. The READ\_PIN command must be accessed through Read Word transactions. The READ PIN command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. www.ti.com SLUSDC9 – AUGUST 2018 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|--------|--------------|-----|-----|----|--------------|---| | R | R | R | R | R | R | R | R | | | | READ_PIN_EXP | | | | READ_PIN_MAN | | | _ | | _ | 4 | 0 | 0 | á | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | 6<br>R | R R | R R | R R | R | R | R | LEGEND: R/W = Read/Write; R = Read only #### **READ\_PIN** #### Table 13. READ\_PIN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------------------|------------------------------------------| | 15:11 | READ_PIN_EXP | R | Current<br>Status | Linear two's complement format exponent. | | 10:0 | READ_PIN_MAN | R | Current<br>Status | Linear two's complement format mantissa. | #### 7.5.5.8 (D4h) MFR\_SPECIFIC\_04 The MFR\_SPECIFIC\_04 command is used to return the output voltage for the active channel, in the **linear** format (READ\_VOUT uses VID format). The MFR\_SPECIFIC\_04 command must be accessed through Read Word transactions. MFR SPECIFIC 04 is a Linear format command. MFR\_SPECIFIC\_04 is a paged register. In order to access MFR\_SPECIFIC\_04 command for channel A, PAGE must be set to 00h. In order to access the MFR\_SPECIFIC\_04 register for channel B, PAGE must be set to 01h. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----|--------------|--------------|--------------|----|----|---|---|--| | R | R | R | R | R | R | R | R | | | | | VOUT_LIN_EXP | VOUT_LIN_MAN | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | R | R | R | R | R | R | R | R | | | | VOUT LIN MAN | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### MFR SPECIFIC 04 #### Table 14. MFR\_SPECIFIC\_04 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------------------|------------------------------------------| | 15:11 | VOUT_LIN_EXP | R | Current<br>Status | Linear format two's complement exponent. | | 10:0 | VOUT_LIN_MAN | R | Current<br>Status | Linear format two's complement mantissa. | #### 7.5.6 Output Current Sense and Calibration The READ IOUT command may be used to read the individual phase currents, and the total channel current. #### 7.5.6.1 Reading Individual Phase Currents Using the PAGE and PHASE commands, the TPSM831D31 can be configured to return output current information for each individual phase. The examples below demonstrate this process: ### Example #1: Read back the output current of Channel A, First Phase - 1. Select Channel A. Write PAGE to 00h - 2. Select first phase. Write PHASE to 00h - 3. Read READ IOUT #### Example #2: Read back the output current of Channel B, Second Phase - 1. Select Channel B. Write PAGE to 01h - 2. Select second phase. Write PHASE to 01h - 3. Read READ\_IOUT #### 7.5.6.1.1 Reading Total Current When the PHASE command is set to 80h, the TPSM831D31 device is configured to return the total channel current (sum of individual phase currents) in response to the READ\_IOUT command. #### **Example: Read the Total Output Current of Channel A** - 1. Select Channel A. Write PAGE to 00h - 2. Select total current measurement. Write PHASE to 80h - 3. Read READ IOUT #### 7.5.7 Output Voltage Margin Testing The TPSM831D31 provides several commands to enable voltage margin testing. The upper two MARGIN bits in the OPERATION command can be used to toggle the active channel between three states: - Margin None (MARGIN = 0000b). The output voltage target is equal to VOUT\_COMMAND. - 2. Margin Low (MARGIN = 01xxb). The output voltage target is equal to VOUT\_MARGIN\_LOW. - 3. Margin High (MARGIN = 10xxb). The output voltage target is equal to VOUT\_MARGIN\_HIGH. In order to use OPERATION, the active channel must be configured for to respect the OPERATION command, via ON\_OFF\_CONFIG. Output voltage transitions will occur at the slew rate defined by VOUT TRANSITION RATE. | | | Table 15. Siew Rate Settings | | | | | |-------------------|-------------------------------------|-------------------------------|--------|------------------------|-----|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | VOUT_TRANSITION_RATE = 0xE050 | 5 | 6 | 7 | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE0A0 | 10 | 12 | 14 | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE0F0 | 15 | 18 | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE140 | 20 | 24 | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE190 | 25 | 30 | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE1E0 | 30 | 36 | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE230 | 35 | 42 | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE280 | 40 | 48 | | mV/μs | | SL <sub>SET</sub> | Slew rate setting | VOUT_TRANSITION_RATE = 0xE005 | 0.3125 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE00A | 0.625 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE00F | 0.9375 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE014 | 1.25 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE019 | 1.5625 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE01E | 1.875 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE023 | 2.1875 | | | mV/μs | | | | VOUT_TRANSITION_RATE = 0xE028 | 2.5 | | | mV/μs | | | | VOUT_TRANSITION_RATE = others | | Invalid data | | mV/μs | | SL <sub>F</sub> | AVSP and BVSP slew rate SetVID_Fast | | | $SL_SET$ | | mV/μs | | SL <sub>S1</sub> | AVSP and BVSP slew rate slow | | | SL <sub>SET</sub> / 4 | | mV/μs | | SLS1 | AVOI AIIU DVOF SIEW TALE SIUW | | | SL <sub>SET</sub> / 2 | | mV/μs | | Q1 | AVSP and BVSP slew rate slew | MFR_SPEC_13<8> = 0b | | SL <sub>SET</sub> / 4 | | mV/μs | | SL <sub>SS</sub> | rate soft-start | MFR_SPEC_13<8> = 1b | | SL <sub>SET</sub> / 16 | | mV/μs | **Table 15. Slew Rate Settings** The lower two MARGIN bits in the OPERATION command select overvoltage/undervoltage fault handling during margin testing: - 1. Ignore Faults (MARGIN = xx01b). Overvoltage/Undervoltage faults will not trigger during margin tests. - 2. Act on Faults (MARGIN = xx10b). Overvoltage/Undervoltage faults will trigger during margin tests. #### **Example: Output Voltage Margin Testing (Ignore Faults)** - 1. Write to the PAGE command to select the desired channel (E.g. PAGE = 00h for channel A). - 2. Write VOUT\_COMMAND to the desired VID code during Margin None operation. - 3. Write VOUT MARGIN LOW to the desired VID code during Margin Low operation. - 4. Write VOUT\_MARGIN\_HIGH to the desired VID code during Margin High operation. - 5. Write MFR\_SPECIFIC\_02 to 01h to ensure that the PMBus interface has control of the output voltage. - 6. Set the CMD bit in OPERATION to 1b to ensure the device is configured to respect the OPERATION command. - 7. Margin None. Write OPERATION to 80h. - 8. Margin Low. Write OPERATION to 94h. - 9. Margin High. Write OPERATION to A4h. #### 7.5.7.1 (01h) OPERATION The OPERATION command is used to turn the device output on or off in conjunction with the input from the AVR\_EN pin for channel A, and BEN pin for channel B, acc ording to the configuration of the ON\_OFF\_CONFIG command. It is also used to set the output voltage to the upper or lower MARGIN levels. OPERATION is a paged register. In order to access OPERATION command for channel A, PAGE must be set to 00h. In order to access OPERATION register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. The OPERATION command must be accessed through Read Byte/Write Byte transactions. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---|----|-----|------|----|----|----| | RW | R | RW | RW | RW | RW | RW | RW | | ON | 0 | | MAF | RGIN | | 0 | 0 | LEGEND: R/W = Read/Write; R = Read only #### **OPERATION** #### Table 16. OPERATION Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ON | RW | Ob | Enable/disable power conversion for the currently selected channel(s) according to the PAGE command, when the ON_OFF_CONFIG command is configured to require input from the ON bit for output control. Note that there may be several other requirements that must be satisfied before the currently selected channel(s) can begin converting power (e.g. input voltages above UVLO thresholds, AVR_EN/BEN pins high if required by ON_OFF_CONFIG, etc) 0b: Disable power conversion 1b: Enable power conversion | | 5:2 | MARGIN | RW | 0000b | Set the output voltage to either the value selected by the VOUT_MARGIN_HIGH or MARGIN_LOW commands, for the currently selected channel(s), according to the PAGE command. 0000b: Margin Off. Output voltage is set to the value of VOUT_COMMAND 0101b: Margin Low (Ignore Fault). Output voltage is set to the value of VOUT_MARGIN_LOW. 0110b: Margin Low (Act on Fault). Output voltage is set to the value of VOUT_MARGIN_LOW. 1001b: Margin High (Ignore Fault). Output voltage is set to the value of VOUT_MARGIN_HIGH | | 1:0 | 0 | RW | 00b | These bits are writeable but should always be set to 00b. | Note that the VOUT\_MAX\_WARN bit in STATUS\_VOUT can be caused by a margin operation, if "Act on Fault" is selected, and the VOUT MARGIN HIGH/VOUT MARGIN LOW value loaded by the margin operation exceeds the value of VOUT\_COMMAND. #### 7.5.7.2 (26h) **VOUT\_MARGIN\_LOW** The VOUT\_MARGIN\_LOW command loads the unit with the voltage to which the output is to be changed when the OPERATION command is set to "Margin Low". VOUT\_MARGIN\_LOW is a VID format command. The VOUT\_MARGIN\_LOW command must be accessed through Read Word/Write Word transactions. Submit Documentation Feedback VOUT\_MARGIN\_LOW is a paged register. In order to access VOUT\_MARGIN\_LOW for channel A, PAGE must be set to 00h. In order to access the VOUT\_MARGIN\_LOW register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|----------------|----|----|----|----|----|----|--|--| | R | R | R | R | R | R | R | R | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RW | | | | VOUT_MARGL_VID | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ## **VOUT\_MARGIN\_LOW** #### Table 17. VOUT\_MARGIN\_LOW Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------| | 7:0 | VOUT_MARGL_VID | RW | 00h | Used to set the output voltage to be loaded when the active PAGE is set to Margin Low, in VID format. | #### 7.5.7.3 (25h) VOUT\_MARGIN\_HIGH The VOUT\_MARGIN\_HIGH command loads the unit with the voltage to which the output is to be changed when the OPERATION command is set to "Margin High". VOUT MARGIN HIGH is a VID format command. The VOUT MARGIN HIGH command must be accessed through Read Word/Write Word transactions. VOUT MARGIN HIGH is a paged register. In order to access VOUT MARGIN HIGH for channel A, PAGE must be set to 00h. In order to access the VOUT\_MARGIN\_HIGH register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|----------------|----|----|----|----|----|----|--|--| | R | R | R | R | R | R | R | R | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RW | | | | VOUT_MARGH_VID | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **VOUT\_MARGIN\_HIGH** #### Table 18. VOUT MARGIN HIGH Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------| | 7:0 | VOUT_MARGH_VID | RW | UUII | Used to set the output voltage to be loaded when the active PAGE is set to Margin High, in VID format. | Product Folder Links: TPSM831D31 #### 7.5.8 Loop Compensation The TPSM831D31 provides several options for tuning the output voltage feedback and response to transients. These may be configured by programming the MFR\_SPECIFIC\_07, VOUT\_DROOP, and MFR\_SPECIFIC\_14. Several such parameters may be configured through these commands: - DC Load Line Selects the DC shift in output voltage corresponding to increased output current. The DC load line affects both the final value the output voltage settles to, as well as the settling time. Use the VOUT DROOP command to select the DC load line. - Integration Time Constant In order to maintain DC accuracy, the control loop includes an integration stage. Use MFR\_SPECIFIC\_07 to select the integration time constant. - Integration Path Gain The gain of the integration and AC paths may be selected independently. The AC and DC gains both affect the small-signal bandwidth of the converter. Use MFR\_SPECIFIC\_07 to select the integration path gain. - AC Load Line Selects the AC response to output voltage error. The AC load line affects the settling and response time following a load transient event. MFR\_SPECIFIC\_07 Use the MFR\_SPECIFIC\_07 command to select the AC load line. - AC Path Gain The gain of the integration and AC paths may be selected independently. The AC and DC gains both affect the small-signal bandwidth of the converter. Use MFR\_SPECIFIC\_07 to select the AC path gain. - Ramp Amplitude Smaller ramp settings result in faster response, but may also lead to increased frequency jitter. Likewise, large ramp settings result in lower frequency jitter, but may be slightly slower to respond to changing conditions. The ramp setting also affects the small-signal bandwidth of the converter. Use MFR\_SPECIFIC\_14 to select the ramp high setting. Table 19. Dynamic Integration and Undershoot Reduction ( $T_A = 25$ °C) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------|---------------------------|-----|-----|-----|------| | | | MFR_SPEC_12<10:8> = 000b; | 90 | 100 | 116 | mV | | | | MFR_SPEC_12<10:8> = 001b; | 135 | 150 | 175 | mV | | | | MFR_SPEC_12<10:8> = 010b; | 175 | 200 | 230 | mV | | ., | Dynamic integration voltage | MFR_SPEC_12<10:8> = 011b; | 225 | 250 | 285 | mV | | $V_{DYN}$ | setting | MFR_SPEC_12<10:8> = 100b; | 270 | 300 | 345 | mV | | | | MFR_SPEC_12<10:8> = 101b; | 315 | 350 | 400 | mV | | | | MFR_SPEC_12<10:8> = 110b; | 360 | 400 | 455 | mV | | | | MFR_SPEC_12<10:8> = 111b; | | OFF | | mV | | | | MFR_SPEC_12<7:4> = 0000b; | | 1 | | μs | | | | MFR_SPEC_12<7:4> = 0001b; | | 2 | | μs | | | | MFR_SPEC_12<7:4> = 0010b; | | 3 | | μs | | | | MFR_SPEC_12<7:4> = 0011b; | | 4 | | μs | | | | MFR_SPEC_12<7:4> = 0100b; | | 5 | | μs | | | | MFR_SPEC_12<7:4> = 0101b; | | 6 | | μs | | | | MFR_SPEC_12<7:4> = 0110b; | | 7 | | μs | | | Dynamic integration time | MFR_SPEC_12<7:4> = 0111b; | | 8 | | μs | | t <sub>DINT</sub> | constant <sup>(1)</sup> | MFR_SPEC_12<7:4> = 1000b; | | 12 | | μs | | | | MFR_SPEC_12<7:4> = 1001b; | | 13 | | μs | | | | MFR_SPEC_12<7:4> = 1010b; | | 14 | | μs | | | | MFR_SPEC_12<7:4> = 1011b; | | 15 | | μs | | | | MFR_SPEC_12<7:4> = 1100b; | | 16 | | μs | | | | MFR_SPEC_12<7:4> = 1101b; | | 17 | | μs | | | | MFR_SPEC_12<7:4> = 1110b; | | 18 | | μs | | | | MFR_SPEC_12<7:4> = 1111b; | | 19 | | μs | (1) Specified by design. Not production tested. ## Table 19. Dynamic Integration and Undershoot Reduction ( $T_A = 25$ °C) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------|----------------------------|-----|-----|-----|--------| | | | MFR_SPEC_09<14:12> = 000b; | 120 | 140 | 160 | mV | | | | MFR_SPEC_09<14:12> = 001b; | 155 | 180 | 205 | mV | | | | MFR_SPEC_09<14:12> = 010b; | 190 | 220 | 245 | mV | | V | USR level 2 voltage setting | MFR_SPEC_09<14:12> = 011b; | 230 | 260 | 290 | mV | | V <sub>USR2</sub> | OSK level 2 voltage setting | MFR_SPEC_09<14:12> = 100b; | 265 | 300 | 335 | mV | | | | MFR_SPEC_09<14:12> = 101b; | 300 | 340 | 375 | mV | | | | MFR_SPEC_09<14:12> = 110b; | 335 | 380 | 420 | mV | | | | MFR_SPEC_09<14:12> = 111b; | | OFF | | mV | | | | MFR_SPEC_09<2:0> = 000b; | 70 | 90 | 110 | mV | | | USR level 1 voltage setting | MFR_SPEC_09<2:0> = 001b; | 100 | 120 | 140 | mV | | | | MFR_SPEC_09<2:0> = 010b; | 130 | 150 | 170 | mV | | | | MFR_SPEC_09<2:0> = 011b; | 160 | 180 | 205 | mV | | V <sub>USR1</sub> | | MFR_SPEC_09<2:0> = 100b; | 185 | 210 | 240 | mV | | | | MFR_SPEC_09<2:0> = 101b; | 215 | 240 | 270 | mV | | | | MFR_SPEC_09<2:0> = 110b; | 240 | 270 | 305 | mV | | | | MFR_SPEC_09<2:0> = 111b; | | OFF | | mV | | DII | Maximum phase added in USR | MFR_SPEC_09<5> = 0b; | | 3 | | phases | | PH <sub>USR1</sub> | level 1 <sup>(1)</sup> | MFR_SPEC_09<5> = 1b; | | 4 | | phases | | | | MFR_SPEC_09<4:3> = 00b; | 2 | 5 | 9 | mV | | \ | Dynamic integration/USR voltage | MFR_SPEC_09<4:3> = 01b; | 5 | 10 | 15 | mV | | V <sub>OUSRHYS</sub> | hysteresis | MFR_SPEC_09<4:3> = 10b; | 10 | 15 | 20 | mV | | | | MFR_SPEC_09<4:3> = 11b; | 15 | 20 | 25 | mV | ### **Table 20. Ramp Selections** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------|-------------------------|-----|-----|-----|------| | | | MFR_SPEC_14<2:0> = 000b | 30 | 40 | 55 | mV | | | | MFR_SPEC_14<2:0> = 001b | 70 | 80 | 95 | mV | | | | MFR_SPEC_14<2:0> = 010b | | 120 | 135 | mV | | V | DAMD Sotting | MFR_SPEC_14<2:0> = 011b | 150 | 160 | 175 | mV | | V <sub>RAMP</sub> | RAMP Setting | MFR_SPEC_14<2:0> = 100b | 190 | 200 | 215 | mV | | | | MFR_SPEC_14<2:0> = 101b | 230 | 240 | 255 | mV | | | | MFR_SPEC_14<2:0> = 110b | 270 | 280 | 300 | mV | | | | MFR_SPEC_14<2:0> = 111b | 305 | 320 | 335 | mV | #### 7.5.8.1 (D7h) MFR\_SPECIFIC\_07 The MFR\_SPECIFIC\_07 command is used to configure the internal loop compensation for both channels. The MFR\_SPECIFIC\_07 command must be accessed through Write Word/Read Word transactions. MFR\_SPECIFIC\_07 is a paged register. In order to access MFR\_SPECIFIC\_07 command for channel A, PAGE must be set to 00h. In order to access the MFR\_SPECIFIC\_07 register for channel B, PAGE must be set to 01h. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |-----|------|------|----------|----|--------|----|----|--| | R | R | RW | RW | RW | RW | RW | RW | | | 0 | 0 | INT_ | INT_GAIN | | INT_TC | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RW | | AC. | GAIN | | | AC | :11 | | | | LEGEND: R/W = Read/Write; R = Read only #### MFR\_SPECIFIC\_07 #### Table 21. MFR\_SPECIFIC\_07 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|------------------------------------------| | 15:14 | Not used | R | 0 | Not used and set to 0. | | 13:12 | INT_GAIN | RW | NVM | Integration path gain. See Table 22. | | 11:8 | INT_TC | RW | NVM | Integration time constant. See Table 23. | | 7:6 | AC_GAIN | RW | NVM | AC path gain. See Table 24. | | 5:0 | ACLL | RW | NVM | AC Load Line. See Table 25. | #### Table 22. Integration path gain settings | INT_GAIN (binary) | Integration path gain (V/V) | |-------------------|-----------------------------| | 00b | 2 × AC_GAIN | | 01b | 1 × AC_GAIN | | 10b | 0.66 × AC_GAIN | | 11b | 0.5 × AC_GAIN | #### Table 23. Integration time constant settings | INT_TC (binary) | Time constant (µs) | |-----------------|--------------------| | 0000b | 5 | | 0001b | 10 | | 0010b | 15 | | 0011b | 20 | | 0100b | 25 | | 0101b | 30 | | 0110b | 35 | | 0111b | 40 | | 1000b | 1 | | 1001b | 2 | | 1010b | 3 | | 1011b | 4 | | 1100b | 5 | | 1101b | 6 | | 1110b | 7 | | 1111b | 8 | ## Table 24. AC path gain settings | AC_GAIN (binary) | AC path gain (V/V) | |------------------|--------------------| | 00b | 1 | | 01b | 1.5 | | 10b | 2 | | 11b | 0.5 | ## Table 25. AC load line settings | Bin | ACLL (hex) | AC Load line (mΩ) | Bin | ACLL (hex) | AC Load line (mΩ) | |-----|------------|-------------------|-----|------------|-------------------| | 0 | 00h | 0.0000 | 32 | 20h | 1.6250 | | 1 | 01h | 0.1250 | 33 | 21h | 1.7500 | | 2 | 02h | 0.2500 | 34 | 22h | 1.8750 | | 3 | 03h | 0.3125 | 35 | 23h | 1.9375 | | 4 | 04h | 0.3750 | 36 | 24h | 2.000 | | 5 | 05h | 0.4375 | 37 | 25h | 2.0625 | | 6 | 06h | 0.5000 | 38 | 26h | 2.1250 | | 7 | 07h | 0.5625 | 39 | 27h | 2.1875 | | 8 | 08h | 0.6250 | 40 | 28h | 2.2500 | | 9 | 09h | 0.7500 | 41 | 29h | 2.375 | | 10 | 0Ah | 0.7969 | 42 | 2Ah | 2.4218 | | 11 | 0Bh | 0.8125 | 43 | 2Bh | 2.4375 | | 12 | 0Ch | 0.8281 | 44 | 2Ch | 2.4531 | | 13 | 0Dh | 0.8438 | 45 | 2Dh | 2.4687 | | 14 | 0Eh | 0.8594 | 46 | 2Eh | 2.4843 | | 15 | 0Fh | 0.8750 | 47 | 2Fh | 2.5000 | | 16 | 10h | 0.8906 | 48 | 30h | 2.5156 | | 17 | 11h | 0.9063 | 49 | 31h | 2.5312 | | 18 | 12h | 0.9219 | 50 | 32h | 2.5468 | | 19 | 13h | 0.9375 | 51 | 33h | 2.5625 | | 20 | 14h | 0.9531 | 52 | 34h | 2.5781 | | 21 | 15h | 0.9688 | 53 | 35h | 2.5937 | | 22 | 16h | 0.9844 | 54 | 36h | 2.609 | | 23 | 17h | 1.000 | 55 | 37h | 2.625 | | 24 | 18h | 1.0156 | 56 | 38h | 2.6406 | | 25 | 19h | 1.0313 | 57 | 39h | 2.6562 | | 26 | 1Ah | 1.0469 | 58 | 3Ah | 2.6718 | | 27 | 1Bh | 1.0625 | 59 | 3Bh | 2.6875 | | 28 | 1Ch | 1.1250 | 60 | 3Ch | 2.750 | | 29 | 1Dh | 1.2500 | 61 | 3Dh | 2.875 | | 30 | 1Eh | 1.3750 | 62 | 3Eh | 3.000 | | 31 | 1Fh | 1.5000 | 63 | 3Fh | 3.125 | Product Folder Links: TPSM831D31 #### 7.5.8.2 (28h) VOUT\_DROOP The VOUT\_DROOP command sets the rate, in mV/A ( $m\Omega$ ) at which the output voltage decreases (or increases) with increasing (or decreasing) output current for use with adaptive voltage positioning. This is also referred to as the DC Load Line (DCLL). VOUT\_DROOP is a linear format command. The VOUT\_DROOP command must be accessed through Read Word/Write Word transactions. VOUT\_DROOP is a paged register. In order to access VOUT\_DROOP for channel A, PAGE must be set to 00h. In order to access the VOUT\_DROOP register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|------------|---------|------------|----|----|----|----| | R | R | R | R | R | RW | RW | RW | | | VDROOP_EXP | | VDROOP_MAN | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7<br>RW | 6<br>RW | 5<br>RW | RW | RW | RW | RW | RW | LEGEND: R/W = Read/Write; R = Read only #### VOUT\_DROOP #### Table 26. VOUT\_DROOP Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | VDROOP_EXP | R | 11010b | Linear two's complement fixed exponent, -6. LSB = 0.015625 $m\Omega$ | | 10:0 | VDROOP_MAN | RW | NVM | Linear two's complement mantissa. See table of acceptable values below, note that Channel A and Channel B support different acceptable values of VOUT_DROOP. | The table below summarizes the acceptable values of VOUT\_DROOP for channel A and channel B. Attempts to write any value other than those specified below will be treated as invalid data - invalid data will be ignored, the appropriate flags in STATUS\_CML and STATUS\_WORD will be set, and the PMB\_ALERT will be asserted to notify the system host of an invalid transaction. Table 27. Acceptable VOUT\_DROOP Values | Bin | VOUT_DROOP<br>(hex) | Supported by<br>Channel A | Supported by<br>Channel B | DC Load Line<br>(mΩ) | |-----|---------------------|---------------------------|---------------------------|----------------------| | 0 | D000h | Yes | Yes | 0 | | 1 | D008h | Yes | Yes | 0.125 | | 2 | D010h | Yes | Yes | 0.25 | | 3 | D014h | Yes | Yes | 0.3125 | | 4 | D018h | Yes | Yes | 0.375 | | 5 | D01Ch | Yes | Yes | 0.4375 | | 6 | D020h | Yes | Yes | 0.5 | | 7 | D024h | Yes | Yes | 0.5625 | | 8 | D028h | Yes | Yes | 0.625 | | 9 | D030h | Yes | Yes | 0.7031 | | 10 | D033h | Yes | Yes | 0.7969 | | 11 | D034h | Yes | Yes | 0.8125 | | 12 | D035h | Yes | Yes | 0.8281 | | 13 | D036h | Yes | Yes | 0.8438 | | 14 | D037h | Yes | Yes | 0.8594 | | 15 | D038h | Yes | Yes | 0.875 | | 16 | D039h | Yes | No | 0.8906 | Submit Documentation Feedback STRUMENTS Table 27. Acceptable VOUT\_DROOP Values (continued) | | Table 27. Ac | ceptable VOO1_DR | ROOP values (continued) | | | | | |-----|---------------------|---------------------------|---------------------------|-------------------|--|--|--| | Bin | VOUT_DROOP<br>(hex) | Supported by<br>Channel A | Supported by<br>Channel B | DC Load Line (mΩ) | | | | | 17 | D03Ah | Yes | No | 0.9063 | | | | | 18 | D03Bh | Yes | No | 0.9219 | | | | | 19 | D03Ch | Yes | No | 0.9375 | | | | | 20 | D03Dh | Yes | No | 0.9531 | | | | | 21 | D03Eh | Yes | No | 0.9688 | | | | | 22 | D03Fh | Yes | No | 0.9844 | | | | | 23 | D040h | Yes | No | 1 | | | | | 24 | D041h | Yes | No | 1.0156 | | | | | 25 | D042h | Yes | No | 1.0313 | | | | | 26 | D043h | Yes | No | 1.0469 | | | | | 27 | D044h | Yes | No | 1.0625 | | | | | 28 | D048h | Yes | No | 1.125 | | | | | 29 | D050h | Yes | No | 1.25 | | | | | 30 | D058h | Yes | No | 1.375 | | | | | 31 | D060h | Yes | No | 1.5 | | | | | 32 | D068h | Yes | No | 1.625 | | | | | 33 | D070h | Yes | No | 1.75 | | | | | 34 | D078h | Yes | No | 1.875 | | | | | 35 | D07Ch | Yes | No | 1.9375 | | | | | 36 | D080h | Yes | No | 2 | | | | | 37 | D084h | Yes | No | 2.0625 | | | | | 38 | D088h | Yes | No | 2.125 | | | | | 39 | D08Ch | Yes | No | 2.1875 | | | | | 40 | D090h | Yes | No | 2.25 | | | | | 41 | D098h | Yes | No | 2.328 | | | | | 42 | D09Bh | Yes | No | 2.4218 | | | | | 43 | D09Ch | Yes | No | 2.4375 | | | | | 44 | D09Dh | Yes | No | 2.4531 | | | | | 45 | D09Eh | Yes | No | 2.4687 | | | | | 46 | D09Fh | Yes | No | 2.4843 | | | | | 47 | D0A0h | Yes | No | 2.5 | | | | | 48 | D0A1h | Yes | No | 2.5156 | | | | | 49 | D0A2h | Yes | No | 2.5312 | | | | | 50 | D0A3h | Yes | No | 2.5468 | | | | | 51 | D0A4h | Yes | No | 2.5625 | | | | | 52 | D0A5h | Yes | No | 2.5781 | | | | | 53 | D0A5h | Yes | No | 2.5937 | | | | | 54 | D0A6h | Yes | No | 2.609 | | | | | 55 | D0A7fi<br>D0A8h | Yes | No | 2.625 | | | | | 56 | D0A9h | Yes | No | 2.6406 | | | | | 57 | D0A3h | Yes | No | 2.6562 | | | | | 58 | D0AAH<br>D0ABh | Yes | No | 2.6718 | | | | | 59 | D0ACh | Yes | No | 2.6875 | | | | | 60 | D0B0h | Yes | No | 2.75 | | | | | 61 | D0B0H | Yes | No | 2.875 | | | | | | | | No | 3 | | | | | 62 | D0C0h | Yes | | | | | | | 63 | D0C8h | Yes | No | 3.125 | | | | ## 7.5.9 Converter Protection and Response The TPSM831D31 supports a variety of power supply protection features. The table below summarizes these protection features, and their related PMBus registers. See the following sections for more details. Table 28. TPSM831D31 Protection and Response | | Threshol | d | Response | | |---------------------------------|---------------------|----------------------------------|------------------------|-----------------------------| | | Command Name | Default Value | Command Name | Default Value | | Output Voltage | | • | | 1 | | Over-Voltage Protection | VOUT_OV_FAULT_LIMIT | 1.520 V (Ch A)<br>1.520 V (Ch B) | VOUT_OV_FAULT_RESPONSE | Shutdown,<br>do not restart | | Maximum Allowed Output Voltage | VOUT_MAX | 1.520 V (Ch A)<br>1.520 V (Ch B) | Refer to Register Desc | cription | | Under-Voltage Protection | VOUT_UV_FAULT_LIMIT | 0.000 V (Ch A)<br>0.000 V (Ch B) | VOUT_UV_FAULT_RESPONSE | Shutdown,<br>do not restart | | Minimum Allowed Output VOUT_MIN | | 0.000 V (Ch A)<br>0.000 V (Ch B) | Refer to Register Desc | cription | | Output Current | | | | | | Over-Current Protection | IOUT_OC_FAULT_LIMIT | 180 A (Ch A)<br>60 A (Ch B) | IOUT_OC_FAULT_RESPONSE | Shutdown,<br>do not restart | | Over-Current Warning | IOUT_OC_WARN_LIMIT | 120 A (Ch A)<br>40 A (Ch B) | N/A. Warning Only. | | | Input Voltage | | | | | | Turn-On Threshold | VIN_ON | 7.25 V | N/A | | | Over-Voltage Protection | VIN_OV_FAULT_LIMIT | 17.000 V | VIN_OV_FAULT_RESPONSE | Continue<br>Uninterrupted | | Under-Voltage Protection | VIN_UV_FAULT_LIMIT | 6.50 V | VIN_UV_FAULT_RESPONSE | Shutdown,<br>do not restart | | Input Current | • | • | | • | | Over-Current Protection | IIN_OC_FAULT_LIMIT | 40.0 A | IIN_OC_FAULT_RESPONSE | Shutdown,<br>do not restart | | Over-Current Warning | IIN_OC_WARN_LIMIT | 32.0 A | N/A. Warning On | ly | | Temperature | | | | | | Over-Temperature<br>Protection | OT_FAULT_LIMIT | 135 °C (Ch A)<br>135 °C (Ch B) | OT_FAULT_RESPONSE | Shutdown,<br>do not restart | | Over-Temperature Warning | OT_WARN_LIMIT | 105 °C (Ch A)<br>105 °C (Ch B) | N/A. Warning Onl | y. | Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated SLUSDC9-AUGUST 2018 ### 7.5.10 Output Overvoltage Protection and Response The output overvoltage thresholds track the configured maximum output voltage, VOUT MAX, with a fixed offset, and may be read back in VID format via the read-only VOUT\_OV\_FAULT\_LIMIT command. The converter response to an overvoltage fault is configured by the read-only VOUT OV FAULT RESPONSE command. ### 7.5.10.1 (40h) VOUT OV FAULT LIMIT The VOUT OV FAULT LIMIT is used to read back the value of the output voltage measured at the sense or output pins that causes an output overvoltage fault in VID format. VOUT\_OV\_FAULT\_LIMIT is a VID format command, and must be accessed through Read Word/Write Word transactions. VOUT OV FAULT LIMIT is a paged register. In order to access VOUT OV FAULT LIMIT for channel A, PAGE must be set to 00h. In order to access the VOUT OV FAULT LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B. the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----|------------|----|----|----|----|---|---|--| | R | R | R | R | R | R | R | R | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | R | R | R | R | R | R | R | R | | | | VO OVF VID | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### VOUT\_OV\_FAULT\_LIMIT ### Table 29. VOUT OV FAULT LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|------------|---------------------------------------------------| | 7:0 | VO_OVF_VID | R | See below. | Read-only overvoltage fault limit, in VID format. | When the 5-mV DAC mode VID table is selected via MFR SPECIFIC 13, the VOUT OV FAULT LIMIT register will be set to FFh. When the 10-mV DAC mode VID table is enabled, the VOUT OV FAULT LIMIT is determined according to the value of VOUT MAX, with a fixed offset applied. ### 7.5.10.2 (41h) VOUT\_OV\_FAULT\_RESPONSE The VOUT OV FAULT RESPONSE instructs the device on what action to take in response to an output overvoltage fault. The VOUT\_OV\_FAULT\_RESPONSE command must be accessed through Read Byte transactions. The VOUT OV FAULT RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. Upon triggering the over-voltage fault, the controller is latched off, and the following actions are taken: - Set the VOUT OV FAULT bit in the STATUS BYTE - Set the VOUT bit in the STATUS WORD - Set the VOUT OV FAULT bit in the STATUS VOUT register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | R | R | R | R | R | R | R | R | | | | VO_OV_RESP | | | | | | | | LEGEND: R/W = Read/Write; R = Read only #### **VOUT OV FAULT RESPONSE** #### Table 30. VOUT\_OV\_FAULT\_RESPONSE Register Field Descriptions | Bi | | Field | Туре | Reset | Description | |-----|---|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ) | VO_OV_RESP | R | 80h | 80h: Latch-off and do not restart. To clear a shutdown event due to a fault event, the user must toggle the AVR_EN/BEN pin and/or the ON bit in OPERATION, per the settings in ON_OFF_CONFIG, or power cycle the bias power to the V3P3 pin of the controller device. | ### 7.5.11 Maximum Allowed Output Voltage Setting The VOUT\_MAX command sets an upper limit on the output voltage that the unit may be commanded to, regardless of an other commands or combinations. The intent of this command is to provide a safeguard against a user accidentally setting the output voltage to a possibly destructive level. ### 7.5.11.1 (24h) VOUT\_MAX The VOUT\_MAX command sets an upper limit on the output voltage that the unit may be commanded to, regardless of an other commands or combinations. The intent of this command is to provide a safeguard against a user accidentally setting the output voltage to a possibly destructive level. VOUT\_MAX is a VID format command, and must be accessed through Read Word/Write Word transactions. VOUT\_MAX is a paged register. In order to access VOUT\_MAX for channel A, PAGE must be set to 00h. In order to access the VOUT\_COMMAND register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. The device detects that an attempt has been made to program the output to a voltage greater than the value set by the VOUT\_MAX command. Attempts to program the output voltage greater than VOUT\_MAX can include VOUT\_COMMAND attempts, and margin events while the VOUT\_MARGIN\_HIGH/VOUT\_MARGIN\_LOW values exceed the value of VOUT\_MAX. These events will be treated warning conditions and not as fault conditions. If an attempt is made to program the output voltage higher than the limit set by the VOUT\_MAX command, the device will respond as follows: - The commanded output voltage will be clamped to VOUT MAX, - The OTHER bit will be set in the STATUS BYTE, - The VOUT bit will be set in the STATUS WORD, - The VOUT MAX warning bit will be set in the STATUS VOUT register, and - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set). This register should be programmed by the user depending upon the maximum output voltage the converter can support. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------------|----|----|----|----|----|----|----| | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RW | VOUT_MAX_VID | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### **VOUT MAX** ## Table 31. VOUT\_MAX Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|-----------------------------------------------------------| | 7:0 | VOUT_MAX_VID | RW | NVM | Used to set the maximum VOUT of the device in VID format. | SLUSDC9-AUGUST 2018 ### 7.5.12 Output Undervoltage Protection and Response The output undervoltage protection threshold is configured based on commanded output voltage, VOUT\_COMMAND, including the shift due to the DC load line, and a fixed offset. The undervoltage threshold may be read back in VID format via the read-only VOUT UV FAULT LIMIT command. The converter response to an overvoltage fault is configured by the read-only VOUT UV FAULT RESPONSE command. ### 7.5.12.1 (44h) VOUT UV FAULT LIMIT The VOUT\_UV\_FAULT\_LIMIT is used to read back the value of the output voltage measured at the sense or output pins that causes an output undervoltage fault in VID format. VOUT UV FAULT LIMIT is a VID format command, and must be accessed through Read Word transactions. VOUT UV FAULT LIMIT is a paged register. In order to access VOUT\_UV\_FAULT\_LIMIT for channel A, PAGE must be set to 00h. In order to access the VOUT\_UV\_FAULT\_LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B. the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----|------------|----|----|----|----|---|---|--| | R | R | R | R | R | R | R | R | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | R | R | R | R | R | R | R | R | | | | VO UVF VID | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### VOUT\_UV\_FAULT\_LIMIT ### Table 32. VOUT\_UV\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|------------|----------------------------------------------------| | 7:0 | VO_UVF_VID | R | See below. | Read-only undervoltage fault limit, in VID format. | ### 7.5.12.2 (45h) VOUT UV FAULT RESPONSE The VOUT UV FAULT RESPONSE instructs the device on what action to take in response to an output undervoltage fault. Upon triggering the undervoltage fault, the following actions are taken: - Set the OTHER bit in the STATUS BYTE - Set the VOUT bit in the STATUS WORD - Set the VOUT\_UV\_FAULT bit in the STATUS\_VOUT register - The device notifies the host (asserts PMB ALERT, if the corresponding mask bit in SMBALERT MASK is not set) The VOUT UV FAULT RESPONSE command must be accessed through Read Byte/Write Byte transactions. The VOUT UV FAULT RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----|------------|----|----|----|----|----|----|--|--| | RW | | | | VO_UV_RESP | | | | | | | | | LEGEND: R/W = Read/Write: R = Read only #### **VOUT UV FAULT RESPONSE** ### Table 33. VOUT UV FAULT RESPONSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 00h: Ignore. The controller will set the appropriate status bits, and alert the host, but continue converting power. | | 7:0 | VO_UV_RESP | RW | NVM | BAh: Shutdown and restart. The controller will shutdown the channel on which the fault occurred, and attempt to restart 20ms later. This will occur continuously until the condition causing the fault has disappeared, or the controller has been disabled. | | | | | | 80h: Latch-off and do not restart. To clear a shutdown event due to a fault event, the user must toggle the AVR_EN/BEN pin and/or the ON bit in OPERATION, per the settings in ON_OFF_CONFIG, or power cycle the bias power to the V3P3 pin of the controller device. | # 7.5.13 Minimum Allowed Output Voltage Setting The VOUT\_MIN command sets a lower bound on the output voltage to which the unit can be commanded, regardless of any other commands or combinations. The intent of this command is to provide a safeguard against a user accidentally setting the output voltage to a possibly destructive level rather than to be the primary output under voltage protection. ### 7.5.13.1 (2Bh) VOUT\_MIN The VOUT\_ MIN command sets a lower bound on the output voltage to which the unit can be commanded, regardless of any other commands or combinations. The intent of this command is to provide a safeguard against a user accidentally setting the output voltage to a possibly destructive level rather than to be the primary output under voltage protection. VOUT\_MIN is a VID format command, and must be accessed through Read Word/Write Word transactions. VOUT\_MIN is a paged register. In order to access VOUT\_MIN for channel A, PAGE must be set to 00h. In order to access the VOUT\_MIN register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. If an attempt is made to program the output voltage lower than the limit set by this command, the device will respond as follows: - The commanded output voltage will be clamped to VOUT MIN - The OTHER bit will be set in the STATUS\_BYTE - The VOUT bit will be set in the STATUS WORD - The VOUT MAX MIN Warning bit will be set in the STATUS VOUT register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set). | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|----|--------|---------|----|----|----| | R | R | R | R | R | R | R | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RW | | • | | VOUT_N | MIN_VID | | | | LEGEND: R/W = Read/Write; R = Read only ### **VOUT\_MIN** ### Table 34. VOUT\_MIN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------| | 7:0 | VOUT_MIN_VID | RW | | Used to set a lower bound for output voltage programming for the active PAGE, is set to in VID format. | SLUSDC9-AUGUST 2018 ### 7.5.14 Output Overcurrent Protection and Response Overcurrent thresholds are configured using the IOUT\_OC\_FAULT\_LIMIT. When the overcurrent fault threshold is reached, the converter will respond according to the settings in IOUT\_OC\_FAULT\_RESPONSE. The IOUT OC WARN LIMIT may also be used to configure an information-only overcurrent warning, which triggers prior to an overcurrent fault. Note, that the MFR SPECIFIC 00 command, not listed below, also contains settings for per-phase overcurrent limits. Refer to the device *Technical Reference Manual* for more information. ### 7.5.14.1 (46h) IOUT OC FAULT LIMIT The IOUT OC FAULT LIMIT command sets the value of the total output current, in amperes, that causes the over-current detector to indicate an over-current fault condition. The command has two data bytes and the data format is Linear as shown in the table below. The units are amperes. IOUT\_OC\_FAULT\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. IOUT\_OC\_FAULT\_LIMIT is a paged register. In order to access IOUT\_OC\_FAULT\_LIMIT command for channel A, PAGE must be set to 00h. In order to access IOUT\_OC\_FAULT\_LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | |----|------|-----------|------|----|-----------|-----------|----|--|--|--|--|--| | R | R | R | R | R | RW | RW | RW | | | | | | | | | IOOCF_EXP | | | | IOOCF_MAN | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | DW | RW | | | | | | RW | IXVV | IXVV | 1744 | 1 | IOOCF_MAN | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### IOUT\_OC\_FAULT\_LIMIT ### Table 35. IOUT OC FAULT LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------|------|------------|--------------------------------------------------| | 15:11 | IOOCF_EXP | R | 00000Ь | Linear two's complement exponent, 0. LSB = 1.0 A | | 10:0 | IOOCF_MAN | RW | See below. | Linear two's complement mantissa | At power-on, or after a RESTORE\_DEFAULT\_ALL operation, the IOUT OC FAULT LIMIT command will be loaded with the value of IOUT MAX x 1.50. The IOUT MAX bits for each channel are stored in MFR\_SPECIFIC\_10 (PAGE 0 for channel A, PAGE 1 for channel B). IOUT\_OC\_FAULT\_LIMIT may be changed during operation, but returns to this value on reset. ### 7.5.14.2 (4Ah) IOUT\_OC\_WARN\_LIMIT The IOUT OC WARN LIMIT command sets the value of the output current, in amperes, that causes the overcurrent detector to indicate an over-current warning condition. IOUT\_OC\_WARN\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. IOUT\_OC\_WARN\_LIMIT is a paged register. In order to access IOUT\_OC\_WARN\_LIMIT command for channel A, PAGE must be set to 00h. In order to access IOUT\_OC\_WARN\_LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. Upon triggering the overcurrent warning, the following actions are taken: - Set the OTHER bit in the STATUS BYTE - Set the IOUT bit in the STATUS WORD - Set the IOUT Over current Warning bit in the STATUS\_IOUT register - The device notifies the host (asserts PMB ALERT, if the corresponding mask bit in SMBALERT MASK is not set) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|---------|-----------|---------|----|----|-----------|----| | R | R | R | R | R | RW | RW | RW | | | | IOOCW_EXP | | | | IOOCW_MAN | | | | | | _ | | _ | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7<br>RW | 6<br>RW | 5<br>RW | 4<br>RW | RW | RW | RW | RW | LEGEND: R/W = Read/Write; R = Read only ### IOUT\_OC\_WARN\_LIMIT ### Table 36. IOUT\_OC\_WARN\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------|------|------------|--------------------------------------------------| | 15:11 | IOOCW_EXP | R | 00000b | Linear two's complement exponent, 0. LSB = 1.0 A | | 10:0 | IOOCW_MAN | RW | See below. | Linear two's complement mantissa. | At power-on, or after a RESTORE\_DEFAULT\_ALL operation, the IOUT\_OC\_WARN\_LIMIT command will be loaded with the value of IOUT\_MAX. The IOUT\_MAX bits for each channel are stored in MFR\_SPECIFIC\_10 (PAGE 0 for channel A, PAGE 1 for channel B). IOUT\_OC\_WARN\_LIMIT may be changed during operation, but will return to this value on reset. ### 7.5.14.3 (47h) IOUT\_OC\_FAULT\_RESPONSE The IOUT\_OC\_FAULT\_RESPONSE instructs the device on what action to take in response to an output over-current fault. The IOUT\_OC\_FAULT\_RESPONSE command must be accessed through Read Byte/Write Byte transactions. The IOUT\_OC\_FAULT\_RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. ### **NOTE** IOUT\_OC\_WARN\_LIMIT maximum default value is 180A for VOUTA and 60A for VOUTB. If an application maximum load current is less than 180A, IOUT\_OC\_WARN\_LIMIT needs to change as the default max load current value is restored each time after power-on or RESTORE DEFAULT ALL operation. Upon triggering the over-current fault, the controller is latched off, and the following actions are taken: - Set the IOUT OC FAULT bit in the STATUS BYTE - Set the IOUT bit in the STATUS WORD - Set the IOUT\_OC\_FAULT bit in the STATUS\_IOUT register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|-------|-------|----|----|----| | RW | | | | IO_OC | _RESP | | | | LEGEND: R/W = Read/Write; R = Read only ### IOUT\_OC\_FAULT\_RESPONSE www.ti.com SLUSDC9 – AUGUST 2018 # Table 37. IOUT\_OC\_FAULT\_RESPONSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | IO_OC_RESP | RW | NVM | C0h: Latch-off and do not restart. To clear a shutdown event due to a fault event, the user must toggle the AVR_EN/BEN pin and/or the ON bit in OPERATION, per the settings in ON_OFF_CONFIG, or power cycle the bias power to the V3P3 pin of the controller device. | | | | | | FAh: Shutdown and restart. The controller will shutdown the channel on which the fault occurred, and attempt to restart 20ms later. This will occur continuously until the condition causing the fault has disappeared, or the controller has been disabled. | ## 7.5.14.4 Per Phase Overcurrent Limit Thresholds ### Table 38, OCL | | | Table 36. OCL | | | | | |--------------------|------------------------------------|-----------------------------------|------|------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0000b | 12.5 | 14.5 | 16.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0001b | 16.5 | 18.5 | 20.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0010b | 20.5 | 22.5 | 24.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0011b | 24.5 | 26.5 | 28.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0100b | 28.5 | 30.5 | 32.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0101b | 32.5 | 34.5 | 36.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 0110b | 36.5 | 38.5 | 40.5 | Α | | | Phase OCL levels for Channel A | MFR_SPEC_00<3:0>, (PAGE0) = 0111b | 40.5 | 42.5 | 44.5 | Α | | I <sub>OCLAx</sub> | (ACSPx-VREF), valley current limit | MFR_SPEC_00<3:0>, (PAGE0) = 1000b | 44.5 | 46.5 | 48.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1001b | 48.5 | 50.5 | 52.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1010b | 52.5 | 54.5 | 56.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1011b | 56.5 | 58.5 | 60.5 | Α | | | MFR_SPEC_00<3:0>, (PAGE0) = 1100b | 60.5 | 62.5 | 64.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1101b | 64.5 | 66.5 | 68.5 | Α | | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1110b | 68.5 | 70.5 | 72.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE0) = 1111b | 72.5 | 74.5 | 76.5 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0000b | 12 | 14 | 16 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0001b | 16 | 18 | 20 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0010b | 20 | 22 | 24 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0011b | 24 | 26 | 28 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0100b | 28 | 30 | 32 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0101b | 32 | 34 | 36 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 0110b | 36 | 38 | 40 | Α | | | Phase OCL levels for Channel B | MFR_SPEC_00<3:0>, (PAGE1) = 0111b | 40 | 42 | 44 | Α | | IOCLBx | (BCSPx-VREF), valley current limit | MFR_SPEC_00<3:0>, (PAGE1) = 1000b | 44 | 46 | 48 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1001b | 48 | 50 | 52 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1010b | 52 | 54 | 56 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1011b | 56 | 58 | 60 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1100b | 60 | 62 | 64 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1101b | 64 | 66 | 68 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1110b | 68 | 70 | 72 | Α | | | | MFR_SPEC_00<3:0>, (PAGE1) = 1111b | 72 | 74 | 76 | Α | Instruments Incorporated Submit Documentation Feedback ### 7.5.15 Input Under-Voltage Lockout (UVLO) The TPSM831D31 may not start converting power until the power stage input voltage reaches the level specified by VIN\_ON. ### 7.5.15.1 (35h) VIN\_ON The VIN\_ON command sets the value of the input voltage, in Volts, at which the unit should start power conversion. This command has two data bytes encoded in linear data format, and must be accessed through Read Word/Write Word transactions. The VIN\_ON command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. The supported range for VIN\_ON is from 4.0 V volts to 11.25 Volts. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|---------|-----------|---------|---------|---------|-----------|---------| | R | R | R | R | R | RW | RW | RW | | | | VINON_EXP | | | | VINON_MAN | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7<br>RW | 6<br>RW | 5<br>RW | 4<br>RW | 3<br>RW | 2<br>RW | 1<br>RW | 0<br>RW | LEGEND: R/W = Read/Write; R = Read only ### VIN\_ON ### Table 39. VIN\_ON Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-----------|------|--------|-----------------------------------------------------------------------------| | 15:11 | VINON_EXP | R | 11110b | Linear two's complement exponent, -2. LSB = 0.25 V | | 10:0 | VINON_MAN | RW | NVM | Linear two's complement mantissa. See the table of acceptable values below. | ## Table 40. Acceptable Values of VIN\_ON | VIN_ON (hex) | Turn-On Voltage (V) | |--------------|---------------------| | F01Dh | 7.25 | | F021h | 8.25 | | F025h | 9.25 | | F029h | 10.25 | | F02Dh | 11.25 | **Table 41. VIN Undervoltage Fault Limits** | VIN_UV_FAULT_LIMIT (hex) | Fault Threshold (V) | |--------------------------|---------------------| | F80Fh | 7.5 | | F811h | 8.5 | | F813h | 9.5 | | F815h | 10.5 | | F817h | 11.5 | ### 7.5.16 Input Over-Voltage Protection and Response The TPSM831D31 provides protection from input transients via the VIN\_OV\_FAULT\_LIMIT and VIN\_OV\_FAULT\_RESPONSE commands. ### 7.5.16.1 (55h) VIN\_OV\_FAULT\_LIMIT The VIN\_OV\_FAULT\_LIMIT command sets the value of the input voltage that causes an input overvoltage fault. VIN\_OV\_FAULT\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. The VIN\_OV\_FAULT\_LIMIT command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. www.ti.com | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|-------------|----|----|----|-------------|----| | R | R | R | R | R | RW | RW | RW | | | | VIN_OVF_EXP | | | | VIN_OVF_MAN | | 7 6 5 4 3 2 0 RW RW RW RW RW RWRW RW VIN OVF MAN LEGEND: R/W = Read/Write; R = Read only ### VIN\_OV\_FAULT\_LIMIT ### Table 42. VIN\_OV\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------|------|--------|--------------------------------------------------------------------------------------| | 15:11 | VIN_OVF_EXP | R | 00000b | Linear two's complement exponent, 0. LSB = 1 V | | 10:0 | VIN_OVF_MAN | RW | NVM | Linear two's complement mantissa. Valid values of the mantissa range from 0d to 31d. | ## 7.5.16.2 (56h) VIN\_OV\_FAULT\_RESPONSE The VIN\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input overvoltage fault. The VIN OV FAULT RESPONSE command must be accessed through Read Byte transactions. The VIN\_OV\_FAULT\_RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. In response to the VIN OV LIMIT being exceeded, the device will: - Set the OTHER bit in the STATUS BYTE - Set the INPUT bit in the upper byte of the STATUS WORD - Sets the VIN OV FAULT bit in the STATUS INPUT register - Notify the host (assert the PMB\_ALERT signal, if the corresponding mask bit in SMBALERT\_MASK is not set) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|------|---|---|---| | R | R | R | R | R | R | R | R | | | | | VI OVE | RESP | | | | LEGEND: R/W = Read/Write; R = Read only ### VIN\_OV\_FAULT\_RESPONSE ### Table 43. VIN\_OV\_FAULT\_RESPONSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------| | 7:0 | VI_OVF_RESP | R | | 00h: Ignore. The controller will set the appropriate status bits, and alert the host, but continue converting power. | ### 7.5.17 Input Undervoltage Protection and Response The TPSM831D31 provides protection from input transients via the VIN UV FAULT LIMIT VIN UV FAULT RESPONSE commands. ### 7.5.17.1 (59h) VIN\_UV\_FAULT\_LIMIT The VIN UV FAULT LIMIT command sets the value of the input voltage that causes an Input Under voltage Fault. This fault is masked until the input exceeds the value set by the VIN ON command for the first time, and the unit has been enabled. VIN\_UV\_FAULT\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. The VIN\_UV\_FAULT\_LIMIT command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|---------|-------------|-------------|---------|---------|---------|---------| | RW | | | VIN_UVF_EXP | VIN_UVF_MAN | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7<br>RW | 6<br>RW | 5<br>RW | 4<br>RW | 3<br>RW | 2<br>RW | 1<br>RW | 0<br>RW | LEGEND: R/W = Read/Write; R = Read only ### VIN\_UV\_FAULT\_LIMIT ### Table 44. VIN\_UV\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------|------|-------|-----------------------------------------------------------------------------| | 15:11 | VIN_UVF_EXP | RW | NVM | Linear two's complement exponent. See the table of acceptable values below. | | 10:0 | VIN_UVF_MAN | RW | NVM | Linear two's complement mantissa. See the table of acceptable values below. | ### Table 45. Acceptable Values of VIN UV FAULT LIMIT | VIN_UV_FAULT_LIMIT (hex) | VIN UVF Limit (V) | |--------------------------|-------------------| | F80Dh | 6.5 | | F80Fh | 7.5 | | F811h | 8.5 | | F813h | 9.5 | | F815h | 10.5 | | F817h | 11.5 | ### 7.5.17.2 (5Ah) VIN\_UV\_FAULT\_RESPONSE The VIN\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input overvoltage fault. The VIN\_UV\_FAULT\_RESPONSE command must be accessed through Read Byte transactions. The VIN\_UV\_FAULT\_RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. In response to the VIN\_UV\_LIMIT being exceeded, the device will: - Set the OTHER bit in the STATUS BYTE - Set the INPUT bit in the upper byte of the STATUS\_WORD - Set the VIN\_UV\_FAULT bit in the STATUS\_INPUT register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|------|---|---|---| | R | R | R | R | R | R | R | R | | | | | VI_UVF | RESP | | | | LEGEND: R/W = Read/Write; R = Read only Submit Documentation Feedback ## VIN\_UV\_FAULT\_RESPONSE # Table 46. VIN\_UV\_FAULT\_RESPONSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|--------------------------------------------------------------------------| | 7:0 | VI_UVF_RESP | R | C0h | C0h: Shutdown and restart when the fault condition is no longer present. | www.ti.com SLUSDC9 – AUGUST 2018 #### 7.5.18 Input Overcurrent Protection and Response Input overcurrent protection is configured via the IIN\_OC\_FAULT\_LIMIT, IIN\_OC\_WARN\_LIMIT and IIN\_OC\_FAULT\_RESPONSE commands. #### 7.5.18.1 (5Bh) IIN OC FAULT LIMIT The IIN\_OC\_FAULT\_LIMIT command sets the value of the input current, in amperes, that causes the input over current fault condition. IIN\_OC\_FAULT\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. The IIN\_OC\_FAULT\_LIMIT command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|----|-------------|----|-------------|----|----|----| | R | R | R | R | R | RW | RW | RW | | | | IIN_OCF_EXP | | IIN_OCF_MAN | | | | | 7 | C | E | 1 | 2 | 2 | 1 | 0 | | / | О | 5 | 4 | 3 | 2 | | U | | RW LEGEND: R/W = Read/Write; R = Read only ## IIN\_OC\_FAULT\_LIMIT #### Table 47. IIN\_OC\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------|------|---------------|--------------------------------------------------------------------------------------------------| | 15:11 | IIN_OCF_EXP | R | 11111b | Linear two's complement format exponent, −1. LSB = 0.5 A. | | 10:0 | IIN_OCF_MAN | RW | See<br>below. | Linear two's complement format mantissa. Acceptable values range from 0d (0 A) to 127d (63.5 A). | During operation, the IIN\_OC\_FAULT\_LIMIT may be changed to any valid value, as specified above. The IIN\_OC\_FAULT\_LIMIT command has only limited NVM backup. The table below summarizes the values that IIN\_OC\_FAULT\_LIMIT may be restored to following a reset, or RESTORE\_DEFAULT\_ALL operation. Table 48. IIN\_OC\_FAULT\_LIMIT reset values | Hex Value | IIN_OC_FAULT_LIMIT during NVM store operation | IIN_OC_FAULT_LIMIT following<br>Reset/Restore Operation | | | |----------------------|-----------------------------------------------|---------------------------------------------------------|--|--| | F810h | 8 A | 8 A | | | | F820h | 16 A | 16 A | | | | F830h | 24 A | 24 A | | | | F840h | 32 A | 32 A | | | | F850h | 40 A | 40 A | | | | F860h | 48 A | 48 A | | | | F870h | 56 A | 56 A | | | | F87Fh | 63.5 A | 63.5 A | | | | Any other valid data | Any other valid data | 63.5 A | | | ### 7.5.18.2 (5Dh) IIN OC WARN LIMIT The IIN\_OC\_WARN\_LIMIT command sets the value of the input current, in amperes, that causes the input overcurrent warning condition. The IIN\_OC\_WARN\_LIMIT command must be accessed through Read Word/Write Word transactions. The IIN\_OC\_WARN\_LIMIT command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. Upon triggering the over-current warning, the following actions are taken: - · Set the OTHER bit in the STATUS BYTE - Set the INPUT bit in the STATUS WORD - Set the IIN Over-current Warning bit in the STATUS\_INPUT register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not Copyright © 2018, Texas Instruments Incorporated set) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |--------|---------|-------------|---------|-------------|---------|---------|---------|--|--| | R | R | R | R | R | R | R | R | | | | | ٠ | IIN_OCW_EXP | • | IIN_OCW_EXP | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 7<br>R | 6<br>RW | 5<br>RW | 4<br>RW | 3<br>RW | 2<br>RW | 1<br>RW | 0<br>RW | | | LEGEND: R/W = Read/Write; R = Read only ### IIN\_OC\_WARN\_LIMIT ### Table 49. IIN\_OC\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|-------------|------|---------------|--------------------------------------------------------------------------------------------------| | 15:11 | IIN_OCW_EXP | R | 11111b | Linear two's complement format exponent, -1. LSB = 0.5 A. | | 10:0 | IIN_OCW_MAN | RW | See<br>below. | Linear two's complement format mantissa. Acceptable values range from 0d (0 A) to 127d (63.5 A). | During operation, the IIN\_OC\_FAULT\_LIMIT may be changed to any valid value, as specified above. The IIN\_OC\_FAULT\_LIMIT command has only limited NVM backup. The table below summarizes the values that IIN\_OC\_FAULT\_LIMIT may be restored to following a reset, or RESTORE\_DEFAULT\_ALL operation. ### Table 50. IIN\_OC\_WARN\_LIMIT reset values | Hex Value | IIN_OC_WARN_LIMIT during NVM store operation | IIN_OC_WARN_LIMIT following<br>Reset/Restore Operation | |----------------------|----------------------------------------------|--------------------------------------------------------| | F810h | 8 A | 8 A | | F820h | 16 A | 16 A | | F830h | 24 A | 24 A | | F840h | 32 A | 32 A | | F850h | 40 A | 40 A | | F860h | 48 A | 48 A | | F870h | 56 A | 56 A | | F87Fh | 63.5 A | 63.5 A | | Any other valid data | Any other valid data | 63.5 A | #### 7.5.18.3 (5Ch) IIN\_OC\_FAULT\_RESPONSE The IIN\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an input over-current fault. IIN\_OC\_FAULT\_RESPONSE command must be accessed through Read Byte transactions. The IIN\_OC\_FAULT\_RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. Upon triggering the input over-current fault, the controller is latched off, and the following actions are taken: - Set the OTHER bit in the STATUS BYTE - Set the INPUT bit in the STATUS WORD - Set the IIN\_OC\_FAULT bit in the STATUS\_INPUT register - The device notifies the host (asserts PMB\_ALERT and VR\_FAULT, if the corresponding mask bit in SMBALERT\_MASK is not set) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|-------|---|---|---| | R | R | R | R | R | R | R | R | | | | | IIN_OC | _RESP | | | | LEGEND: R/W = Read/Write; R = Read only SLUSDC9-AUGUST 2018 www.ti.com #### IIN OC FAULT RESPONSE ### Table 51. IIN OC FAULT LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | IIN_OC_RESP | R | C0h | C0h: Latch-off and do not restart. To clear a shutdown event due to a fault event, the user must toggle the AVR_EN/BEN pin and/or the ON bit in OPERATION, per the settings in ON_OFF_CONFIG, or power cycle the bias power to the V3P3 pin of the controller device. | ### 7.5.19 Overtemperature Protection and Response Overtemperature protection is configured the OT FAULT LIMIT, OT WARN LIMIT via OT\_FAULT\_RESPONSE commands. ### 7.5.19.1 (4Fh) OT FAULT LIMIT The OT FAULT LIMIT command sets the value of the temperature limit, in degrees Celsius, that causes an overtemperature fault condition when the sensed temperature from the external sensor exceeds this limit. The default value is selected inMFR SPECIFIC 13, using the OTF DFLT bit. Refer to the device Technical Reference Manual for more information. OT FAULT LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. OT FAULT LIMIT is a paged register. In order to access OT\_FAULT\_LIMIT command for channel A, PAGE must be set to 00h. In order to access OT\_FAULT\_LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | |----|------|---------|------|----|---------|----|----|--|--|--|--|--|--| | R | R | R | R | R | RW | RW | RW | | | | | | | | | | OTF_EXP | | | OTF_MAN | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | DW | RW | | | | | | | RW | IXVV | IXVV | 1744 | | OTF MAN | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### OT\_FAULT\_LIMIT ### Table 52. OT\_FAULT\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------|------|--------|-------------------------------------------------------------------------------------------------------------| | 15:11 | OTF_EXP | R | 00000b | Linear two's complement exponent, 0. LSB = 1 °C | | 10:0 | OTF_MAN | RW | NVM | Linear two's complement mantissa. The default OT_FAULT_LIMIT is set by the OTF_DFLT bit in MFR_SPECIFIC_13. | ### 7.5.19.2 (51h) OT\_WARN\_LIMIT The OT WARN LIMIT command sets the temperature, in degrees Celsius, of the unit at which it should indicate an Over-temperature Warning event. OT\_WARN\_LIMIT is a linear format command, and must be accessed through Read Word/Write Word transactions. OT WARN LIMIT is a paged register. In order to access OT WARN LIMIT command for channel A, PAGE must be set to 00h. In order to access OT\_WARN\_LIMIT register for channel B, PAGE must be set to 01h. For simultaneous access of channels A and B, the PAGE command must be set to FFh. In response to the OT WARN LIMIT being exceeded, the device will: - Set the TEMPERATURE bit in the STATUS BYTE - Set the Over-temperature Warning bit in the STATUS\_TEMPERATURE register - Notify the host (asserts PMB ALERT, if the corresponding mask bit in SMBALERT MASK is not set) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|---------|---------|----|----|---------|----|----|--|--| | R | R | R | R | R | RW | RW | RW | | | | | | OTW_EXP | | | OTW_MAN | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RW | | | | OTW_MAN | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only ### OT\_WARN\_LIMIT ### Table 53. OT\_WARN\_LIMIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------|------|--------|----------------------------------------------------| | 15:11 | OTF_EXP | R | 00000b | Linear two's complement exponent, 0. LSB = 1 °C | | 10:0 | OTF_MAN | RW | 105d | Linear two's complement mantissa. Default = 105 °C | #### 7.5.19.3 (50h) OT FAULT RESPONSE The OT\_FAULT\_RESPONSE instructs the device on what action to take in response to an output overtemperature fault. The OT FAULT RESPONSE command must be accessed through Read Byte/Write Byte transactions. The OT\_FAULT\_RESPONSE command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. Upon triggering the over-temperature fault, the controller is latched off, and the following actions are taken: - Set the TEMPERATURE bit in the STATUS\_BYTE - Set the OT FAULT bit in the STATUS TEMPERATURE register - The device notifies the host (asserts PMB\_ALERT, if the corresponding mask bit in SMBALERT\_MASK is not set). | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|------|------|----|----|----| | RW | | | | OTF_ | RESP | | | | LEGEND: R/W = Read/Write; R = Read only ### OT\_FAULT\_RESPONSE #### Table 54. OT FAULT RESPONSE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | OTF_RESP | RW | NVM | 80h: Latch-off and do not restart. To clear a shutdown event due to a fault event, the user must toggle the AVR_EN/BEN pin and/or the ON bit in OPERATION, per the settings in ON_OFF_CONFIG, or power cycle the bias power to the V3P3 pin of the controller device. | | | | | | C0h: Shutdown and restart when the fault condition is no longer present. | # 7.5.20 Dynamic Phase Shedding (DPS) The dynamic phase shedding (DPS) feature allows the TPSM831D31 to dynamically select the number of operational phases for each channel, based on the total output current. This increases the total converter efficiency by reducing unnecessary switching losses when the output current is low enough to be supported by a fewer number of phases, than are available in hardware. The MFR\_SPECIFIC\_14 and MFR\_SPECIFIC\_15 commands may be used to configure dynamic phase shedding behavior and thresholds. The DPS EN bit in MFR SPECIFIC 14 may be used to enable or disable dynamic phase shedding. Un-setting (writing to 0b) this bit forces each channel to use the maximum number of available phases, regardless of the output current. DPS is disabled as the factory default. www.ti.com SLUSDC9 – AUGUST 2018 The phase add/drop thresholds, at which phases are added or dropped are configured based on the peak efficiency point per phase. For a given switching frequency/duty cycle, the efficiency of an individual power stage has a "peak" point, at which switching losses become less significant and conduction losses begin to dominate. For a multiphase converter, the optimum efficiency is achieved when all of the power stages operate as close as possible to their peak efficiency point. For example, consider a 4-phase design, with power stages that have a peak efficiency point of 12 A per phase. When the total output current is 25 A, if all four phases were active, each phase would be supplying 6.25 A, and hence would be operating far away from their peak efficiency point. With only two phases active, however, each phase supplies 12.5A, meaning that each power stage is operating close to its peak efficiency point, therefore the total converter efficiency is higher overall. In order to maintain regulation during severe load transient events, phases may be added immediately whenever the total peak current reaches phase addition thresholds. To prevent chattering, phases are dropped when the total average current falls below phase drop thresholds, after a delay of 85 µs typically. Phases are always added/dropped, in numerical order. For example, phase 3 is added after phase 2, and dropped after phase 4. The DPS\_COURSE\_TH bits in MFR\_SPECIFIC\_15 select the peak efficiency point per phase. Refer to the power stage datasheet to determine the peak efficiency point per phase. Phase adding thresholds are configured based on the peak efficiency point per phase. Each phase transition has a configurable threshold of 6 A to 12 A above the peak efficiency point. For example, the threshold at which the converter transitions from 2 phases to 3 phases is determined by the DPS\_2TO3\_FINE\_ADD bits in MFR\_SPECIFIC\_15. When 8 A is selected, the total peak current which causes the third phase to be added is 2 $\times$ I<sub>EFF(PEAK)</sub> + 8 A. See the register descriptions below for more detailed information. Likewise, phase drop thresholds are configured based on the peak efficiency point per phase. Each phase transition has a configurable threshold of 2A below A to 4 A above the peak efficiency point. For example, the threshold at which the converter transitions from 3 phases to 2 phases is determined by the DPS\_3TO2\_FINE\_DROP bits in MFR\_SPECIFIC\_14. When 0 A is selected, the total average current which causes the third phase to be dropped is 2 $\times$ I<sub>EFF(PEAK)</sub>. See the register descriptions below for more detailed information. # Table 55. Dynamic Phase Add and Drop | PARAMETER TEST CONDITIONS MIN TYP MAX UNIT | | | | | | | | | | | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-------|------|--|--|--|--| | PAKAMETEK | | | IVIIIN | ITP | IVIAA | UNII | | | | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 2 A; (MFR_SPECIFIC_15<4:3> = 00b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 21 | 23 | 25 | Α | | | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 4 A; (MFR_SPECIFIC_15<4:3> = 01b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 23 | 25 | 27 | Α | | | | | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 6 A; (MFR_SPECIFIC_15<4:3> = 10b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 25 | 27 | 29 | Α | | | | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 8 A; (MFR_SPECIFIC_15<4:3> = 11b); $V_{RIPPLE} \approx 18$ A (estimation) | 27 | 29 | 31 | Α | | | | | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 2 A; (MFR_SPECIFIC_15<4:3> = 00b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 23 | 25 | 27 | Α | | | | | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 4 A; (MFR_SPECIFIC_15<4:3> = 01b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 25 | 27 | 29 | Α | | | | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 6 A; (MFR_SPECIFIC_15<4:3> = 10b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 27 | 29 | 31 | Α | | | | | | | V | Dynamic phase adding threshold, 1 to | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 8 A; (MFR_SPECIFIC_15<4:3> = 11b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 29 | 31 | 33 | Α | | | | | | V <sub>DPSTHA1</sub> | 2 Phases (peak current) | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 2 A; (MFR_SPECIFIC_15<4:3> = 00b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 25 | 27 | 29 | Α | | | | | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 4 A; (MFR_SPECIFIC_15<4:3> = 01b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 27 | 29 | 31 | Α | | | | | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 6 A; (MFR_SPECIFIC_15<4:3> = 10b); $V_{RIPPLE} \approx 18 \text{ A (estimation)}$ | 29 | 31 | 33 | Α | | | | | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 8 A; (MFR_SPECIFIC_15<4:3> = 11b); $V_{RIPPLE} \approx 18$ A (estimation) | 31 | 33 | 35 | Α | | | | | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 2 A; (MFR_SPECIFIC_15<4:3> = 00b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 27 | 29 | 31 | Α | | | | | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 4 A; (MFR_SPECIFIC_15<4:3> = 01b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 29 | 31 | 33 | Α | | | | | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 6 A; (MFR_SPECIFIC_15<4:3> = 10b); $V_{RIPPLE} \approx 18$ A (estimation) | 31 | 33 | 35 | Α | | | | | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 8 A; (MFR_SPECIFIC_15<4:3> = 11b); V <sub>RIPPLE</sub> ≈ 18 A (estimation) | 33 | 35 | 37 | Α | | | | | Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated # Table 55. Dynamic Phase Add and Drop (continued) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = -6 A; (MFR_SPECIFIC_15<14:13> = 00b) | 4 | 6 | 8 | А | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = -4 A; (MFR_SPECIFIC_15<14:13> = 01b) | 6 | 8 | 10 | Α | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = -2 A; (MFR_SPECIFIC_15<14:13> = 10b) | 8 | 10 | 12 | Α | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 0 A; (MFR_SPECIFIC_15<14:13> = 11b) | 10 | 12 | 14 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = -6 A; (MFR_SPECIFIC_15<14:13> = 00b) | 6 | 8 | 10 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = -4 A; (MFR_SPECIFIC_15<14:13> = 01b) | 8 | 10 | 12 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = -2 A; (MFR_SPECIFIC_15<14:13> = 10b) | 10 | 12 | 14 | Α | | V | Dynamic phase shedding threshold, 2 | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 0 A; (MFR_SPECIFIC_15<14:13> = 11b) | 12 | 14 | 16 | Α | | V <sub>DPSTHS1</sub> | to 1 phase (average current) | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = -6 A; (MFR_SPECIFIC_15<14:13> = 00b) | 8 | 10 | 12 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = -4 A; (MFR_SPECIFIC_15<14:13> = 01b) | 10 | 12 | 14 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = -2 A; (MFR_SPECIFIC_15<14:13> = 10b) | 12 | 14 | 16 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 0 A; (MFR_SPECIFIC_15<14:13> = 11b) | 14 | 16 | 18 | А | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = -6 A; (MFR_SPECIFIC_15<14:13> = 00b) | 10 | 12 | 14 | А | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = -4 A; (MFR_SPECIFIC_15<14:13> = 01b) | 12 | 14 | 16 | А | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = -2 A; (MFR_SPECIFIC_15<14:13> = 10b) | 14 | 16 | 18 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 0 A; (MFR_SPECIFIC_15<14:13> = 11b) | 16 | 18 | 20 | Α | # Table 55. Dynamic Phase Add and Drop (continued) | Р | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 4 A; (MFR_SPECIFIC_15<6:5> = 00b); VRIPPLE = 14 A (estimation) | 32.5 | 35 | 37.5 | Α | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 6 A; (MFR_SPECIFIC_15<6:5> = 01b); V <sub>RIPPLE</sub> = 14 A (estimation) | 34.5 | 37 | 39.5 | Α | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 8 A; (MFR_SPECIFIC_15<6:5> = 10b); V <sub>RIPPLE</sub> = 14 A (estimation) | 36.5 | 39 | 41.5 | Α | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 10 A; (MFR_SPECIFIC_15<6:5> = 11b);<br>V <sub>RIPPLE</sub> = 14 A (estimation) | 38.5 | 41 | 43.5 | А | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 4 A; (MFR_SPECIFIC_15<6:5> = 00b); V <sub>RIPPLE</sub> = 14 A (estimation) | 36.5 | 39 | 41.5 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 6 A; (MFR_SPECIFIC_15<6:5> = 01b); V <sub>RIPPLE</sub> = 14 A (estimation) | 38.5 | 41 | 43.5 | Α | | | Dynamic phase adding threshold, 2 to | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 8 A; (MFR_SPECIFIC_15<6:5> = 10b); V <sub>RIPPLE</sub> = 14 A (estimation) | 40.5 | 43 | 45.5 | Α | | V | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 10 A; (MFR_SPECIFIC_15<6:5> = 11b); VRIPPLE = 14 A (estimation) | 42.5 | 45 | 47.5 | Α | | V <sub>DPSTHA2</sub> | 3 phases (peak current) | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 4 A; (MFR_SPECIFIC_15<6:5> = 00b); V <sub>RIPPLE</sub> = 14 A (estimation) | 40.5 | 43 | 45.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 6 A; (MFR_SPECIFIC_15<6:5> = 01b); V <sub>RIPPLE</sub> = 14 A (estimation) | 42.5 | 45 | 47.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 8 A; (MFR_SPECIFIC_15<6:5> = 10b); V <sub>RIPPLE</sub> = 14 A (estimation) | 44.5 | 47 | 49.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 10 A; (MFR_SPECIFIC_15<6:5> = 11b); V <sub>RIPPLE</sub> = 14 A (estimation) | 46.5 | 49 | 51.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 4 A; (MFR_SPECIFIC_15<6:5> = 00b); V <sub>RIPPLE</sub> = 14 A (estimation) | 44.5 | 47 | 49.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 6 A; (MFR_SPECIFIC_15<6:5> = 01b); V <sub>RIPPLE</sub> = 14 A (estimation) | 46.5 | 49 | 51.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 8 A; (MFR_SPECIFIC_15<6:5> = 10b); VRIPPLE = 14 A (estimation) | 48.5 | 51 | 53.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 10 A; (MFR_SPECIFIC_15<6:5> = 11b); VRIPPLE = 14 A (estimation) | 50.5 | 53 | 55.5 | Α | SLUSDC9-AUGUST 2018 www.ti.com Table 55. Dynamic Phase Add and Drop (continued) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = -4 A; (MFR_SPECIFIC_14<9:8> = 00b) | 17.5 | 20 | 22.5 | Α | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = -2 A; (MFR_SPECIFIC_14<9:8> = 01b) | 19.5 | 22 | 24.5 | Α | | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 0 A; (MFR_SPECIFIC_14<9:8> = 10b) | 21.5 | 24 | 26.5 | Α | | | | Peak Efficiency = 12 A; (MFR_SPECIFIC_15<1:0> = 00b); Offset = 2 A; (MFR_SPECIFIC_14<9:8> = 11b) | 23.5 | 26 | 28.5 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = -4 A; (MFR_SPECIFIC_14<9:8> = 00b) | 21.5 | 24 | 26.5 | Α | | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = -2 A; (MFR_SPECIFIC_14<9:8> = 01b) | 23.5 | 26 | 28.5 | Α | | | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 0 A; (MFR_SPECIFIC_14<9:8> = 10b) | 25.5 | 28 | 30.5 | Α | | | V | Dynamic phase shedding threshold, 3 | Peak Efficiency = 14 A; (MFR_SPECIFIC_15<1:0> = 01b); Offset = 2 A; (MFR_SPECIFIC_14<9:8> = 11b) | 27.5 | 30 | 32.5 | Α | | V <sub>DPSTHS2</sub> | to 2 phases (average current) | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = -4 A; (MFR_SPECIFIC_14<9:8> = 00b) | 25.5 | 28 | 30.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = -2 A; (MFR_SPECIFIC_14<9:8> = 01b) | 27.5 | 30 | 32.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 0 A; (MFR_SPECIFIC_14<9:8> = 10b) | 29.5 | 32 | 34.5 | Α | | | | Peak Efficiency = 16 A; (MFR_SPECIFIC_15<1:0> = 10b); Offset = 2 A; (MFR_SPECIFIC_14<9:8> = 11b) | 31.5 | 34 | 36.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = -4 A; (MFR_SPECIFIC_14<9:8> = 00b) | 29.5 | 32 | 34.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = -2 A; (MFR_SPECIFIC_14<9:8> = 01b) | 31.5 | 34 | 36.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 0 A; (MFR_SPECIFIC_14<9:8> = 10b) | 33.5 | 36 | 38.5 | Α | | | | Peak Efficiency = 18 A; (MFR_SPECIFIC_15<1:0> = 11b); Offset = 2 A; (MFR_SPECIFIC_14<9:8> = 11b) | 35.5 | 38 | 40.5 | Α | ## 7.5.20.1 (DEh) MFR\_SPECIFIC\_14 The MFR\_SPECIFIC\_14 command is used to configure dynamic phase shedding, and compensation ramp amplitude, and dynamic ramp amplitude during USR, and different power states. The MFR\_SPECIFIC\_14 command must be accessed through Write Word/Read Word transactions. MFR\_SPECIFIC\_14 is a paged register. In order to access MFR\_SPECIFIC\_14 command for channel A, PAGE must be set to 00h. In order to access the MFR\_SPECIFIC\_14 register for channel B, PAGE must be set to 01h. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------|--------|--------|------------------|------------------|-------|-----------|-----------| | RW | n/a | n/a | n/a | n/a | n/a | n/a | DPS_3TO2_ | FINE_DROP | | 7 | 6 | 5 | 4 3 2 | | 2 | 1 | 0 | | RW | RW | RW | RW | RW | RW RW | | RW | | DPS_EN | DYN_RA | MP_USR | DYN_RAMP_2<br>PH | DYN_RAMP_1<br>PH | RAMP | | • | LEGEND: R/W = Read/Write; R = Read only ### MFR\_SPECIFIC\_14 ### Table 56. MFR\_SPECIFIC\_14 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | n/a | RW | NVM | n/a | | 9:8 | DPS 3TO2 FINE DROP | RW | NVM | Dynamic phase drop threshold, fine adjustment, 3 phases to 2 phases. Set as an offset from peak efficiency point per phase in Amperes. Phases drop when average phase current reaches the stated threshold. I <sub>EFF(PEAK)</sub> refers to the value selected by DPS_COURSE_TH in MFR_SPECIFIC_15. | | | | | | 00b: Threshold = $2 \times I_{EFF(PEAK)} - 2 A$ | | | | | | 01b: Threshold = $2 \times I_{EFF(PEAK)}$ | | | | | | 10b: Threshold = $2 \times I_{EFF(PEAK)} + 2 A$ | | | | | | 11b: Threshold = $2 \times I_{EFF(PEAK)} + 4 A$ | | | | | | Enable or Disable Dynamic Phase Shedding | | 7 | DPS_EN | RW | NVM | 0b: Disable dynamic phase shedding | | | | | | 1b: Enable dynamic phase shedding | | 6:5 | DYN RAMP USR | RW | NVM | Dynamic ramp amplitude setting during USR operation. Only applies to USR Level 1. 00b: Equal to the settings in the RAMP bits | | 0.5 | DTN_KAWII _00K | IXVV | INVIVI | 01b: 40 mV | | | | | | 10b: 80 mV | | | | | | 11b: 120 mV | | 4 | DYN_RAMP_2PH | RW | NVM | Dynamic ramp amplitude setting during 2 phase operation. 0b: Equal to the settings in the RAMP bits 1b: 120 mV | | | | | | | | 3 | DYN_RAMP_1PH | RW | NVM | Dynamic ramp amplitude setting during 1 phase operation. 0b: Equal to the settings in the RAMP bits 1b: 80 mV | | 2:0 | RAMP | RW | NVM | Ramp amplitude settings. See Table 57. | ## **Table 57. Ramp Amplitude Settings** | RAMP (binary) | Ramp Amplitude Setting (mV) | |---------------|-----------------------------| | 000b | 40 | | 001b | 80 | | 010b | 120 | | 011b | 160 | | 100b | 200 | | 101b | 240 | | 110b | 280 | | 111b | 320 | ### 7.5.20.2 (DFh) MFR\_SPECIFIC\_15 The MFR\_SPECIFIC\_15 command is used to configure dynamic phase shedding. The MFR\_SPECIFIC\_15 command must be accessed through Write Word/Read Word transactions. MFR\_SPECIFIC\_15 is a paged register. In order to access MFR\_SPECIFIC\_15 command for channel A, PAGE must be set to 00h. In order to access the MFR\_SPECIFIC\_15 register for channel B, PAGE must be set to 01h. 8 Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated www.ti.com SLUSDC9-AUGUST 2018 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------|-----------|-----------|----------|----------|------------|---------|---------| | RW | DPS_DCM | DPS_2TO1_ | FINE_DROP | n/a | n/a | n/a | n/a | n/a | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RW | n/a | DPS_2TO3 | FINE_ADD | DPS_1TO2 | FINE_ADD | 2TO1_PH_EN | DPS_COL | URSE_TH | LEGEND: R/W = Read/Write; R = Read only # MFR\_SPECIFIC\_15 ## Table 58. MFR\_SPECIFIC\_15 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DDS DCM | RW | NVM | Enable DCM mode during 1 phase operation, when higher order phases are dropped due to dynamic phase shedding. | | 15 | DPS_DCM | KVV | INVIVI | 0b: Disable DCM operation during 1 phase operation | | | | | | 1b: Enable DCM operation during 1 phase operation | | 14:13 | 14:13 DPS_2TO1_FINE_DROP | | NVM | Dynamic phase drop threshold, fine adjustment, 2 phases to 1phase. Set as an offset from peak efficiency point per phase in Amperes. Phases drop when average phase current reaches the stated threshold. I <sub>EFF(PEAK)</sub> refers to the value selected by DPS_COURSE_TH below. | | | | RW | | 00b: Threshold = $1 \times I_{EFF(PEAK)} - 2 A$ | | | | | | 01b: Threshold = 1 × I <sub>EFF(PEAK)</sub> | | | | | | 10b: Threshold = $1 \times I_{EFF(PEAK)} + 2 A$ | | | | | | 11b: Threshold = $1 \times I_{EFF(PEAK)} + 4 A$ | | 12:7 | n/a | RW | NVM | n/a | | 6:5 | DPS_2TO3_FINE_ADD | RW | NVM | Dynamic phase add threshold, fine adjustment, 2 phases to 3 phases. Set as an offset from peak efficiency point per phase in Amperes. Phases add when peak phase current reaches the stated threshold. I <sub>EFF(PEAK)</sub> refers to the value selected by DPS_COURSE_TH below | | | DI 0_2100_1 IINE_ADD | | | 00b: Threshold = 2 × I <sub>EFF(PEAK)</sub> + 6A | | | | | | 01b: Threshold = 2 × I <sub>EFF(PEAK)</sub> + 8 A | | | | | | 10b: Threshold = 2 × I <sub>EFF(PEAK)</sub> + 10 A | | 5:4 | DPS_1TO2_FINE_ADD | RW | NVM | 11b: Threshold = 2 × I <sub>EFF(PEAK)</sub> + 12 A Dynamic phase add threshold, fine adjustment, 1 phase to 2 phases. Set as an offset from peak efficiency point per phase in Amperes. Phases add when peak phase current reaches the stated threshold. I <sub>EFF(PEAK)</sub> refers to the value selected by DPS_COURSE_TH below 00b: Threshold = 1 × I <sub>EFF(PEAK)</sub> + 6A 01b: Threshold = 1 × I <sub>EFF(PEAK)</sub> + 8 A 10b: Threshold = 1 × I <sub>EFF(PEAK)</sub> + 10 A 11b: Threshold = 1 × I <sub>EFF(PEAK)</sub> + 12 A | | 3 | 2TO1_PH_EN | RW | NVM | Enable phase dropping from 2 phases to 1 phase operation. Ob: Disable phase shedding to 1 phase 1b: Enable phase shedding to 1 phase | | 2:0 | DPS_COURSE_TH | RW | NVM | Sets the peak efficiency point per phase. This is used to determine phase add/drop thresholds. 00b: I <sub>EFF(PEAK)</sub> = 12 A 01b: I <sub>EFF(PEAK)</sub> = 14 A 10b: I <sub>EFF(PEAK)</sub> = 16 A 11b: I <sub>EFF(PEAK)</sub> = 18 A | Copyright © 2018, Texas Instruments Incorporated ### 7.5.21 NVM Programming The USER DATA 00 - USER DATA 12 commands are provided to streamline NVM programming. These 6byte block commands are mapped internally to all of the user-configurable parameters the TPSM831D31 supports. The MFR SERIAL command also provides a checksum, to streamline verification of desired programming values. The generalized procedure for programming the TPSM831D31 is summarized below. ### **Configure User-Programmable Parameters** - 1. First, configure all of the user-accessible parameters via the standard PMBus, and Manufacturer Specific commands. TI provides the Fusion Digital Power Designer graphical interface software to streamline this step. The user can also refer to the Technical Reference Manual for a full set of register maps for these commands. - 2. Once the device is configured as desired, issue the STORE\_DEFAULT\_ALL command to commit these values to NVM, and update the checksum value. Wait approximately 100 ms after issuing STORE DEFAULT ALL before communicating with the device again. - 3. Write PAGE to 00h - 4. Read-back and Record the value of IC DEVICE ID and IC DEVICE REV commands - Read-back and Record the value of the USER DATA 00 through USER DATA 12 commands - 6. Read-back and Record the value of the MFR\_SERIAL command - 7. Read-back and Record the value of VOUT MAX - 8. Write PAGE to 01h - 9. Read-back and Record the value of VOUT MAX ### Program and Verify NVM (repeat for each device) - 1. Power the device by supplying +3.3V to the V3P3 pin. Power conversion should be disabled for NVM programming. - 2. Read-back and verify that IC DEVICE ID and IC DEVICE REV values match those recorded previously. This ensures that user-parameters being programmed correspond to the same device/revision as previously configured. - 3. Write PAGE to 00h. - Write the USER\_DATA\_00 through USER\_DATA\_12 commands, with the values recorded previously. - 5. Write VOUT MAX (Page 0) with the value recorded previously. - 6. Write PAGE to 01h - 7. Write VOUT MAX (Page 1) with the value recorded previously. - 8. Issue STORE DEFAULT ALL. Wait appx 100 ms after issuing STORE DEFAULT ALL before communicating with the device again. - 9. Read-back the MFR SERIAL command, and compare the value to that recorded previously. If the new MFR SERIAL matches the value recorded previously. NVM programming was successful. SLUSDC9-AUGUST 2018 www.ti.com ### 7.5.22 NVM Security The MFR SPECIFIC 42 command can be optionally used to set a password for NVM programming. To prevent a hacker from simply sending the password command with all possible passwords, the TPSM831D31 goes into a special extra-secure state when an incorrect password is received. In this state, all passwords are rejected, even the valid one. The device must be power cycled to clear this state so that another password attempt may be made. When NVM security is enabled, the TPSM831D31 will not accept writes to any command other than PAGE and PHASE, which are necessary for reading certain parameters. ### **Enabling NVM Security** - 1. Set the NVM password. Write MFR\_SPECIFIC\_42 to a value other than FFFFh. - 2. Issue STORE DEFAULT ALL - 3. Wait 100ms for the NVM store to complete - 4. Power cycle V3P3. NVM Security will be enabled at the next power-up. ### **Disabling NVM Security** To disable NVM security, use the following procedure: 1. Write the password to MFR SPECIFIC 42 to disable NVM security. Once the correct password has been given, NVM security will be disabled, and the device will once again accept write transactions to configuration registers. NVM security will be re-enabled at the next power-on, unless MFR SPECIFIC 42 is set to FFFFh (NVM Security Disabled), and an NVM store operation (issue STORE\_DEFAULT\_ALL and wait 100 ms) is performed. #### **Determining Whether NVM Security is Active** Reads to the MFR\_SPECIFIC\_42 command returns one of three values: - 0000h = NVM Security is Disabled - 0001h = NVM Security is Enabled - 0002h = MFR\_SPECIFIC\_42 is locked due to incorrect password entry ### 7.5.22.1 (FAh) MFR\_SPECIFIC\_42 MFR\_SPECIFIC\_42 is used for NVM Security. The MFR\_SPECIFIC\_42 command must be accessed through Read Word/Write Word transactions. MFR\_SPECIFIC\_42 is a shared register. Write transactions to this register will apply to both channels, and read transactions to this register returns the same data regardless of the current PAGE. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | |----|------------------|----|----|----|----|----|----|--|--| | RW | | | | NVM_SECURITY_KEY | | | | | | | | | | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | | | | | | RW | | LEGEND: R/W = Read/Write; R = Read only #### MFR SPECIFIC 42 #### Table 59. MFR SPECIFIC 42 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-----------------------------------| | 7:0 | NVM_SECURITY_KEY | RW | NVM | 16 bit code for NVM security key. | Product Folder Links: TPSM831D31 ### 7.5.23 Black Box Recording The TPSM831D31 provides a "black box" feature to aid in system-level debugging. According to the PMBus specification, status bits are latched whenever the condition causing them occurs, regardless of whether or not other status bits are already set. This, however, makes it difficult for the system designer to understand which fault condition occurred first, in the case that one fault condition causes others to trigger. The MFR\_SPECIFIC\_08 command provides a "snapshot" of the first faults to occur chronologically, for each channel, which may be stored to NVM, for future debugging. Only the most catastrophic fault conditions are logged, such as the over-voltage fault, over-current fault, and power stage failure. The black box command may also be reset, or cleared by writing 00h to the register, and storing to NVM if the NVM value must also be cleared. ### Resetting the Black Box Record Resetting the record allows the user to determine which faults occur first, *after* the register is cleared. To clear the record, write 00h to MFR\_SPECIFIC\_08, and issue STORE\_DEFAULT\_ALL. ### **Triggering Black Box Recording** Black box recording is always active, whether or not the TPSM831D31 is converting power. Note however many of the critical faults summarized in MFR\_SPECIFIC\_08 are only possible to trigger during power conversion. Whenever any of the following catastrophic faults occur, the MFR\_SPECIFIC\_08 register will be updated according to the register description below, but only if the black box record has been cleared since the last catastrophic faults occurred. Faults logged include: - Overvoltage Fault (Device was Converting Power) - Overvoltage Fault (Device was not Converting Power) - Input Overcurrent Fault - Output Overcurrent Fault - Power Stage Fault - Input Over-Power Fault ### **Retrieving the Black Box Record** Reading the MFR\_SPECIFIC\_08 returns the current value of the Black Box record. If the register reads 00h, no catastrophic faults have occurred since the record was last cleared. If any value other than 00h is stored in the register, then de-code the value according to the register description below. In order to read-back the black box record following a power-down, the STORE\_DEFAULT\_ALL command must be issued, to store the contents of the black box record to NVM. ### 7.5.23.1 (D8h) MFR SPECIFIC 08 The MFR\_SPECIFIC\_08 command is used to identify catastrophic faults which occur first, and store this information to NVM. See the product datasheet for more information. The MFR\_SPECIFIC\_08 command must be accessed through Write Byte/Read Byte transactions. MFR\_SPECIFIC\_08 is a shared register. Transactions to this register do not require specific PAGE settings. However, note that channels A and B have independent bit fields within the command. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|----|--------|----|----|--------|----| | R | R | RW | RW | RW | RW | RW | RW | | 0 | 0 | | CF_CHA | | | CF_CHB | | LEGEND: R/W = Read/Write; R = Read only Submit Documentation Feedback ### MFR\_SPECIFIC\_08 #### Table 60. MFR\_SPECIFIC\_08 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------| | 7:6 | Not used | R | 0 | Not used and set to 0. | | 5:3 | CF_CHA | RW | NVM | Catastrophic fault record for channel A. | | 2:0 | CF_CHB | RW | NVM | Catastrophic fault record for channel B. | SLUSDC9-AUGUST 2018 Whenever a catastrophic fault occurs, the first event detected will trigger the MFR\_SPECIFIC\_08 command to update according to the tables below. This recording happens independently for channel A and channel B. If the PMBus host issues a STORE DEFAULT ALL, this information will be committed to NVM, and may be retrieved at a later time. In order to clear the record for either channel, the PMBus host must write the corresponding bits (CF CHA for channel A, CF CHB for channel B) to 000b, and issue STORE DEFAULT ALL. Attempts to write any non-zero value to this command will be treated as invalid data - data will be ignored, the appropriate flags in STATUS\_CML, and STATUS\_WORD, will be set, and the PMB\_ALERT pin will be asserted to notify the host of the invalid transaction. | | 3 · · · · · · · · · · · · · · · · · · · | |--------------------------|---------------------------------------------| | CF_CHA / CF_CHB (binary) | Interpretation | | 000b | No fault occurred | | 001b | OVF occurred, power conversion was disabled | | 010b | OVF occurred, power conversion was enabled | | 011b | IIN Overcurrent fault occurred | | 100b | IOUT Overcurrent fault occurred | | 101b | Overtemperature fault occurred | | 110b | Power stage fault occurred | | 111b | Input overpower warning occurred | Table 61. Catastrophic Fault Recording Interpretation # 7.5.24 Board Identification and Inventory Tracking The TPSM831D31 provides several bytes of arbitrarily programmable NVM-backed memory to allow for inventory management and board identification. By default, these values reflect information about the date/revision of the TPSM831D31 device being used itself. This provides a convenient and easy to use method of tracking boards, revisions and manufacturing dates. The following commands are provided for this purpose: - MFR ID 16 bits of NVM for end-users to track the power module supplier name - MFR MODEL 16 bits of NVM for tracking the manufacturer model number - MFR REVISION 16 bits of NVM for tracking power module revision code - MFR\_DATE 16 bits of NVM for tracking power module manufacturing date code ### 7.5.25 Status Reporting The TPSM831D31 provides several registers containing status information. The flags in these registers are latched whenever their corresponding condition occurs, and are not cleared until either the CLEAR FAULTS command is issued, or the host writes a value of 1b to that bit location. Register maps for the all of the supported status registers are shown in the following sections. ## 7.5.25.1 (78h) STATUS\_BYTE The STATUS BYTE command returns one byte of information with a summary of the most critical faults, such as over-voltage, overcurrent, over-temperature, etc. The STATUS\_BYTE command must be accessed through Read Byte transactions. STATUS\_BYTE is a paged register. In order to access STATUS\_WORD command for channel A, PAGE must be set to 00h. In order to access STATUS WORD register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. Figure 12. STATUS BYTE ### Table 62. STATUS BYTE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BUSY | R | 0 | Not supported and always set to 0. | | 6 | OFF | R | Current<br>Status | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. 0: Raw status indicating the IC is providing power to VOUT. 1: Raw status indicating the IC is not providing power to VOUT. | | 5 | VOUT_OV | R | Current<br>Status | Output Over-Voltage Fault Condition 0: Latched flag indicating no VOUT OV fault has occurred. 1: Latched flag indicating a VOUT OV fault occurred | | 4 | IOUT_OC | R | Current<br>Status | Output Over-Current Fault Condition 0: Latched flag indicating no IOUT OC fault has occurred. 1: Latched flag indicating an IOUT OC fault has occurred. | | 3 | VIN_UV | R | Current<br>Status | Input Under-Voltage Fault Condition 0: Latched flag indicating VIN is above the UVLO threshold. 1: Latched flag indicating VIN is below the UVLO threshold. | | 2 | TEMP | R | Current<br>Status | Over-Temperature Fault/Warning 0: Latched flag indicating no OT fault or warning has occurred. 1: Latched flag indicating an OT fault or warning has occurred. | | 1 | CML | R | Current<br>Status | Communications, Memory or Logic Fault 0: Latched flag indicating no communication, memory, or logic fault has occurred. 1: Latched flag indicating a communication, memory, or logic fault has occurred. | | 0 | OTHER | R | Current<br>Status | Other Fault (None of the Above) This bit is used to flag faults not covered with the other bit faults. In this case, UVF or OCW faults are examples of other faults not covered by the bits [7:1] in this register. 0: No fault has occurred 1: A fault or warning not listed in bits [7:1] has occurred. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. However, the bits in the STATUS\_BYTE are summary bits only and reflect the status of corresponding bits in STATUS\_VOUT, STATUS\_IOUT, etc... To clear these bits individually, the user must clear them by writing to the corresponding STATUS\_X register. For example: the output overcurrent fault sets the IOUT\_OC bit in STATUS\_BYTE, and the IOUT\_OC\_FLT bit in STATUS\_IOUT. Writing a 1 to the IOUT\_OC\_FLT bit in STATUS\_IOUT clears the fault in both STATUS\_BYTE and STATUS\_IOUT. Writes to STATUS\_BYTE itself will be treated as invalid transactions. ### 7.5.25.2 (79h) STATUS WORD The STATUS\_WORD command returns two bytes of information with a summary of critical faults, such as overvoltage, overcurrent, over-temperature, etc.. The STATUS\_WORD command must be accessed through Read Word transactions. STATUS\_WORD is a paged register. In order to access STATUS\_WORD command for channel A, PAGE must be set to 00h. In order to access STATUS\_WORD register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |------|------|---------|---------|--------|------|-------|---------| | R | R | R | R | R | R | R | R | | VOUT | IOUT | INPUT | MFR | PGOOD | FANS | OTHER | UNKNOWN | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | R | R | R | R | R | R | R | | BUSY | OFF | VOUT_OV | IOUT_OC | VIN_UV | TEMP | CML | OTHER | www.ti.com # Figure 13. STATUS\_WORD # Table 63. STATUS\_WORD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | VOUT | R | Current<br>Status | Output Voltage Fault/Warning. Refer to STATUS_VOUT for more information. 0: Latched flag indicating no VOUT fault or warning has occurred. 1: Latched flag indicating a VOUT fault or warning has occurred. | | 14 | IOUT | R | Current<br>Status | Output Current Fault/Warning. Refer to STATUS_IOUT for more information. 0: Latched flag indicating no IOUT fault or warning has occurred. 1: Latched flag indicating an IOUT fault or warning has occurred. | | 13 | INPUT | R | Current<br>Status | Input Voltage/Current Fault/Warning. Refer to STATUS_INPUT for more information. 0: Latched flag indicating no VIN or IIN fault or warning has occurred. 1: Latched flag indicating a VIN or IIN fault or warning has occurred. | | 12 | MFR | R | Current<br>Status | MFR_SPECIFIC Fault. Refer to STATUS_MFR for more information. 0: Latched flag indicating no MFR_SPECIFIC fault has occurred. 1: Latched flag indicating a MFR_SPECIFIC fault has occurred. | | 11 | PGOOD | R | Current<br>Status | Power Good Status. Note: Per the PMBus specification, the PGOOD bit is not latched, always reflecting the current status of the AVR_RDY/BVR_RDY pin. 0: Raw status indicating AVR_RDY/BVR_RDY pin is at logic high. 1: Raw status indicating AVR_RDY/BVR_RDY pin is at logic low. | | 10 | FANS | R | 0 | Not supported and always set to 0. | | 9 | OTHER | R | 0 | Not supported and always set to 0. | | 8 | UNKNOWN | R | 0 | Not supported and always set to 0. | | 7 | BUSY | R | 0 | Not supported and always set to 0. | | 6 | OFF | R | Current<br>Status | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. 0: Raw status indicating the IC is providing power to VOUT. 1: Raw status indicating the IC is not providing power to VOUT. | | 5 | VOUT_OV | R | Current<br>Status | Output Over-Voltage Fault Condition 0: Latched flag indicating no VOUT OV fault has occurred. 1: Latched flag indicating a VOUT OV fault occurred | | 4 | IOUT_OC | R | Current<br>Status | Output Over-Current Fault Condition 0: Latched flag indicating no IOUT OC fault has occurred. 1: Latched flag indicating an IOUT OC fault has occurred. | | 3 | VIN_UV | R | Current<br>Status | Input Under-Voltage Fault Condition 0: Latched flag indicating VIN is above the UVLO threshold. 1: Latched flag indicating VIN is below the UVLO threshold. | | 2 | TEMP | R | Current<br>Status | Over-Temperature Fault/Warning 0: Latched flag indicating no OT fault or warning has occurred. 1: Latched flag indicating an OT fault or warning has occurred. | | 1 | CML | R | Current<br>Status | Communications, Memory or Logic Fault 0: Latched flag indicating no communication, memory, or logic fault has occurred. 1: Latched flag indicating a communication, memory, or logic fault has occurred. | | 0 | OTHER | R | Current<br>Status | Other Fault (None of the Above) This bit is used to flag faults not covered with the other bit faults. In this case, UVF or OCW faults are examples of other faults not covered by the bits [7:1] in this register. 0: No fault has occurred 1: A fault or warning not listed in bits [7:1] has occurred. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. However, the bits in the STATUS\_WORD are summary bits only and reflect the status of corresponding bits in STATUS\_VOUT, STATUS\_IOUT, etc... To clear these bits individually, the user must clear them by writing to the corresponding STATUS\_X register. For example: the output overcurrent fault sets the IOUT\_OC bit in STATUS\_WORD, and the IOUT\_OC\_FLT bit in STATUS\_IOUT. Writing a 1 to the IOUT\_OC\_FLT bit in STATUS\_IOUT clears the fault in both STATUS\_WORD and STATUS\_IOUT. Writes to STATUS WORD will be treated as invalid transactions. ### 7.5.25.3 (7Ah) STATUS VOUT The STATUS\_VOUT command returns one byte of information relating to the status of the converter's output voltage related faults. The STATUS\_VOUT command must be accessed through Read Byte/Write Byte transactions. STATUS\_VOUT is a paged register. In order to access STATUS\_VOUT command for channel A, PAGE must be set to 00h. In order to access STATUS\_VOUT register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|------------------|---------|----------|------------| | RW | 0 | 0 | RW | RW | 0 | 0 | 0 | | VOUT_OVF | VOUT_OVW | VOUT_UVW | VOUT_UVF | VOUT_MIN_M<br>AX | TON_MAX | TOFF_MAX | VOUT_TRACK | Figure 14. STATUS\_VOUT ### Table 64. STATUS VOUT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VOUT_OVF | RW | Current<br>Status | Output Over-Voltage Fault 0: Latched flag indicating no VOUT OV fault has occurred. 1: Latched flag indicating a VOUT OV fault has occurred. | | 6 | VOUT_OVW | R | 0 | Not supported and always set to 0. | | 5 | VOUT_UVW | R | 0 | Not supported and always set to 0. | | 4 | VOUT_UVF | RW | Current<br>Status | Output Under-Voltage Fault 0: Latched flag indicating no VOUT UV fault has occurred. 1: Latched flag indicating a VOUT UV fault has occurred. | | 3 | VOUT_MIN_MAX | RW | Current<br>Status | Output Voltage Max/Min Exceeded Warning 0: Latched flag indicating no VOUT_MAX/VOUT_MIN warning has occurred. 1: Latched flag indicating that an attempt has been made to set the output voltage to a value higher than allowed by the VOUT_MAX/VOUT_MIN command. | | 2 | TON_MAX | R | 0 | Not supported and always set to 0. | | 1 | TOFF_MAX | R | 0 | Not supported and always set to 0. | | 0 | VOUT_TRACK | R | 0 | Not supported and always set to 0. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any supported bit in this register will attempt to clear it as a fault condition. ### 7.5.25.4 (7Bh) STATUS\_IOUT The STATUS\_IOUT command returns one byte of information relating to the status of the converter's output current related faults. The STATUS\_IOUT command must be accessed through Read Byte/Write Byte transactions. STATUS\_IOUT is a paged register. In order to access STATUS\_IOUT command for channel A, PAGE must be set to 00h. In order to access STATUS\_IOUT register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. | www.ti.com | SLUSDC9-AUGUST 2018 | |------------|---------------------| | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|------------|----------|----------|------------|-----------|----------|----------| | RW | 0 | RW | 0 | RW | 0 | 0 | 0 | | IOUT_OCF | IOUT_OCUVF | IOUT_OCW | IOUT_UCF | CUR_SHAREF | POW_LIMIT | POUT_OPF | POUT_OPW | Figure 15. STATUS\_IOUT ## Table 65. STATUS\_IOUT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | IOUT_OCF | RW | Current<br>Status | Output Over-Current Fault 0: Latched flag indicating no IOUT OC fault has occurred. 1: Latched flag indicating a IOUT OC fault has occurred . | | 6 | IOUT_OCUVF | R | 0 | Not supported and always set to 0. | | 5 | IOUT_OCW | RW | Current<br>Status | C: Latched flag indicating no IOUT OC warning has occurred I: Latched flag indicating a IOUT OC warning has occurred | | 4 | IOUT_UCF | R | 0 | Not supported and always set to 0. | | 3 | CUR_SHAREF | RW | Current<br>Status | Catched flag indicating no current sharing fault has occurred Latched flag indicating a current sharing fault has occurred | | 2 | POW_LIMIT | R | 0 | Not supported and always set to 0. | | 1 | POUT_OPF | R | 0 | Not supported and always set to 0. | | 0 | POUT_OPW | R | 0 | Not supported and always set to 0. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any supported bit in this register will attempt to clear it as a fault condition. ### 7.5.25.5 (7Ch) STATUS INPUT The STATUS\_INPUT command returns one byte of information relating to the status of the converter's input voltage and current related faults. The STATUS INPUT command must be accessed through Read Byte/Write Byte transactions. The STATUS\_INPUT command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | RW | 0 | 0 | RW | RW | RW | RW | RW | | VIN_OVF | VIN_OVW | VIN_UVW | VIN_UVF | LOW_VIN | IIN_OCF | IIN_OCW | PIN_OPW | Figure 16. STATUS\_INPUT Register ### Table 66. STATUS\_INPUT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VIN_OVF | R | Current<br>Status | Input Over-Voltage Fault 0: Latched flag indicating no VIN OV fault has occurred. 1: Latched flag indicating a VIN OV fault has occurred. | | 6 | VIN_OVW | R | 0 | Not supported and always set to 0. | | 5 | VIN_UVW | R | 0 | Not supported and always set to 0. | | 4 | VIN_UVF | R | Current<br>Status | Input Under-Voltage Fault 0: Latched flag indicating no VIN UV fault has occurred. 1: Latched flag indicating a VIN UV fault has occurred. | | 3 | LOW_VIN | R | Current<br>Status | Unit Off for insufficient input voltage 0: Latched flag indicating no LOW_VIN fault has occurred. 1: Latched flag indicating a LOW_VIN fault has occurred | | 2 | IIN_OCF | R | Current<br>Status | Input Over-Current Fault 0: Latched flag indicating no IIN OC fault has occurred. 1: Latched flag indicating a IIN OC fault has occurred. | ### Table 66. STATUS\_INPUT Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IIN_OCW | R | Current<br>Status | Input Over-Current Warning 0: Latched flag indicating no IIN OC warning has occurred. 1: Latched flag indicating a IIN OC warning has occurred. | | 0 | PIN_OPW | R | Current<br>Status | Input Over-Power Warning 0: Latched flag indicating no input over-power warning has occurred. 1: Latched flag indicating a input over-power warning has occurred. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any supported bit in this register will attempt to clear it as a fault condition. ### 7.5.25.6 (7Dh) STATUS\_TEMPERATURE The STATUS\_TEMPERATURE command returns one byte of information relating to the status of the converter's temperature related faults. The STATUS\_TEMPERATURE command must be accessed through Read Byte/Write Byte transactions. STATUS\_TEMPERATURE is a paged register. In order to access STATUS\_TEMPERATURE command for channel A, PAGE must be set to 00h. In order to access STATUS\_TEMPERATURE register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|-----|-----|-----|---|----------|---|---|--| | RW | RW | 0 | 0 | 0 | 0 | 0 | 0 | | | OTF | OTW | UTW | UTF | | Reserved | | | | Figure 17. STATUS\_TEMPERATURE Register ### Table 67. STATUS\_TEMPERATURE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------------------|----------------------------------------------------------------------------------------------------------------------| | 7 | OTF | RW | Current<br>Status | Over-Temperature Fault 0: (Default) A temperature fault has not occurred. 1: A temperature fault has occurred. | | 6 | ОТW | RW | Current<br>Status | Over-Temperature Warning 0: (Default) A temperature warning has not occurred. 1: A temperature warning has occurred. | | 5 | UTW | R | 0 | Not supported and always set to 0. | | 4 | UTF | R | 0 | Not supported and always set to 0. | | 3-0 | Reserved | R | 0000 | Always set to 0. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any supported bit in this register will attempt to clear it as a fault condition. ### 7.5.25.7 (7Eh) STATUS CML The STATUS\_CML command returns one byte with contents regarding communication, logic, or memory conditions. The STATUS\_CML command must be accessed through Read Byte/Write Byte transactions. The STATUS\_CML command is shared between Channel A and Channel B. All transactions to this command will affect both channels regardless of the PAGE command. Product Folder Links: TPSM831D31 | www.ti.com | SLUSDC9-AUGUST 2018 | |------------|---------------------| | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|----------|-----|-----------|----------|----------|-----------| | RW | RW | RW | RW | 0 | 0 | RW | 0 | | IV_CMD | IV_DATA | PEC_FAIL | MEM | PRO_FAULT | Reserved | COM_FAIL | CML_OTHER | Figure 18. STATUS\_CML Register ## Table 68. STATUS\_CML Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | IV_CMD | RW | Current<br>Status | Invalid or Unsupported Command Received 0: Latched flag indicating no invalid or unsupported command has been received. 1: Latched flag indicating an invalid or unsupported command has been received. | | 6 | IV_DATA | RW | Current<br>Status | Invalid or Unsupported Data Received 0: Latched flag indicating no invalid or unsupported data has been received. 1: Latched flag indicating an invalid or unsupported data has been received. | | 5 | PEC_FAIL | RW | Current<br>Status | Packet Error Check Failed 0: Latched flag indicating no packet error check has failed 1: Latched flag indicating a packet error check has failed | | 4 | Reserved | R | 0 | Always set to 0. | | 3 | MEM | RW | Current<br>Status | Memory/NVM Error 0: Latched flag indicating no memory error has occurred 1: Latched flag indicating a memory error has occurred | | 2 | Reserved | R | 0 | Always set to 0. | | 1 | COM_FAIL | RW | Current<br>Status | Other Communication Faults 0: Latched flag indicating no communication fault other than the ones listed in this table has occurred. 1: Latched flag indicating a communication fault other than the ones listed in this table has occurred. | | 0 | CML_OTHER | R | 0 | Not supported and always set to 0. | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any bit in this register will attempt to clear it as a fault condition. ### 7.5.25.8 (80h) STATUS\_MFR\_SPECIFIC The STATUS\_MFR\_SPECIFIC command returns one byte containing manufacturer-defined faults or warnings. The STATUS\_MFR\_SPECIFIC command must be accessed through Read Byte/Write Byte transactions. STATUS\_MFR\_SPECIFIC is a paged register. In order to access STATUS\_MFR\_SPECIFIC command for channel A, PAGE must be set to 00h. In order to access STATUS\_MFR\_SPECIFIC register for channel B, PAGE must be set to 01h. If PAGE is set FFh, the device return value will reflect the status of Channel A. ### Figure 19. STATUS\_MFR\_SPECIFIC Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|-----------------|----------|---------------------|------|-------|-------| | RW | RW | RW | RW | RW | 0 | 0 | RW | | FLT_PS | VSNS_OPEN | MAX_PH_WAR<br>N | TSNS_LOW | RST_VID<br>(Page 0) | Rese | erved | PHFLT | ### Table 69. STATUS\_MFR\_SPECIFIC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | MFR_FAULT_PS | RW | Current<br>Status | Power Stage Fault 0b: Latched flag indicating no fault from TI power stage has occurred. 1b: Latched flag indicating a fault from TI power stage has occurred. | | 6 | VSNS_OPEN | RW | Current<br>Status | VSNS pin open 0b: Latched flag indicating VSNS pin was not open at power-up. 1b: Latched flag indicating VSNS pin was open at power-up. | ## Table 69. STATUS\_MFR\_SPECIFIC Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | MAX_PH_WARN | RW | Current<br>Status | Maximum Phase Warning If the selected operational phase number is larger than the maximum available phase number specified by the hardware, then MAX_PH_WARN is set, and the operational phase number is changed to the maximum available phase number. Ob: Latched flag indicating no maximum phase warning has occurred. 1b: Latched flag indicating a maximum phase warning has occurred. | | 4 | TSNS_LOW | RW | Current<br>Status | 0b: Latched flag indicating that TSEN < 150 mV before soft-<br>start.<br>1b: Latched flag indicating that TSEN ≥ 150 mV before soft-start. | | 3 | RST_VID (Page 0) | RW | Current<br>Status | RST_VID (Page 0 only) 0b: A VID reset operation has NOT occurred 1b: A VID reset operation has occurred | | 2:1 | Reserved | R | 00b | Always set to 0. | | 0 | PHFLT | RW | Current<br>Status | Phase current share fault. The PHFLT bit is set if any phase has current imbalance warnings occurring repetitively for 7 detection cycles (~500 µs continuously). Phases with current imbalance warnings may be read back via MFR_SPECIFIC_03. 0b: No repetitive current share fault has occurred 1b: Repetitive current share fault has occurred | Per the description in the PMBus 1.3 specification, part II, TPSM831D31 does support clearing of status bits by writing to STATUS registers. Writing a 1 to any supported bit in this register will attempt to clear it as a fault condition. 70 Subm # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The TPSM831D31 device has a very simple design procedure. All programmable parameters can be configured by PMBus and stored in NVM as the new default values to minimize external component count. This design describes a typical 3-phase, 0.85-V, 120-A application and 1-phase 1.2-V, 40-A application. # 8.2 Typical Application The TPSM831D31 is a highly integrated, dual-output power module that supports PMBus commands. Use the following design procedure to select key component values and set the appropriate behavioral options through the PMBus. Figure 20. Typical Dual Output Schematic (Dual Outputs: VOUTA = 0.85 V, 120 A and VOUTB =1.2 V, 40 A) Copyright © 2018, Texas Instruments Incorporated ### 8.2.1 Design Requirements **Table 70. Typical Application Specifications** | | VOUTA | VOUTB | |---------------------------------------|----------|----------| | Input voltage range | 10.8 V - | - 13.2 V | | Output voltage | 0.85 V | 1.2 V | | l <sub>out</sub> | 120 A | 40 A | | I <sub>DYN(max)</sub> | 60 A | 20 A | | Switching frequeny (f <sub>SW</sub> ) | 400 | kHz | | | | | # 8.2.2 Detailed Design Procedure For this design, the default settings inside the module are optimal for the application. The amount of input and output capacitors have been selected for operation up to full load for each output and for exceptional transient performance. ### 8.2.3 Application Performance Plot The transient response waveform, Figure 21, is typical when using the specified input and output capacitors as shown Figure 20. The conditions shown in the waveform are: $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , 60-A load step at $100\text{A}/\mu\text{s}$ . Vin = 12.0V, Vout = 1.000V, Fsw = 400kHz, 60A load step @ 100A/us. 0A pedestal current Scope Measurements: Ch1= Vout ac coupled Ch4= Itrans Capture mode: Average of 32 captures Figure 21. Typical Transient Response 72 # 9 Power Supply Recommendations The TPSM831D31 device is designed to operate from an input voltage supply between 8 V and 14 V. This supply must be well regulated. These devices are not designed for split-rail operation. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. # 10 Layout ## 10.1 Layout Guidelines Use the recommended land pattern including the via pattern for the module footprint. # 10.2 Layout Examples Figure 22. Top Layer (Top View) Copyright © 2018, Texas Instruments Incorporated # **Layout Examples (continued)** Figure 23. Bottom Layer (Top View) 74 SLUSDC9-AUGUST 2018 # Device and Documentation Support ### 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks PMBus, D-CAP+, E2E are trademarks of Texas Instruments. Broadcom is a registered trademark of Broadcom Limited. Cavium is a registered trademark of Cavium, Inc... Intel is a registered trademark of Intel Corporation. Marvell is a registered trademark of Marvell. NXP is a registered trademark of NXP Semiconductors. Xilinx is a registered trademark of Xilinx Inc.. All other trademarks are the property of their respective owners. ### **Electrostatic Discharge Caution** This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. **ADVANCE INFORMATION** # PACKAGE OPTION ADDENDUM 1-Sep-2018 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | PTPSM831D31MOA | ACTIVE | QFM | MOA | 32 | 1 | TBD | Call TI | Call TI | -40 to 105 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.