#### Quad 2-Input NAND Gates in bare die form Rev 1.0 07/02/19 ### Description 54HC00 provides x4 independent 2-input NAND gates performing the Boolean function Y = $\overline{A \cdot B}$ or Y = $\overline{A} + \overline{B}$ . The device is fabricated using a 2.5µm 5V CMOS process combining high speed LSTTL performance with CMOS low power. Internal circuitry comprises of 3 stages and includes buffered output for high noise immunity and stability. Device inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs. All inputs are equipped with protection circuits against static discharge and transient excess voltage. #### Features: Output Drive Capability: 10 LSTTL Loads ■ Low Input Current: 1µA Outputs directly interface CMOS, NMOS and TTL Operating Voltage Range: 2V to 6V Function compatible with 54LS00 High Noise Immunity CMOS process Full Military Temperature Range. ### **Ordering Information** The following part suffixes apply: - No suffix MIL-STD-883 /2010B Visual Inspection - "H" MIL-STD-883 /2010B Visual Inspection + MIL-PRF-38534 Class H LAT - "K" MIL-STD-883 /2010A Visual Inspection (Space) + MIL-PRF-38534 Class K LAT LAT = Lot Acceptance Test. For further information on LAT process flows see below. www.siliconsupplies.com\quality\bare-die-lot-qualification ### Die Dimensions in µm (mils) ### Supply Formats: - Default Die in Waffle Pack (400 per tray capacity) - Sawn Wafer on Tape On request - Unsawn Wafer On request - Die Thickness <> 350µm(14 Mils) On request - Assembled into Ceramic Package On request ### **Mechanical Specification** | Die Size (Unsawn) | 1300 x 1145<br>51 x 45 | µm<br>mils | | |------------------------|----------------------------|------------|--| | Minimum Bond Pad Size | 106 x 106<br>4.17 x 4.17 | µm<br>mils | | | Die Thickness | 350 (±20)<br>13.78 (±0.79) | μm<br>mils | | | Top Metal Composition | Al 1%Si 1.1μ | m | | | Back Metal Composition | N/A – Bare Si | | | # Rev 1.0 07/02/19 ### Pad Layout and Functions COORDINATES MARKED IN DIE PASSIVATION FOR ORIENTATION ## Logic Diagram | PAD | FUNCTION | COORDIN | ATES (mm) | |-----|-----------------|-------------------------|-----------| | FAD | FUNCTION | X | Y | | 1 | 1A | 0.132 | 0.443 | | 2 | 1B | 0.132 | 0.126 | | 3 | 1Y | 0.315 | 0.129 | | 4 | 2A | 0.485 | 0.128 | | 5 | 2B | 0.802 | 0. 129 | | 6 | 2Y | 0.981 | 0.129 | | 7 | GND | 0.981 | 0.504 | | 8 | 3Y | 0.981 | 0.807 | | 9 | 3A | 0.971 | 1.105 | | 10 | 3B | 0.722 | 1.115 | | 11 | 4Y | 0.551 | 1.115 | | 12 | 4A | 0.331 | 1.115 | | 13 | 4B | 0.132 | 1.105 | | 14 | V <sub>CC</sub> | 0.132 | 0.65 | | CON | NECT CHIP BA | CK TO V <sub>CC</sub> C | OR FLOAT | ### **Function Table** | INP | INPUTS | | | | | |------------------------------------------------------------|--------|---|--|--|--| | Α | В | Y | | | | | L | L | Н | | | | | L | Н | Н | | | | | Н | L | Н | | | | | Н | Н | L | | | | | H = High level (steady state) L = Low level (steady state) | | | | | | Rev 1.0 07/02/19 ## Absolute Maximum Ratings<sup>1</sup> | PARAMETER | SYMBOL | VALUE | UNIT | |----------------------------------------------------|------------------|------------------------------|------| | DC Supply Voltage (Referenced to GND) | V <sub>CC</sub> | -0.5 to +7.0 | V | | DC Input Voltage (Referenced to GND) | V <sub>IN</sub> | -0.5 to V <sub>CC</sub> +0.5 | V | | DC Output Voltage (Referenced to GND) | V <sub>OUT</sub> | -0.5 to V <sub>CC</sub> +0.5 | V | | DC Input Current | I <sub>IN</sub> | ±20 | mA | | DC Output Current, per pad | I <sub>OUT</sub> | ±25 | mA | | DC Supply Current, V <sub>CC</sub> or GND, per pad | I <sub>CC</sub> | ±50 | mA | | Power Dissipation in Still Air <sup>2</sup> | P <sub>D</sub> | 750 | mW | | Storage Temperature Range | T <sub>STG</sub> | -65 to 150 | °C | <sup>1.</sup> Operation above the absolute maximum rating may cause device failure. Operation at the absolute maximum ratings, for extended periods, may reduce device reliability. 2. Measured in plastic DIP package, results in die form are dependent on die attach and assembly method. ## Recommended Operating Conditions<sup>3</sup> (Voltages referenced to GND) | PARAMETER | SYMBOL | | MIN | MAX | UNITS | |-----------------------------|-----------------------------------|------------------------|-----|-----------------|-------| | Supply Voltage | V <sub>CC</sub> | | 2 | 6 | V | | DC Input or Output Voltage | V <sub>IN</sub> ,V <sub>OUT</sub> | | 0 | V <sub>CC</sub> | V | | Operating Temperature Range | T <sub>J</sub> | | -55 | +125 | °C | | | | V <sub>CC</sub> = 2V | 0 | 1000 | | | Input Rise or Fall Times | t <sub>r</sub> , t <sub>f</sub> | V <sub>CC</sub> = 4.5V | 0 | 500 | ns | | | | $V_{CC} = 6.0V$ | 0 | 400 | | <sup>3.</sup> This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{IN}$ and $V_{OUT}$ should be constrained to the range $GND \le (V_{IN} \text{ or } V_{OUT}) \le V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. ### DC Electrical Characteristics (Voltages Referenced to GND) | PARAMETER | SYMBOL | V <sub>cc</sub> C | CONDITIONS | | UNITS | | | |----------------------------------|-----------------|-------------------|-----------------------------------------------------------------------------|------|-------|-------------|-------| | | OTHIDOL | ▼CC | CONDITIONS | 25°C | 85°C | FULL RANGE⁴ | UNITS | | | | 2.0V | | 1.5 | 1.5 | 1.5 | | | Minimum High-Level Input Voltage | V <sub>IH</sub> | 3.0V | 3.0V $V_{OUT} = 0.1V \text{ or} V_{CC} - 0.1V $ $I_{OUT} \le 20\mu\text{A}$ | 2.1 | 2.1 | 2.1 | V | | | V IH | 4.5V | | 3.15 | 3.15 | 3.15 | | | | 6. | 6.0V | | 4.2 | 4.2 | 4.2 | | | | | 2.0V | | 0.5 | 0.5 | 0.5 | | | Maximum Low-Level Input Voltage | V <sub>IL</sub> | 3.0V | $V_{OUT} = 0.1V \text{ or}$<br>$V_{CC} - 0.1V$ | 0.9 | 0.9 | 0.9 | V | | | V IL | 4.5V | V <sub>CC</sub> -0.1V<br> I <sub>OUT</sub> ≤ 20µA | 1.35 | 1.35 | 1.35 | V | | | | 6.0V | 1.001 = <b>= 0 </b> | 1.8 | 1.8 | 1.8 | | Rev 1.0 07/02/19 ### DC Electrical Characteristics Continued (Voltages Referenced to GND) | PARAMETER | SYMBOL | V <sub>cc</sub> | CONDITIONS | | LIMIT | S | UNITS | |------------------------------------------------|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------|--------| | | STIVIBOL | ▼ CC | CONDITIONS | 25°C | 85°C | FULL RANGE⁴ | DINITS | | | | 2.0V | \\ -\\ or\\ | 1.9 | 1.9 | 1.9 | | | | | 4.5V | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 20 \mu A$ | 4.4 | 4.4 | 4.4 | V | | | | 6.0V | 1.0011 = = 0 | 5.9 | 5.9 | 5.9 | | | Minimum High-Level<br>Output Voltage | V <sub>OH</sub> | 3.0V | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 2.4 \text{mA}$ | 2.48 | 2.34 | 2.20 | | | o aquat v o nago | | 4.5V | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 4.0 \text{mA}$ | 3.98 | 3.84 | 3.70 | V | | | | 6.0V | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 5.2 \text{mA}$ | 5.48 | 5.34 | 5.20 | | | | | 2.0V | $ \begin{array}{c c} 2.0V \\ \hline 4.5V \\ \hline \end{array} \begin{array}{c c} V_{IN} = V_{IL} \text{ or } V_{IL} \\ \hline \\ I_{OUT} \leq 20\mu A \\ \end{array} $ | 0.1 | 0.1 | 0.1 | V | | | | 4.5V | | 0.1 | 0.1 | 0.1 | | | | | 6.0V | 1.0011 | 0.1 | 0.1 | 0.1 | | | Maximum Low-Level Output Voltage | V <sub>OL</sub> | 3.0V | $V_{IN} = V_{IL} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 2.4 \text{mA}$ | 0.26 | 0.33 | 0.40 | | | , , | | 4.5V | $V_{IN} = V_{IL} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 4.0 \text{mA}$ | 0.26 | 0.33 | 0.40 | V | | | | 6.0V | $V_{IN} = V_{IL} \text{ or } V_{IL}$<br>$\left I_{OUT} \right \le 5.2 \text{mA}$ | 0.26 | 0.33 | 0.40 | | | Maximum Input<br>Leakage Current | I <sub>IN</sub> | 6.0V | V <sub>IN</sub> = V <sub>CC</sub> or GND | ±0.1 | ±1.0 | ±1.0 | μA | | Maximum Quiescent<br>Supply Leakage<br>Current | I <sub>CC</sub> | 6.0V | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0\mu A$ | 1 | 10 | 40 | μА | **<sup>4.</sup>** -55°C ≤ T<sub>J</sub> ≤ +125°C ## AC Electrical Characteristics<sup>5</sup> | PARAMETER SY | SYMBOL | V <sub>cc</sub> CONDIT | CONDITIONS | | LIMIT | UNITS | | | |----------------------------------------|-------------------------------------|------------------------|------------------------|------------------------|-------|-------------|-------|----| | | OTIMBOL | • 66 | VCC CONDITIONS | 25°C | 85°C | FULL RANGE⁴ | Jiiii | | | Maximum Propagation | | 2.0V | | 75 | 95 | 110 | | | | Delay, Input A or B to<br>Output Y | t t | 3.0V | C <sub>L</sub> = 50pF, | 30 | 40 | 55 | ns | | | | t <sub>PLH</sub> , t <sub>PHL</sub> | 4.5V | $t_r = t_f = 6$ ns | 15 | 19 | 22 | 113 | | | (Figure 1,2) | | 6.0V | | 13 | 16 | 19 | | | | Maximum Output Rise | | 2.0V | | 75 | 95 | 110 | | | | and Fall Time, Any Output (Figure 1,2) | 3.0V | ime | 3.0V | C <sub>L</sub> = 50pF, | 27 | 32 | 36 | ns | | | t <sub>TLH</sub> , t <sub>THL</sub> | 4.5V | $t_r = t_f = 6$ ns | 15 | 19 | 22 | 113 | | | | | 6.0V | | 13 | 16 | 19 | | | <sup>5.</sup> Not production tested in die form, characterized by chip design and tested in package. ## AC Electrical Characteristics Continued<sup>5</sup> Rev 1.0 24/11/17 | PARAMETER | METER SYMBOL V | V <sub>CC</sub> | CONDITIONS | | LIMI | TS | UNITS | |--------------------------------------------------------|-----------------|--------------------|-----------------------------------------|----|-------------|-------------|---------| | 17tt till 12tt | | 702 VCC SONDITIONS | | | 85°C | FULL RANGE⁴ | O.I.I.O | | Maximum Input Capacitance | C <sub>IN</sub> | - | - | 10 | 10 | 10 | pF | | Power Dissipation<br>Capacitance Per Gate <sup>6</sup> | C <sub>PD</sub> | - | $T_A = 25^{\circ}C,$<br>$V_{CC} = 5.0V$ | | TYPIC<br>22 | | pF | **<sup>6.</sup>** Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . ### **Switching Waveform** Figure 1 – Propagation Delay & Output Transition Time #### **Test Circuit** <sup>\*</sup> Includes all probe and jig capacitance Figure 2 DISCLAIMER: The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Silicon Supplies Ltd hereby disclaims any and all warranties and liabilities of any kind. LIFE SUPPORT POLICY: Silicon Supplies Ltd components may be used in life support devices or systems only with the express written approval of Silicon Supplies Ltd, if a failure of such components can reasonably be expected to cause the failure of that life support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.