|
|
 |
CTS
|
Part No. |
AER
|
OCR Text |
...ER23-23-33CB Fin Matrix (Rows x columns) 2x6 2x6 2x6 2x6 2x6 2x6 2x6 2x7 2x7 2x7 2x7 2x7 2x7 2x7 2x8 2x8 2x8 2x8 2x8 2x8 2x8 Length x Width x Height (mm) 18.6 x 18.6 x 11.6 18.6 x 18.6 x 14.6 18.6 x 18.6 x 17.6 18.6 x 18.6 x 20.6 18.6 x 18.... |
Description |
AER Forged Heat Sinks
|
File Size |
196.25K /
4 Page |
View
it Online |
Download Datasheet
|
|
|
 |
QuickLogic Corporation
|
Part No. |
QL3004
|
OCR Text |
...ted networks consist of 40 half columns and the global distributed networks consist of 44 half columns, each driven by an independent buffer. The number of half columns used does not affect clock buffer delay. The array clock has up to eigh... |
Description |
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
|
File Size |
194.93K /
16 Page |
View
it Online |
Download Datasheet
|
|
|
 |
QuickLogic Corporation
|
Part No. |
QL3025
|
OCR Text |
...ted networks consist of 40 half columns and the global distributed networks consist of 44 half columns, each driven by an independent buffer. The number of half columns used does not affect clock buffer delay. The array clock has up to eigh... |
Description |
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
|
File Size |
219.22K /
17 Page |
View
it Online |
Download Datasheet
|
|
|
 |
QuickLogic Corporation
|
Part No. |
QL3060
|
OCR Text |
...ted networks consist of 40 half columns and the global distributed networks consist of 44 half columns, each driven by an independent buffer. The number of half columns used does not affect clock buffer delay. The array clock has up to eigh... |
Description |
PLD Gate pASIC 3 FPGA Combining High Performance and High Density
|
File Size |
248.19K /
19 Page |
View
it Online |
Download Datasheet
|
|
|
 |

Micron Technology
|
Part No. |
MT48LC32M8A2
|
OCR Text |
...rganized as 8,192 rows by 2,048 columns by 4 bits. Each of the x8's 67,108,864-bit banks is organized as 8,192 rows by 1,024 columns by 8 bits. Each of the x16's 67,108,864-bit banks is organized as 8,192 rows by 512 columns by 16 bits. Rea... |
Description |
(MT48Lxxxx) SYNCHRONOUS DRAM
|
File Size |
1,505.80K /
62 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|