|
|
 |
Fujitsu Limited
|
Part No. |
MB814100A-80 MB814100A-60 MB814100A-70
|
OCR Text |
...n the memory matrix. Since only eleven address bits (A0-A10) are available, the column and row inputs are separately strobed by RAS and CAS as shown in Figure 5. First, eleven row address bits are applied on pins A0-through-A10 and latched ... |
Description |
CMOS 4 M ×1 BIT
Fast Page Mode DRAM(CMOS 4M ×1 位快速页面存取模式动态RAM)
|
File Size |
308.90K /
25 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Fujitsu Limited
|
Part No. |
MB814100C-60 MB814100C-70
|
OCR Text |
...n the memory matrix. Since only eleven address bits (A0 - A10) are available, the column and row inputs are separately strobed by RAS and CAS as shown in Figure 5. First, eleven row address bits are applied on pins A0-through-A10 and latche... |
Description |
CMOS 4 M ×1 BIT
Fast Page Mode DRAM(CMOS 4 M ×1 位快速页面存取模式动态RAM) CMOS 4 M ×1 BIT
Fast Page Mode DRAM(CMOS 4 M ×1位快速页面存取模式动态RAM)
|
File Size |
272.86K /
24 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Fujitsu Limited
|
Part No. |
MB81V4100C-60 MB81V4100C-70
|
OCR Text |
...n the memory matrix. Since only eleven address bits (A0-A10) are available, the column and row inputs are separately strobed by RAS and CAS as shown in Figure 5. First, eleven row address bits are applied on pins A0-through-A10 and latched ... |
Description |
CMOS 4 M ×1 BIT
Fast Page Mode DRAM(CMOS 4 M ×1 位快速页面存取模式动态RAM)
|
File Size |
240.16K /
23 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Intersil
|
Part No. |
ISL5314
|
OCR Text |
...ter that is written and another eleven CLK cycles at the DDS rate to write and obtain a new output, assuming that the UPDATE pin is always active. If the UPDATE pin is not active until after the new word has been written, it takes fourteen ... |
Description |
Direct Digital Synthesizer, 125MSPS w/5V, 100MSPS w/3.3V, 14-bit DAC, 48-bit frequency control
|
File Size |
279.20K /
16 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Maxim Integrated Products, Inc.
|
Part No. |
DS1234
|
OCR Text |
...le a3 must match only the first eleven; the last five are used to define the switch set- tings. the eleventh address cycle, starting at zero, de- fines the switch that inhibits the write enable to the ram (weo ). a logic one in this locatio... |
Description |
Conditional Nonvolatile Controller Chip(条件非易失性控制芯
|
File Size |
72.05K /
7 Page |
View
it Online |
Download Datasheet
|
|
|
 |
ST Microelectronics
|
Part No. |
MTC20138 MTC20174
|
OCR Text |
...compliance and interoperability eleven years of experience have enabled st to develop a chipset that offers full compatibility with all cur- rent full-rate and g.lite adsl standards, usb standards including plug-and-play support. the unicor... |
Description |
(MTC20138 / MTC20174) PCI/USB ADSL CHIPSET
|
File Size |
277.05K /
6 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|