Part Number Hot Search : 
LT1029 GBU10D AM8052 GL6EG27T ENU28 AD7854L MC68661C L1209
Product Description
Full Text Search

UPD30181AY - VR4100 Series(TM) Architecture | User's Manual[06/2002] VR4100系列(商标)结构|用户手册[06/2002]

UPD30181AY_6367774.PDF Datasheet

 
Part No. UPD30181AY
Description VR4100 Series(TM) Architecture | User's Manual[06/2002] VR4100系列(商标)结构|用户手册[06/2002]

File Size 2,150.84K  /  431 Page  

Maker

TE Connectivity, Ltd.



JITONG TECHNOLOGY
(CHINA HK & SZ)
Datasheet.hk's Sponsor

Part: UPD30181AYF1-131-GA3
Maker: NEC
Pack: BGA
Stock: 2028
Unit price for :
    50: $59.82
  100: $56.82
1000: $53.83

Email: oulindz@gmail.com

Contact us

Homepage
Download [ ]
[ UPD30181AY Datasheet PDF Downlaod from Datasheet.HK ]
[UPD30181AY Datasheet PDF Downlaod from Maxim4U.com ] :-)


[ View it Online ]   [ Search more for UPD30181AY ]

[ Price & Availability of UPD30181AY by FindChips.com ]

 Full text search : VR4100 Series(TM) Architecture | User's Manual[06/2002] VR4100系列(商标)结构|用户手册[06/2002]
 Product Description search : VR4100 Series(TM) Architecture | User's Manual[06/2002] VR4100系列(商标)结构|用户手册[06/2002]


 Related Part Number
PART Description Maker
RX4000V4 US3K15RX4000V4-XXXX USAB17RX4000V4-XXXX U Real-time OS (uITRON4 specification) for VR4100 Series, VR5500
NEC
M5LV-320_192-10AI M5LV-512_104-6AC M5-192_74-15YC IND SHLD 3.3UH 9A RMS SMT
Fifth Generation MACH Architecture EE PLD, 7.5 ns, PQFP160
Fifth Generation MACH Architecture EE PLD, 12 ns, PBGA256
Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP208
Fifth Generation MACH Architecture EE PLD, 20 ns, PQFP240
Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP144
Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP208
10-Bit Broadband Modem Mixed Signal Front End (MxFE®); Package: LFCSP (9x9mm, 7.10 exposed pad); No of Pins: 64; Temperature Range: Industrial EE PLD, 12 ns, PQFP144
12-Bit Broadband Modem Mixed Signal Front End (MxFE®); Package: LFCSP (9x9mm, 7.10 exposed pad); No of Pins: 64; Temperature Range: Commercial EE PLD, 15 ns, PQFP144
12-Bit Broadband Modem Mixed Signal Front End (MxFE®); Package: LFCSP (9x9mm, 7.10 exposed pad); No of Pins: 64; Temperature Range: Industrial EE PLD, 15 ns, PQFP144
Fifth Generation MACH Architecture EE PLD, 6.5 ns, PQFP240
CONNECTOR ACCESSORY EE PLD, 10 ns, PQFP100
Fifth Generation MACH Architecture EE PLD, 7.5 ns, PBGA352
Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP100
Fifth Generation MACH Architecture EE PLD, 20 ns, PBGA352
Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP160
Fifth Generation MACH Architecture EE PLD, 10 ns, PBGA352
Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP160
Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP160
Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP240
Fifth Generation MACH Architecture EE PLD, 10 ns, PBGA256
Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP240
Fifth Generation MACH Architecture EE PLD, 6.5 ns, PQFP208
Fifth Generation MACH Architecture EE PLD, 20 ns, PQFP208
Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP208
CONNECTOR ACCESSORY EE PLD, 12 ns, PQFP100
Fifth Generation MACH Architecture EE PLD, 5.5 ns, PQFP100
Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP240
   Fifth Generation MACH Architecture
Lattice Semiconductor, Corp.
Lattice Semiconductor Corporation
CY7C1474BV33-200BGC 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V 1M X 72 ZBT SRAM, 3 ns, PBGA209
Cypress Semiconductor, Corp.
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M3823 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V
18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机
Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V
36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
Renesas Electronics Corporation.
Renesas Electronics, Corp.
CY7C1472BV25-167BZXC CY7C1472BV25-167BZXI CY7C1472 2M X 36 ZBT SRAM, 3 ns, PBGA165
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL垄芒 Architecture
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL?/a> Architecture
CYPRESS SEMICONDUCTOR CORP
CY7C1550KV18-450BZC CY7C1550KV18-400BZC CY7C1548KV Sync SRAM; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 DDR SRAM, 0.45 ns, PBGA165
72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
Cypress Semiconductor, Corp.
CY7C1518KV18-300BZXC 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
CY7C1315CV18-200BZC CY7C1315CV18-250BZC 18-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 1.7 to 1.9 V 512K X 36 QDR SRAM, 0.45 ns, PBGA165
Cypress Semiconductor, Corp.
CY7C1470V25-167AXC CY7C1470V25-167AXI CY7C1470V25- 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL垄芒 Architecture
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture
Cypress Semiconductor
CY7C1307AV18-167BZC CY7C1307AV18 CY7C1307AV18-100B 18-Mb Burst of 4 Pipelined SRAM with QDR垄芒 Architecture
18-Mb Burst of 4 Pipelined SRAM with QDR Architecture
Cypress Semiconductor
CY7C1352G06 CY7C1352G-250AXC CY7C1352G-250AXI CY7C 4-Mbit (256K x 18) Pipelined SRAM with NoBL⑩ Architecture
4-Mbit (256K x 18) Pipelined SRAM with NoBL Architecture
Cypress Semiconductor
 
 Related keyword From Full Text Search System
UPD30181AY pdf UPD30181AY Control UPD30181AY 制造商 UPD30181AY power UPD30181AY Band
UPD30181AY Vout UPD30181AY fairchild UPD30181AY saw filter UPD30181AY chip UPD30181AY technology
 

 

Price & Availability of UPD30181AY

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X
0.17572903633118