![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
Integrated Circuit Systems, Inc. ICS9148-03 Frequency Generator & Integrated Buffers for PENTIUM/ProTM The ICS9148-03 generates all clocks required for high speed RISC or CISC microprocessor systems such as Intel PentiumPro or Cyrix. Eight different reference frequency multiplying factors are externally selectable with smooth frequency transitions. Features include four CPU, seven PCI and Twelve SDRAM clocks. Two reference outputs are available equal to the crystal frequency. Plus the IOAPIC output powered by VDDL1. One 48 MHz for USB, and one 24 MHz clock for Super IO. Spread Spectrum built in - 1.5% modulation to reduce the EMI. Rise time adjustment for VDD at 3.3V or 2.5V CPU. Additionally, the device meets the Pentium power-up stabilization, which requires that CPU and PCI clocks be stable within 2ms after power-up. It is not recommended to use I/O dual function pin for the slots (ISA, PCI, CPU, DIMM). The add on card might have a pull up or pull down. High drive PCICLK and SDRAM outputs typically provide greater than 1 V/ns slew rate into 30pF loads. CPUCLK outputs typically provide better than 1V/ns slew rate into 20pF loads while maintaining 505% duty cycle. The REF and 24 and 48 MHz clock outputs typically provide better than 0.5V/ns slew rates. General Description Features 3.3V outputs: SDRAM, PCI, REF, 48/24MHz. 2.5V or 3.3V outputs: CPU, IOAPIC 20 ohm CPU clock output impedance 20 ohm PCI clock output impedance Skew from CPU (earlier) to PCI clock - 1 to 4 ns, center 2.6 ns. No external load cap for CL=18pF crystal 250 ps CPU, PCI clock skew 400ps (cycle to cycle) CPU jitter 2ms power up clock stable time. Clock duty cycle 45-55%. 48 pin 300 mil SSOP package 3.3V operation, 5V tolerant input. Pin Configuration Block Diagram * Internal Pull-up Resistor of 240K to 3.3V on indicated inputs ** Internal Pulldown to GND 48-Pin SSOP Power Groups VDD1 = REF (0:1), XTAL, 24MHz, 48MHz VDD2 = PCICLK_F, PCICLK(0:5) VDD3 = SDRAM (0:11), supply for PLL core, 24MHz, 48MHz VDDL1 = IOAPIC VDDL2 = CPU (0:3) 9148-03 Rev A 091997P Pentium is a trademark of Intel Corporation ADVANCE INFORMATION documents contain information on new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. ICS9148-03 Pin Descriptions PIN NUMBER 1 2 PIN NAME VDD1 REF0 CPU3.3#_2.5 1 ,2 3,9,16,22,27, 33,39,45 4 5 6,14 7 8 10, 11, 12, 13 15 17, 18, 20, 21, 28, 29, 31, 32, 34, 35,37,38 19,30,36 23 24 25 26 40, 41, 43, 44 42 46 CPU_STOP#1 47 48 IOAPIC VDDL1 IN OUT PWR GND X1 X2 VDD2 PCICLK_F FS11 ,2 PCICLK0 FS21 ,2 PCICLK(1:4) PCICLK5 PCI_STOP#1 SDRAM (0:11) VDD3 SS_EN#1 SS_TYPE 24MHz MODE1 ,2 48MHz FS01 ,2 CPUCLK(0:3) VDDL2 REF1 3 TYPE PWR OUT IN PWR IN OUT PWR OUT IN OUT IN OUT OUT IN OUT PWR IN IN OUT IN OUT IN OUT PWR OUT DESCRIPTION Ref (0:1), XTAL power supply, nominal 3.3V 14.318 MHz reference clock. Indicates whether VDDL2 is 3.3V or 2.5V. High=2.5V CPU, LOW=3.3V CPU. Latched Input. Ground Crystal input, has internal load cap (33pF) and feedback resistor from X2 Crystal output, nominally 14.318MHz. Has internal load cap (33pF) Supply for PCICLK_F and PCICLK (0:5), nominal 3.3V Free running PCI clock Frequency select pin. Latched Input. PCI clock output. Frequency select pin. Latched Input. PCI clock outputs. PCI clock output. (In desktop mode, MODE=1) Halts PCICLK (0:5) clocks at logic 0 level, when input low (In mobile mode, MODE=0) SDRAM clock outputs. Supply for SDRAM (0:11), PLL core and 24, 48MHz clocks, nominal 3.3.V Spread Spectrum Enable. Low =Enable HIGH = Spread Spectrum down spread. LOW = Spread Spectrum Center spread. Input has Pulldown to GND 24MHz output clock Pin 15, pin 46 function select pin, 1=Desktop Mode, 0=Mobile mode. Latched Input. 48MHz output clock Frequency select pin. Latched Input. CPU clock outputs, powered by VDDL2. Low if CPU_STOP#=Low Supply for CPU (0:3), either 2.5V or 3.3V nominal 14.318 Mhz reference clock.(in Desktop Mode, MODE=1) This REF Output is the STRONGER buffer for ISA loads. Halts CPUCLK (0:3) clocks at logic 0 level when input low (in Mobile Mode, MODE=0) IOAPIC clock output. 14.318 MHz Powered by VDDL1. Supply for IOAPIC, either 2.5V or 3.3V nominal Notes: 1: Internal Pull-up Resistor of 240K to 3.3V on indicated inputs 2: Bidirectional input/output pins, input logic levels are latched at internal power-on-reset. Use 10Kohm resistor to program logic high to VDD logic low to GND. 3. Internal Pulldown Resistor of 240K to GND on SS_type 2 ICS9148-03 Mode Pin - Power Management Input Control MODE, Pin 25 (Latched Input) 0 1 Pin 46 CPU_STOP# (INPUT) REF1 (OUTPUT) Pin 15 PCI_STOP# (INPUT) PCICLK5 (OUTPUT) Power Management Functionality CPU_STOP# PCI_STOP# CPUCLK Outputs Stopped Low Running Running PCICLK (0:5) Running Running Stopped Low PCICLK_F, REF, 24/48MHz and SDRAM Running Running Running Crystal OSC Running Running Running VCO 0 1 1 1 1 0 Running Running Running Spread Spectrum Functionality Pin 23 SSEN# 0 0 1 1 Pin 24 SS_Type 0 1 0 1 CPU, SDRAM and PCICLOCKS Frequency Modulated Center Spread Mode Frequency Modulated Down Spread Mode Normal, Steady Frequency Mode Not Allowed (will lower average frequency) REF, IOAPIC 14.318MHz 14.318MHz 14.318MHz 14.318MHz 24MHz 24MHz 24MHz 24MHz 24MHz 48MHz 48MHz 48MHz 48MHz 48MHz CPU 3.3#_2.5V Buffer selector for CPUCLK and IOAPIC drivers. CPU3.3#_2.5 Input level 1 0 Buffer Selected for operation at: 2.5V VDD 3.3V VDD VDD1,2,3 = 3.3V5%, VDDL1,2 = 2.5V5% or 3.35%, TA= 0 to 70C Crystal (X1, X2) = 14.31818MHz FS2 0 0 0 0 1 1 1 1 FS1 0 0 1 1 0 0 1 1 FS0 0 1 0 1 0 1 0 1 CPU, SDRAM(MHz) 50.0 75.0 83.3 68.5 83.3 75.0 60.0 66.8 PCICLK (MHz) 25.0 (1/2 CPU) 32 41.65 (1/2 CPU) 34.25 (1/2 CPU) 33.3 37.5 (1/2 CPU) 30.0 (1/2 CPU) 33.4 (1/2 CPU) REF, IOAPIC (MHz) 14.318 14.318 14.318 14.318 14.318 14.318 14.318 14.318 Functionality 3 ICS9148-03 CPU_STOP# Timing Diagram CPU_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power operation. CPU_STOP# is synchronized by the ICS9148-03. The minimum that the CPU clock is enabled (CPU_STOP# high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks. Notes: 1. All timing is referenced to the internal CPU clock. 2. CPU_STOP# is an asynchronous input and metastable conditions may exist. This signal is synchronized to the CPU clocks inside the ICS9148-03. 3. All other clocks continue to run undisturbed. 4 ICS9148-03 PCI_STOP# Timing Diagram PCI_STOP# is an asynchronous input to the ICS9148-03. It is used to turn off the PCICLK (0:5) clocks for low power operation. PCI_STOP# is synchronized by the ICS9148-03 internally. The minimum that the PCICLK (0:5) clocks are enabled (PCI_STOP# high pulse) is at least 10 PCICLK (0:5) clocks. PCICLK (0:5) clocks are stopped in a low state and started with a full high pulse width guaranteed. PCICLK (0:5) clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock. Notes: 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9148 device.) 2. PCI_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized inside the ICS9148. 3. All other clocks continue to run undisturbed. 4. CPU_STOP# is shown in a high (true) state. 5 ICS9148-03 Shared Pin Operation Input/Output Pins Pins 2, 7, 8, 25 and 26 on the ICS9148-03 serve as dual signal functions to the device. During initial power-up, they act as input pins. The logic level (voltage) that is present on these pins at this time is read and stored into a 4-bit internal data latch. At the end of Power-On reset, (see AC characteristics for timing values), the device changes the mode of operations for these pins to an output function. In this mode the pins produce the specified buffered clocks to external loads. To program (load) the internal configuration register for these pins, a resistor is connected to either the VDD (logic 1) power supply or the GND (logic 0) voltage potential. A 10 Kilohm(10K) resistor is used to provide both the solid CMOS programming voltage needed during the power-up programming period and to provide an insignificant load on the output clock during the subsequent operating period. Figs. 1 and 2 show the recommended means of implementing this function. In Fig. 1 either one of the resistors is loaded onto the board (selective stuffing) to configure the devices internal logic. Figs. 2a and b provide a single resistor loading option where either solder spot tabs or a physical jumper header may be used. These figures illustrate the optimal PCB physical layout options. These configuration resistors are of such a large ohmic value that they do not effect the low impedance clock signals. The layouts have been optimized to provide as little impedance transition to the clock signal as possible, as it passes through the programming resistor pad(s). Fig. 1 6 ICS9148-03 Fig. 2a Fig. 2b 7 ICS9148-03 Absolute Maximum Ratings Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . Logic Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . Ambient Operating Temperature . . . . . . . . . . . . Storage Temperature . . . . . . . . . . . . . . . . . . . . . . 7.0 V GND 0.5 V to VDD +0.5 V 0C to +70C 65C to +150C Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Electrical Characteristics - Input/Supply/Common Output Parameters TA = 0 - 70C; Supply Voltage VDD = VDDL = 3.3 V +/-5% (unless otherwise stated) PARAMETER Input High Voltage Input Low Voltage Input High Current Input Low Current Input Low Current Operating Supply Current Input Frequency Input Capacitance Transition Time Clk Stabilization Skew 1 1 1 1 1 SYMBOL VIH VIL IIH IIL1 IIL2 IDD3.3OP Fi CIN CINX Ttrans TSTAB t CPU-SDRAM1 CONDITIONS MIN 2 VSS-0.3 -5 -200 TYP VIN = VDD VIN = 0 V; Inputs with no pull-up resistors VIN = 0 V; Inputs with pull-up resistors CL = 0 pF; Select @ 66MHz VDD = 3.3 V Logic Inputs X1 & X2 pins To 1st crossing of target Freq. From VDD = 3.3 V to 1% target Freq. VT = 1.5 V VT = 1.5 V MAX UNITS VDD+0.3 V 0.8 V 0.1 5 A 2 A -100 A 100 160 mA 16 5 45 2 2 500 4 MHz pF ps ms ms ps ns 12 27 14.318 36 tCPU-PCI1 1 2.6 Guaranteed by design, not 100% tested in production. Electrical Characteristics - Input/Supply/Common Output Parameters TA = 0 - 70C; Supply Voltage VDD = 3.3 V +/-5%, VDDL = 2.5 V +/-5% (unless otherwise stated) PARAMETER Operating Supply Current Skew 1 1 SYMBOL IDD2.5OP tCPU-SDRAM2 tCPU-PCI2 CONDITIONS CL = 0 pF; Select @ 66.8 MHz VT = 1.5 V; VTL = 1.25 V VT = 1.5 V; VTL = 1.25 V MIN TYP 8 MAX UNITS 20 mA 800 4 ps ps 1 Guaranteed by design, not 100% tested in production. 8 ICS9148-03 Electrical Characteristics - CPU TA = 0 - 70C; VDD = 3.3 V +/-5%, VDDL = 2.5 V +/-5%; CL = 20 pF PARAMETER Output Impedance Output Impedance 1 1 SYMBOL RDSP2B RDSN2B VOH2B VOL2B IOH2B IOL2B tr2B tf2B dt2B tsk2B 1 CONDITIONS VO = VDD*(0.5) VO = VDD*(0.5) IOH = -8 mA IOL = 12 mA VOH = 1.7 V VOL = 0.7 V VOL = 0.4 V, VOH = 2.0 V VOH = 2.0 V, VOL = 0.4 V VT = 1.25 V VT = 1.25 V VT = 1.25 V VT = 1.25 V VT = 1.25 V MIN 13.5 13.5 2 TYP MAX UNITS 45 45 Ohm Ohm V V mA mA ns ns % ps ps ps ps Output High Voltage Output Low Voltage Output High Current Output Low Current Rise Time Fall Time Skew 1 1 1 1 19 2.2 0.3 -20 26 2.2 1.1 0.4 -16 2.5 1.6 55 250 Duty Cycle 45 200 50 -300 Jitter, Cycle-to-cycle Jitter, One Sigma Jitter, Absolute 1 1 1 tjcyc-cyc2B tj1s2B tjabs2B 400 150 300 Guaranteed by design, not 100% tested in production. Electrical Characteristics - PCI TA = 0 - 70C; VDD = VDDL = 3.3 V +/-5%; CL = 30 pF PARAMETER Output Impedance Output Impedance 1 1 SYMBOL RDSP1 RDSN1 VOH1 VOL1 IOH1 IOL1 tr1 tf1 dt1 tsk1 1 CONDITIONS VO = VDD*(0.5) VO = VDD*(0.5) IOH = -28 mA IOL = 23 mA VOH = 2.0 V VOL = 0.8 V VOL = 0.4 V, VOH = 2.4 V VOH = 2.4 V, VOL = 0.4 V VT = 1.5 V VT = 1.5 V VT = 1.5 V, synchronous VT = 1.5 V, asynchronous VT = 1.5 V, synchronous VT = 1.5 V, asynchronous MIN 10 10 2.4 TYP MAX UNITS 24 24 Ohm Ohm V V mA mA ns ns % ps ps ps ps ps Output High Voltage Output Low Voltage Output High Current Output Low Current Rise Time Fall Time Skew 1 1 1 1 41 3 0.2 -60 50 1.6 1.2 0.4 -40 2 2 55 250 300 400 500 1000 Duty Cycle 45 51 100 100 200 Jitter, One Sigma Jitter, Absolute 1 tj1s1 tj1s1a tjabs1 tjabs1a 1 -500 -1000 Guaranteed by design, not 100% tested in production. 9 ICS9148-03 Electrical Characteristics - SDRAM TA = 0 - 70C; VDD = VDDL = 3.3 V +/-5%; CL = 30 pF PARAMETER Output Impedance Output Impedance 1 1 SYMBOL RDSP1 RDSN1 VOH1 VOL1 IOH1 IOL1 Tr1 Tf1 Dt1 Tsk1 1 CONDITIONS VO = VDD*(0.5) VO = VDD*(0.5) IOH = -28 mA IOL = 23 mA VOH = 2.0 V VOL = 0.8 V VOL = 0.4 V, VOH = 2.4 V VOH = 2.4 V, VOL = 0.4 V VT = 1.5 V VT = 1.5 V VT = 1.5 V VT = 1.5 V MIN 10 10 2.4 TYP MAX UNITS 24 24 V V mA mA ns ns % ps ps ps Output High Voltage Output Low Voltage Output High Current Output Low Current Rise Time Fall Time Skew 1 1 1 1 41 3 0.2 -60 50 1.6 1.2 0.4 -40 2 2 55 250 150 +250 Duty Cycle 45 52 150 50 Jitter, One Sigma Jitter, Absolute 1 Tj1s1 Tjabs1 1 -250 Guaranteed by design, not 100% tested in production. Electrical Characteristics - IOAPIC TA = 0 - 70C; VDD = 3.3 V +/-5%, VDDL = 2.5 V +/-5%; CL = 20 pF PARAMETER Output Impedance Output Impedance 1 1 SYMBOL RDSP4B RDSN4B VOH4B VOL4B IOH4B IOL4B Tr4B Tf4B Dt4B 1 CONDITIONS VO = VDD*(0.5) VO = VDD*(0.5) IOH = -8 mA IOL = 12 mA VOH = 1.7 V VOL = 0.7 V VOL = 0.4 V, VOH = 2.0 V VOH = 2.0 V, VOL = 0.4 V VT = 1.25 V VT = 1.25 V VT = 1.25 V MIN 13.5 13.5 2 TYP MAX UNITS 45 45 Ohm Ohm V V mA mA ns ns % % % Output High Voltage Output Low Voltage Output High Current Output Low Current Rise Time Fall Time 1 1 1 19 2.2 0.3 -20 26 1.4 1.3 0.4 -16 1.7 1.6 60 3 5 Duty Cycle 50 1 -5 Jitter, One Sigma Jitter, Absolute 1 Tj1s4B Tjabs4B 1 Guaranteed by design, not 100% tested in production. 10 ICS9148-03 Electrical Characteristics - 24,48MHz, REF(0:1) TA = 0 - 70C; VDD = VDDL = 3.3 V +/-5%; CL = 10 - 20 pF (unless otherwise stated) PARAMETER Output Frequency Output Frequency Output Impedance Output Impedance 1 1 SYMBOL FO48m FOREF RDSP5 RDSN5 VOH5 VOL5 IOH5 IOL5 tr5 tf5 dt5 VO = VDD*(0.5) VO = VDD*(0.5) IOH = -16 mA IOL = 9 mA VOH = 2.0 V VOL = 0.8 V CONDITIONS MIN TYP 48 14.318 MAX UNITS PPM MHz 60 60 Ohm Ohm V V mA mA ns ns % % % 20 20 2.4 2.6 0.3 -32 25 1.7 1.6 45 53 1 3 Output High Voltage Output Low Voltage Output High Current Output Low Current Rise Time Fall Time 1 1 1 1 0.4 -22 4 4 55 3 8 16 VOL = 0.4 V, VOH = 2.4 V VOH = 2.4 V, VOL = 0.4 V VT = 1.5 V VT = 1.5 V VT = 1.5 V Duty Cycle Jitter, One Sigma Jitter, Absolute 1 tj1s5 tjabs5 1 Guaranteed by design, not 100% tested in production. 11 ICS9148-03 SSOP Package SYMBOL A A1 A2 B C D E e H h L N X COMMON DIMENSIONS MIN. NOM. MAX. .095 .101 .110 .008 .012 .016 .088 .090 .092 .008 .010 .0135 .005 .010 See Variations .292 .296 .299 0.025 BSC .400 .406 .410 .010 .013 .016 .024 .032 .040 See Variations 0 5 8 .085 .093 .100 VARIATIONS AC MIN. .620 D NOM. .625 N MAX. .630 48 Ordering Information ICS9148F-03 Example: ICS XXXX F - PPP Pattern Number (2 or 3 digit number for parts with ROM code patterns) Package Type F=SSOP Device Type (consists of 3 or 4 digit numbers) Prefix ICS, AV = Standard Device 12 ADVANCE INFORMATION documents contain information on new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. |
Price & Availability of ICS9148-03
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |