![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
High Performance Power Combi Controller TDA 16888 1 1.1 Overview Features PFC Section - - - - - - - - - IEC 1000-3 compliant Additional operation mode as auxiliary power supply Fast, soft switching totem pole gate drive (1 A) Dual loop control (average current and voltage sensing) Leading edge triggered pulse width modulation Peak current limitation Topologies of PFC preconverter are boost or flyback Continuous/discontinuous mode possible 94% maximum duty cycle P-DIP-20-5 P-DSO-20-1 /-6 /-7 PWM Section - - - - - - - Improved current mode control Fast, soft switching totem pole gate drive (1 A) Soft-start management Trailing edge triggered pulse width modulation Topologies of PWM converter are feed forward or flyback 50% maximum duty cycle to prevent transformer saturation fPWM = fPFC Ordering Code Q67000-A9284-X201-K5 Q67000-A9310-A702 Package P-DIP-20-5 P-DSO-20-1 Type w TDA 16888 w TDA 16888 G w New type Data Sheet 1 2000-02-28 TDA 16888 Special Features - - - - - - - - - - High power factor Typical 50 A start-up supply current Low quiescent current (15 mA) Undervoltage lockout with internal stand-by operation Internally synchronized fixed operating frequency ranging from 15 kHz to 200 kHz External synchronization possible Shutdown of both outputs externally triggerable Peak current limitation Overvoltage protection Average current sensing by noise filtering 1.2 General Remarks The TDA 16888 comprises the complete control for power factor controlled switched mode power supplies. With its PFC and PWM section being internally synchronized, it applies for off-line converters with input voltages ranging from 90 V to 270 V. While the preferred topologies of the PFC preconverter are boost or flyback, the PWM section can be designed as forward or flyback converter. In order to achieve minimal line current gaps the maximum duty cycle of the PFC is about 94%. The maximum duty cycle of the PWM, however, is limited to 50% to prevent transformer saturation. Data Sheet 2 2000-02-28 TDA 16888 P-DIP-20-5 P-DSO-20-1 PFC IAC 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 AEP02461 AUX VS PFC VS PFC VC PFC FB ROSC PWM RMP PWM IN PWM SS SYNC PWM CS VREF PFC CC PFC CS GND S PFC CL GND PFC OUT PFC IAC VREF PFC CC PFC CS GND S PFC CL GND PFC OUT VCC PWM OUT 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 AEP02486 AUX VS PFC VS PFC VC PFC FB ROSC PWM RMP PWM IN PWM SS SYNC PWM CS VCC PWM OUT Figure 1 Pin Configuration (top view) Data Sheet 3 2000-02-28 TDA 16888 1.3 Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Pin Definitions and Functions Symbol PFC IAC Function AC line voltage sensing input 7.5 V reference PFC current loop compensation PFC current sense Ground sensing input Sensing input for PFC current limitation Ground PFC driver output Supply voltage PWM driver output PWM current sense Oscillator synchronization input PWM soft-start PWM output voltage sensing input PWM voltage ramp Oscillator frequency set-up PFC voltage loop feedback PFC voltage loop compensation PFC output voltage sensing input Auxiliary power supply voltage sense VREF PFC CC PFC CS GND S PFC CL GND PFC OUT VCC PWM OUT PWM CS SYNC PWM SS PWM IN PWM RMP ROSC PFC FB PFC VC PFC VS AUX VS Data Sheet 4 2000-02-28 1.4 Figure 2 AUX VS 20 GND S 5 PFC CC 3 PFC VS 19 PFC CL 6 V CC 9 5V OTA1 D4 OP2 5V + _ + _ R2 & & Z1 C2 + _ QM OTA2 + _ Block Diagram 10 k M1 M 3 D1 D2 VS 4V 6V 5.5 V + _ + _ Z3 17.5 V Osc 7.4 V C7 1 + _ Undervoltage Lockout 11 V-14 V _ <1 Power Management & 6V 0.45 V 0.4 V C5 C8 + _ + _ Voltage Reference 7.5 V (Output Disable) 0.4 V 14 PWM IN 15 PWM RMP 2 V REF 12 16 SYNC ROSC 13 PWM SS + _ + _ + _ Data Sheet PFC OUT 8 C3 D3 + _ PFC PFC IAC FB 1 17 PFC VC 18 OP1 PFC CS 4 OTA3 1.2 V + _ VS 1V VS M2 FF1 R S C1 5.5 V 1 V C4 C6 5 1 30 A R1 10 k PWM Bias Control VS FF2 S R & Z2 V1 1.5 V C9 OP3 1 V + 5 _ R3 100 k C10 11 PWM CS 7 GND 10 PWM OUT AEB02357 TDA 16888 2000-02-28 TDA 16888 2 Functional Description Power Supply The TDA 16888 is protected against overvoltages typically above 17.5 V by an internal Zener diode Z3 at pin 9 (VCC) and against electrostatic discharging at any pin by special ESD circuitry. By means of its power management the TDA 16888 will switch from internal stand-by, which is characterized by negligible current consumption, to operation mode as soon as a supply voltage threshold of 14 V at pin 9 (VCC) is exceeded. To avoid uncontrolled ringing at switch-over an undervoltage lockout is implemented, which will cause the power management to switch from operation mode to internal stand-by as soon as the supply voltage falls below a threshold of 11 V. Therefore, even if the supply voltage will fall below 14 V, operation mode will be maintained as long as the supply voltage is well above 11 V. As soon as the supply voltage has stabilized, which is determined by the TDA 16888's power management and its soft-start feature at pin 13 (PWM SS), the PWM section will be enabled by means of its internal bias control. Protection Circuitry Both PFC and PWM section are equipped with a fast overvoltage protection (C6) sensing at pin 19 (PFC VS), which when being activated will immediately shut down both gate drives. In addition to improve the PFC section's load regulation it uses a fast but soft overvoltage protection (OTA2) prior to the one described above, which when being activated will cause a well controlled throttling of the multiplier output QM. In case an undervoltage of the PFC output voltage is detected at pin 19 (PFC VS) by comparator C4 the gate drive of the PWM section will be shut down in order to reduce the load current and to increase the PFC output voltage. This undervoltage shutdown has to be prior to the undervoltage lockout of the internal power management and therefore has to be bound to a threshold voltage at pin 9 (VCC) well above 11 V. In order to prevent the external circuitry from destruction the PFC output PFC OUT (pin 8) will immediately be switched off by comparator C2, if the voltage at pin 19 (PFC VS) drops to ground caused by a broken wire. In a similar way measures are taken to handle a broken wire at any other pin in order to ensure a safe operation of the IC and its adjoining circuitry. If necessary both outputs, PFC OUT (pin 8) and PWM OUT (pin 10), can be shutdown on external request. This is accomplished by shorting the external reference voltage at pin 2 (VREF) to ground. To protect the external reference, it is equipped with a foldback characteristic, which will cut down the output current when VREF (pin 2) is shorted (see Figure 4). Data Sheet 6 2000-02-28 TDA 16888 Both PFC and PWM section are equipped with a peak current limitation, which is realized by the comparators C3 and C9 sensing at pin 6 (PFC CL) and pin 11 (PWM CS) respectively. When being activated this current limitation will immediately shut down the respective gate drive PFC OUT (pin 8) or PWM OUT (pin 10). Finally each pin is protected against electrostatic discharge. Oscillator/Synchronization The PFC and PWM clock signals as well as the PFC voltage ramp are synchronized by the internal oscillator (see Figure 18). The oscillator's frequency is set by an external resistor connected to pin 16 (ROSC) and ground (see Figure 5). The corresponding capacitor, however, is integrated to guarantee a low current consumption and a high resistance against electromagnetic interferences. In order to ensure superior precision of the clock frequency, the clock signal CLK OSC is derived from a triangular instead of a saw-tooth signal. Furthermore to provide a clock reference CLK OUT with exactly 50% duty cycle, the frequency of the oscillator's clock signal CLK OSC is halved by a D-latch before being fed into the PFC and PWM section respectively (see Figure 18). The ramp signal of the PFC section VPFC RMP is composed of a slowly falling and a steeply rising edge. This ramp has been reversed in contrast to the common practice, in order to simultaneously allow for current measurement at pin 5 (GND S) and for external compensation of OP2 by means of pin 5 (GND S) and pin 3 (PFC CC). The oscillator can be synchronized with an external clock signal supplied at pin 12 (SYNC). However, since the oscillator's frequency is halved before being fed into the PFC and PWM section, a synchronization frequency being twice the operating frequency is recommended. As long as the synchronization signal is H the oscillator's triangular signal VOSC is interrupted and its clock signal CLK OSC is H (see Figure 19 and Figure 20). However, as soon as the external clock changes from H to L the oscillator is released. Correspondingly, by means of an external clock signal supplied at pin 12 (SYNC) the oscillator frequency fOSC set by an external resistor at pin 16 (ROSC) can be varied on principle only within the range from 0.66 fOSC to 2 fOSC. If the oscillator has to be synchronized over a wider frequency range, a synchronization by means of the sink current at pin 16 (ROSC) has to be preferred to a synchronization by means of pin 12 (SYNC). Anyhow, please note, that pin 12 (SYNC) is not meant to permanently shutdown both PFC and PWM section. It can be used to halt the oscillator freezing the prevailing state of both drivers but does not allow to automatically shut them down. A shutdown can be achieved by shorting pin 2 (VREF) to ground, instead. Finally, In order to reduce the overall current consumption under low load conditions, the oscillator frequency itself is halved as long as the voltage at pin 13 (PWM SS) is less than 0.4 V (disabled PWM section). Data Sheet 7 2000-02-28 TDA 16888 PFC Section At normal operation the PFC section operates with dual loop control. An inner loop, which includes OP2, C1, FF1 and the PFC's driver, controls the shape of the line current by average current control enabling either continuous or discontinuous operation. By the outer loop, which is supported by OP1, the multiplier, OP2, C1, FF1 and the PFC's driver, the PFC output voltage is controlled. Furthermore there is a third control loop composed of OTA1, OP2, C1, FF1 and the PFC's driver, which allows the PFC section to be operated as an auxiliary power supply even when the PWM section is disabled. With disabled PWM section, however, the PFC section is operated with half of its nominal operating frequency in order to reduce the overall current consumption. Based on a pulse-width-modulation, which is leading edge triggered with respect to the internal clock reference CLK OUT and which is trailing edge modulated according to the PFC ramp signal VPFC RMP and the output voltage of OP2 VPFC CC (see Figure 18), the PFC section is designed for a maximum duty cycle of ca. 94% to achieve minimal line current gaps. PWM Section The PWM section is equipped with improved current mode control containing effective slope compensation as well as enhanced spike suppression in contrast to the commonly used leading edge current blanking. This is achieved by the chain of operational amplifier OP3, voltage source V1 and the 1st order low pass filter composed of R1 and an external capacitor, which is connected to pin 15 (PWM RMP). For crosstalk suppression between PFC and PWM section a signal-to-noise ratio comparable to voltage mode controlled PWM's is set by operational amplifier OP3 performing a fivefold amplification of the PWM load current, which is sensed by an external shunt resistor. In order to simultaneously perform effective slope compensation and to suppress leading spikes, which are due to parasitic capacitances being discharged whenever the power transistor is switched on, the resulting signal is subsequently increased by the constant voltage of V1 and finally fed into the 1st order low pass filter. The peak ramp voltage, that in this way can be reached, amounts to ca. 6.5 V. By combination of voltage source V1 and the following low pass filter a basic ramp (step response) with a leading notch is created, which will fully compensate a leading spike (see Figure 12) provided, the external capacitor at pin 15 (PWM RMP) and the external current sensing shunt resistor are scaled properly. Data Sheet 8 2000-02-28 TDA 16888 The pulse-width-modulation of the PWM section is trailing edge modulated according to the PWM ramp signal VPWM RMP at pin 15 (PWM RMP) and the input voltage VPWM IN at pin 14 (PWM IN) (see Figure 18). In contrast to the PFC section, however, the pulsewidth-modulation of the PWM section is trailing edge triggered with respect to the internal clock reference CLK OUT in order to avoid undesirable electromagnetic interference of both sections. Moreover the maximum duty cycle of the PWM is limited to 50% to prevent transformer saturation. By means of the above mentioned improved current mode control a stable pulse-widthmodulation from maximum load down to no load is achieved. Finally, in case of no load conditions the PWM section may as well be disabled by shorting pin 13 (PWM SS) to ground. Data Sheet 9 2000-02-28 TDA 16888 3 Gate Drive Functional Block Description Both PFC and PWM section use fast totem pole gate drives at pin 8 (PFC OUT) and pin 10 (PWM OUT) respectively, which are designed to avoid cross conduction currents and which are equipped with Zener diodes (Z1, Z2) in order to improve the control of the attached power transistors as well as to protect them against undesirable gate overvoltages. At voltages below the undervoltage lockout threshold these gate drives are active low. In order to keep the switching losses of the involved power diodes low and to minimize electromagnetic emissions, both gate drives are optimized for soft switching operation. This is achieved by a novel slope control of the rising edge at each driver's output (see Figure 13). Oscillator The TDA 16888's clock signals as well as the PFC voltage ramp are provided by the internal oscillator. The oscillator's frequency is set by an external resistor connected to pin 16 (ROSC) and ground (see Figure 5). The corresponding capacitor, however, is integrated to guarantee a low current consumption and a high resistance against electromagnetic interferences. In order to ensure superior precision of the clock frequency, the clock signal CLK OSC is derived from the minima and maxima of a triangular instead of a saw-tooth signal (see Figure 18). Furthermore, to provide a clock reference CLK OUT with exactly 50% duty cycle, the frequency of the oscillator's clock signal CLK OSC is halved by a D-latch before being fed into the PFC and PWM section respectively. The ramp signal of the PFC section VPFC RMP is composed of a slowly falling and a steeply rising edge, the latter of which is triggered by the rising edge of the clock reference CLK OUT. This ramp has been reversed in contrast to the common practice, in order to simultaneously allow for current measurement at pin 5 (GND S) and for external compensation of OP2 by means of pin 5 (GND S) and pin 3 (PFC CC). The slope of the falling edge, which in conjunction with the output of OP2 controls the pulsewidth-modulation of the PFC output signal VPFC OUT, is derived from the current set by the external resistor at pin 16 (ROSC). In this way a constant amplitude of the ramp signal (ca. 4.5 V) is ensured. In contrast, the slope of the rising edge, which marks the minimum blanking interval and therefore limits the maximum duty cycle ton,max of the PFC output signal, is determined by an internal current source. In contrast to the PFC section the ramp signal of the PWM section is trailing edge triggered with respect to the internal clock reference CLK OUT to avoid undesirable electromagnetic interference of both sections. Moreover, the maximum duty cycle of the PWM is limited by the rising edge of the clock reference CLK OUT to 50% to prevent transformer saturation. Data Sheet 10 2000-02-28 TDA 16888 The oscillator can be synchronized with an external clock signal supplied at pin 12 (SYNC). As long as this clock signal is H the oscillator's triangular signal VOSC is interrupted and its clock signal CLK OSC is H (see Figure 19 and Figure 20). However, as soon as the external clock changes from H to L the oscillator is released. Correspondingly, by means of an external clock signal supplied at pin 12 (SYNC) the oscillator frequency fOSC set by an external resistor at pin 16 (ROSC) can be varied on principle only within the range from 0.66 fOSC to 2 fOSC. Please note, that the slope of the falling edge of the PFC ramp is not influenced by the synchronization frequency. Instead the lower voltage peak is modulated. Consequently, on the one hand at high synchronization frequencies fSYNC > fOSC the amplitude of the ramp signal and correspondingly its signal-to-noise ratio is decreased (see Figure 19). On the other hand at low synchronization frequencies fSYNC < fOSC the lower voltage peak is clamped to the minimum ramp voltage (typ. 1.1 V), that at least can be achieved (see Figure 20), which may cause undefined PFC duty cycles as the voltage VPFC CC at pin 3 (PFC CC) drops below this threshold. However, if the oscillator has to be synchronized over a wide frequency range, a synchronization by means of the sink current at pin 16 (ROSC) has to be preferred to a synchronization by means of pin 12 (SYNC). In order to reduce the overall current consumption under low load conditions, the oscillator frequency itself is halved as long as the voltage at pin 13 (PWM SS) is less than 0.4 V (disabled PWM section). Multiplier The multiplier serves to provide the controlled current IQM by combination of the shape of the sinusoidal input current IM1 derived from the voltage at pin 1 (PFC IAC) by means of the 10 k resistor R2, the magnitude of the PFC output voltage VM2 given at pin 18 (PFC VC) and the possibility for soft overvoltage protection VM3 (see Chapter Protection Circuitry ). By means of this current the required power factor as well as the magnitude of the PFC output voltage is ensured. To achieve an excellent performance over a wide range of output power and input voltage, the input voltage VM2 is amplified by an exponential function before being fed into the multiplier (see Figure 8). Voltage Amplifier OP1 Being part of the outer loop the error amplifier OP1 controls the magnitude of the PFC output voltage by comparison of the PFC output voltage measured at pin 17 (PFC FB) with an internal reference voltage. The latter is fixed to 5 V in order to achieve immunity from external noise. To allow for individual feedback the output of OP1 is connected to pin 18 (PFC VC). Data Sheet 11 2000-02-28 TDA 16888 Current Amplifier OP2 Being part of the inner loop the error amplifier OP2 controls the shape of the line current by comparison of the controlled current IQM with the measured average line current. This is achieved by setting the pulse width of the PFC gate drive in conjunction with the comparator C1. In order to limit the voltage range supplied at pin 4 (PFC CS) and at pin 5 (GND S), clamping diodes D1, D2 and D3 are connected with these pins and ground. To allow for individual feedback the output of OP2 is connected to pin 3 (PFC CC). Ramp Amplifier OP3 For crosstalk suppression between PFC and PWM section a signal-to-noise ratio comparable to voltage mode controlled PWMs is set by operational amplifier OP3 performing a fivefold amplification of the PWM load current, which is sensed by an external shunt resistor. In order to suppress leading spikes, which are due to parasitic capacitances being discharged whenever the power transistor is switched on, the resulting signal is subsequently increased by the constant voltage of V1 and finally fed into a 1st order low pass filter. By combination of voltage source V1 and the following low pass filter a step response with a leading notch is created, which will fully compensate a leading spike (see Figure 12) provided, the external capacitor at pin 15 (PWM RMP) and the external current sensing shunt resistor are scaled properly. Operational Transconductance Amplifier OTA1 The TDA 16888's auxiliary power supply mode is controlled by the fast operational transconductance amplifier OTA1. When under low load or no load conditions a voltage below 5 V is sensed at pin 20 (AUX VS), it will start to superimpose its output on the output QM of the multiplier and in this way will replace the error amplifier OP1 and the multiplier. At normal operation, however, when the voltage at pin 20 (AUX VS) is well above 5 V, this operational transconductance amplifier is disabled. Operational Transconductance Amplifier OTA2 By means of the operational transconductance amplifier OTA2 sensing at pin 19 (PFC VS) a fast but soft overvoltage protection of the PFC output voltage is achieved, which when being activated (VPFC VS > 5.5 V) will cause a well controlled throttling of the multiplier output QM (see Figure 9). Operational Transconductance Amplifier OTA3 In order to achieve offset compensation of error amplifier OP2 under low load conditions, that will not suffice to start OTA1, the operational transconductance amplifier OTA3 is introduced. It will start operation as soon as these conditions are reached, i.e. the voltage at pin 18 (PFC VC) falls below 1.2 V. Data Sheet 12 2000-02-28 TDA 16888 Comparator C1 The comparator C1 serves to adjust the duty cycle of the PFC gate drive. This is achieved by comparison of the output voltage of OP2 given at pin 3 (PFC CC) and the voltage ramp of the oscillator. Comparator C2 The comparator C2 serves to prevent the external circuitry from destruction by immediately switching the PFC output PFC OUT (pin 8) off, if the voltage at pin 19 (PFC VS) drops below 1 V due to a broken wire. Comparator C3 By means of this extremely fast comparator sensing at pin 6 (PFC CL) peak current limitation is realized. When being activated (VPFC CL < 1 V) it will immediately shut down the gate drive of the PFC section (pin 8, PFC OUT). In order to protect C3 against undervoltages at pin 6 (PFC CL) due to large inrush currents, this pin is equipped with an additional clamping diode D4. Comparator C4 This comparator along with the TDA 16888's power management serves to reset the PWM section's soft start at pin 13 (PWM SS). C4 becomes active as soon as an undervoltage (VPFC VS < 4 V) of the PFC output voltage is sensed at pin 19 (PFC VS). Comparator C5 Based on the status of the PWM section's soft start at pin 13 (PWM SS), the comparator C5 controls the bias of the entire PWM section. In this way the PWM section is switched off giving a very low quiescent current, until its soft start is released. Comparator C6 Overvoltage protection of the PWM section's input voltage sensed at pin 19 (PFC VS) is realized by comparator C6, which when being activated will immediately shut down both gate drives PFC OUT (pin 8) and PWM OUT (pin 10). Comparator C7 This comparator sensing at pin 13 (PWM SS) and at pin 15 (PWM RMP) controls the pulse width modulation of the PWM section during the soft start. This is done right after the PWM section is biased by comparator C5. Data Sheet 13 2000-02-28 TDA 16888 Comparator C8 The control of the pulse width modulation of the PWM section is taken over by comparator C8 as soon as the soft start is finished. This is achieved by comparison of the PWM output voltage at pin 14 (PWM IN) and the PWM voltage ramp at pin 15 (PWM RMP). Comparator C9 By means of this extremely fast comparator sensing at pin 11 (PWM CS) peak current limitation is realized. When being activated (VPWM CS > 1 V) it will immediately shut down the gate drive of the PWM section (PWM OUT). Comparator C10 By means of the threshold of 0.4 V the comparator C10 allows the PWM duty cycle to be continuously controlled from 0 to 50%. As long as the ramp voltage at pin 15 (PWM RMP) is below this threshold the gate drive of the PWM section (pin 10, PWM OUT) is turned off. Data Sheet 14 2000-02-28 TDA 16888 4 4.1 Electrical Characteristics Absolute Maximum Ratings TA = - 25 to 85 C Symbol Limit Values Unit min. max. - 0.3 - - 0.3 - 0.3 - 0.3 - 0.3 - 0.3 - 0.3 - 0.3 -1 - 0.3 - 0.3 - 0.3 - 0.3 - 0.3 - 20 -5 -5 - 0.3 - 20 Remarks Parameter# VCC supply voltage Zener current of Z3 VREF voltage ROSC voltage SYNC voltage PFC FB voltage PFC IAC voltage AUX VS voltage PFC VS voltage PFC CL voltage PWM SS voltage PWM IN voltage PWM RMP voltage PWM CS voltage PFC VC voltage PFC VC current PFC CS current GND S current PFC CC voltage PFC CC current PFC/PWM OUT DC current PFC/PWM OUT peak clamping current PFC/PWM OUT peak clamping current Junction temperature VS IZ3 VVREF VROSC VSYNC VPFC FB VPFC IAC VAUX VS VPFC VS VPFC CL VPWM SS VPWM IN VPWM RMP VPWM CS VPFC VC IPFC VC IPFC CS IGND S VPFC CC IPFC CC IOUT IOUT IOUT TJ VZ3 50 8 8 8 8 15 8 8 3 8 8 8 3 8 20 5 5 8 20 V mA V V V V V V V V V V V V V mA mA mA V mA mA mA mA C VZ3 = Zener voltage of Z3 - VVREF < VS VROSC < VS - - - - |IPFC VS| < 1 mA |IPFC CL| < 1 mA VPWM SS < VVREF - VPWM RMP < VVREF - - - - - - - - - 100 100 - 200 VOUT = High VOUT = Low - - 500 - - 40 150 Data Sheet 15 2000-02-28 TDA 16888 4.1 Absolute Maximum Ratings (cont'd) TA = - 25 to 85 C Symbol Limit Values Unit min. max. 150 60 70 C K/W K/W - P-DIP-20-5 P-DSO-20-1 - 65 - - Remarks Parameter# Storage temperature Thermal resistance Thermal resistance TS RthJA RthJA Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. To avoid destruction make sure, that for any pin except for pins PFC OUT and PWM OUT the currents caused by transient processes stay well below 100 mA. For the same reason make sure, that any capacitor that will be connected to pin 9 (VCC) is discharged before assembling the application circuit. In order to characterize the gate driver's output performance Figure 14, Figure 15, Figure 16 and Figure 17 are provided, instead of referring just to a single parameter like the maximum gate charge or the maximum output energy. 4.2 Parameter Operating Range Symbol Limit Values Unit min. max. 0 0 -1 0 15 - 25 Remarks VS IZ3 Zener current PFC/PWM OUT current IOUT IPFC IAC PFC IAC input current fOUT PFC/PWM frequency TJ Junction temperature VCC supply voltage VZ3 50 1.5 1 200 125 V mA A mA kHz C VZ3 = Zener voltage of Z3 Limited by TJ,max - - - - Note: Within the operating range the IC operates as described in the functional description. In order to characterize the gate driver's output performance Figure 14, Figure 15, Figure 16 and Figure 17 are provided, instead of referring just to a single parameter like the maximum gate charge or the maximum output energy. Data Sheet 16 2000-02-28 TDA 16888 4.3 Characteristics Supply Section Parameter Zener voltage1) Zener current Quiescent supply current Symbol Limit Values min. typ. 17.5 - - max. 19.0 500 12 V A mA 16.0 - - Unit Test Condition VZ3 IZ3 IS IZ3 = 30 mA VS 15.5 V2) VPWM SS = 0 V RROSC = 51 k CL = 0 V PFC enabled PWM disabled - - 15 mA VPWM SS = 6 V RROSC = 51 k CL = 0 F PFC enabled PWM enabled Supply current IS - - 40 mA VPWM SS = 6 V RROSC = 51 k CL = 4.7 nF PFC enabled PWM enabled 1) 2) See Figure 3 Design characteristics (not meant for production testing) Note: The electrical characteristics involve the spread of values guaranteed within the specified supply voltage and ambient temperature range TA from - 25 C to 85 C Typical values represent the median values, which are related to production processes. If not otherwise stated, a supply voltage of VS = 15 V is assumed. Data Sheet 17 2000-02-28 TDA 16888 Undervoltage Lockout Parameter Power up, rising voltage threshold1) Power down, falling voltage threshold1) Power up, threshold current 1) 2) Symbol Limit Values min. typ. 14.0 max. 14.5 13.0 Unit V Test Condition - VS,UP VS,DWN 10.5 11.0 11.5 V - IS,UP - 23 100 A VS = VS,UP - 0.1 V VPFC CL < 0.3 V2) Stand-by mode See Figure 3 To ensure the voltage fallback of pin PFC CL is disabled. Internal Voltage Reference Parameter Trimmed reference voltage Line regulation Symbol Limit Values min. typ. 5.0 - max. 5.1 40 V mV Measured at pin PFC VC VS = 3 V 4.9 - Unit Test Condition VREF VREF Data Sheet 18 2000-02-28 TDA 16888 External Voltage Reference Parameter Buffered output voltage Line regulation Load regulation Maximum output current1) Short circuit current1) Shutdown hysteresis, rising voltage threshold Symbol Limit Values min. typ. 7.5 - 40 -6 -2 6.6 6.2 500 max. 7.8 50 100 -4 - - - - V mV mV mA mA V V ns - 3 mA IVREF 0 VS = 3 V IVREF = 2 mA 7.2 - 0 - 10 - - - - Unit Test Condition VVREF VVREF VVREF IVREF IVREF VVREF VVREF = 6.5 V VVREF = 0 V - - VVREF Shutdown hysteresis, falling voltage threshold Shutdown delay td,VREF VVREF = 5 V2)3) VPFC OUT = 3 V2)3) VPWM OUT = 3 V2)3) 1) 2) 3) See Figure 4 Design characteristics (not meant for production testing) Transient reference value Oscillator Parameter PFC/PWM frequency1) PFC/PWM frequency1) PFC/PWM frequency, line regulation Maximum ramp voltage Symbol Limit Values min. typ. 50 100 - 5.4 1.1 - - - - max. 57 113 1 5.6 1.4 0.4 kHz kHz % V V V A A 43 87 - Unit Test Condition fOUT50 fOUT100 fOUT RROSC = 110 k RROSC = 51 k VS = 3 V RROSC = 51 k - - - - VPFC RMP 5.0 Minimum ramp voltage VPFC RMP 0.8 - SYNC, low level voltage VSYNC 3.5 - - 1) SYNC, high level voltage VSYNC SYNC, input current See Figure 5 VVREF V 20 150 ISYNC VSYNC < 0.4 V VSYNC = 3.5 V Data Sheet 19 2000-02-28 TDA 16888 PFC Section Parameter Max duty cycle1) Symbol Limit Values min. typ. 94 max. 98 % 91 Unit Test Condition Don,PFC Multiplier throttling (OTA2), threshold voltage2) Overvoltage protection (C6), rising voltage threshold Overvoltage protection (C6), falling voltage threshold Overvoltage protection (C6), turn-off delay Broken wire detection (C2), threshold voltage Voltage sense, input current Current limitation (C3), threshold voltage Current limitation (C3), input current Current limitation (C3, D4), clamping voltage Current limitation (C3), turn-off delay 1) 2) 3) 4) VPFC VS 5.2 5.5 5.8 V VPFC OUT = 2 V3) RROSC = 51 k CL = 4.7 nF 0.9 IPFC CS IPFC IAC = 100 A VPFC VC = 6 V OTA1 disabled - VPFC VS 5.8 6 6.2 V VPFC VS 5.3 5.5 5.7 V - td,OV VPFC VS IPFC VS VPFC CL IPFC CL VPFC CL td,CL - 0.93 0.2 0.93 1 - 0.9 30 2 1 0.45 1 - - - - 1.07 0.7 1.07 10 - 0.1 150 s V A V A V ns VPFC VS = 6.5 V3)4) VPFC OUT = 3 V3)4) - VPFC VS = 1 V - VPFC CL = 1 V IPFC CL = - 500 A VPFC CL = 0.75 V3) VPFC OUT = 3 V3) CL = 4.7 nF See Figure 6 See Figure 9 Transient reference value Design characteristics (not meant for production testing) Data Sheet 20 2000-02-28 TDA 16888 Multiplier Parameter Input current Input voltage Exponential function, threshold voltage Output current3) Symbol Limit Values min. typ. - - 1.1 max. 1 6.7 - mA V V - - 1)2) Unit Test Condition IPFC IAC VPFC VC VPFC VC 0 0 - Maximum output current IPFC CS - 320 - 420 - 550 A - - 100 - 500 nA OTA1 disabled IPFC CS IPFC IAC = 0 A VPFC VC = 2 V OTA1 disabled - - 1.2 - A IPFC IAC = 25 A VPFC VC = 2 V OTA1 disabled - - 10 - A IPFC IAC = 25 A VPFC VC = 4 V OTA1 disabled - - 40 - A IPFC IAC = 100 A VPFC VC = 4 V OTA1 disabled - - 150 - A IPFC IAC = 400 A VPFC VC = 4 V OTA1 disabled - - 170 - A IPFC IAC = 100 A VPFC VC = 6 V OTA1 disabled 1) 2) 3) Design characteristics (not meant for production testing) For input voltages below this threshold the multiplier output current remains constant. For input voltages above this threshold the output rises exponentially (see Figure 8). See Figure 7 Data Sheet 21 2000-02-28 TDA 16888 Operational Transconductance Amplifier (OTA1) Parameter Auxiliary power supply, threshold voltage1) Input current Output current 1) Symbol Limit Values min. typ. 5.0 - - 0 - 30 max. 5.2 15 - - - 4.8 - - 20 - - Unit V A A A A Test Condition VAUX VS IAUX VS IPFC CS IPFC CS = - 1 A Multiplier disabled VAUX VS > 5.2 V VAUX VS < 4.8 V VAUX VS > 5.2 V1) VAUX VS < 4.8 V For input voltages below this threshold the output current is linearly increasing until at ca. 4.8 V the maximum output current is reached. Operational Transconductance Amplifier (OTA3) Parameter Offset compensation, threshold voltage Input current Output current 1) Symbol Limit Values min. typ. 1.2 - 0 - 10 max. - - - - 1.1 -1 - - Unit V A A A Test Condition - 1) VPFC VC IPFC VC IGND S VPFC VC > 1.2 V VPFC VC < 1.1 V Design characteristics (not meant for production testing) Data Sheet 22 2000-02-28 TDA 16888 Voltage Amplifier (OP1) Parameter Offset voltage Input current Open loop gain Input voltage range Voltage sense, threshold voltage Output, maximum voltage Output, minimum voltage Output, short circuit source current Symbol Limit Values min. typ. - - 85 - 5 - - - 10 10 max. 4 1 - 6 5.1 mV A dB V V 1) Unit Test Condition VOff IPFC FB APFC VC VPFC FB VPFC FB VPFC VC VPFC VC IPFC VC -4 -1 - 0 4.9 6.3 0.5 - - VPFC FB = 4 V 2) - - VVREF V 1.1 - - V mA mA IPFC VC = - 500 A IPFC VC = 500 A VPFC VC = 0 V VPFC FB = 4.9 V VPFC VC = 6.4 V VPFC FB = 5.1 V Output, short circuit sink IPFC VC current 1) 2) Guaranteed by wafer test Design characteristics (not meant for production testing) Data Sheet 23 2000-02-28 TDA 16888 Current Amplifier (OP2) Parameter Offset voltage Symbol -5 Limit Values min. typ. -1 max. 3 500 - - - 0.5 1.0 mV nA dB MHz V V - - - 1) 1) 1) Unit Test Condition VOff IPFC CS Input current IGND S APFC CC Open loop gain Gain bandwidth product fT Phase margin - 500 - - - - - 0.2 0.4 110 2.5 60 - - Common mode voltage VCMVR range Clamped input voltage, upper threshold (D2, D3) Clamped input voltage, lower threshold (D1) Output, maximum voltage Output, minimum voltage Output, short circuit source current VPFC CS VGND S IPFC CS = 500 A IGND S = 500 A Multiplier, OTA1 and OTA3 disabled VPFC CS - 0.9 - - 0.1 V IPFC CS = - 500 A Multiplier and OTA1 disabled VPFC CC VPFC CC IPFC CC 6.3 0.5 - - - - 10 VVREF V 1.1 - V mA IPFC CC = - 500 A IPFC CC = 500 A VPFC CC = 0 V VPFC CS = 0 V VGND S = 0.5 V VPFC CC = 6.5 V VPFC CS = 0.5 V VGND S = 0 V Output, short circuit sink IPFC CC current 1) - 10 - mA Design characteristics (not meant for production testing) Data Sheet 24 2000-02-28 TDA 16888 PWM Section Parameter Symbol 3.8 - - 20 - 0.4 75 - 0.36 - - - Limit Values min. Undervoltage protection (C4), VPFC VS threshold voltage Bias control (C5), rising voltage threshold Bias control (C5), falling voltage threshold Softstart (I1), charging current Softstart, maximum voltage Input voltage PWM IN - GND resistance Ramp (OP3), voltage gain Ramp (C10), pulse start threshold voltage Ramp, maximum voltage Ramp (V1), voltage offset Ramp (R1), output impedance Maximum duty cycle typ. 4.0 0.45 0.4 30 6.7 - 100 5 0.4 6.5 1.5 10 - max. 4.2 - - 40 - 7.4 150 - 0.5 - - - 50 V V V A V V k V V V k % - - - - - - - - - - - Unit Test Condition VBC,Th VBC,Th II1 VPWM SS VPWM IN R3 AOP3 VRMP VRMP VV1 ZRMP V/V - Don,PWM 41 VPWM OUT = 2 V1) RROSC = 51 k CL = 4.7 nF - Current sense (C9), voltage threshold Current sense (C9), overload turn-off delay 1) VCS,Th td,CS 0.9 30 1.0 - 1.1 250 V ns VPWM CS = 1.25 V1) VPWM OUT = 3 V1) CL = 4.7 nF Transient reference value Data Sheet 25 2000-02-28 TDA 16888 Gate Drive (PWM and PFC Section) Parameter Output, minimum voltage Symbol Limit Values min. typ. max. - - - - Output, maximum voltage - - 0.8 1.6 11 1.2 1.5 - 2.0 - 12 Unit Test Condition V V V V V V VS = 5 V VOUT - 0.2 0.2 VOUT 10 10.0 10.5 - V 8.8 - - V Rise time1) tr - - 150 - 100 - 30 40 - - - - - 1.5 ns ns ns ns A A Fall time tf - - Output current, rising edge3) IOUT Output current, falling edge3) IOUT 1) 2) 3) 4) -1 - IOUT = 5 mA VS = 5 V IOUT = 20 mA IOUT = 0 A IOUT = 50 mA IOUT = - 50 mA VS = 16 V tH = 10 s CL = 4.7 nF VS = 12 V tH = 10 s CL = 4.7 nF VS = VS,DWN + 0.2 V tH = 10 s CL = 4.7 nF VOUT = 2 V ... 8 V2) CL = 4.7 nF VOUT = 3 V ... 6 V2) CL = 4.7 nF VOUT = 9 V ... 3 V2) CL = 4.7 nF VOUT = 9 V ... 2 V2) CL = 4.7 nF CL = 4.7 nF4) CL = 4.7 nF4) See Figure 13 Transient reference value The gate driver's output performance is characterized in Figure 14, Figure 15, Figure 16 and Figure 17. Design characteristics (not meant for production testing) Note: If not otherwise stated the figures shown in this section represent typical performance characteristics. Data Sheet 26 2000-02-28 TDA 16888 AED02462 VCC S S, UP V S, DWN V S, UP V Z3 V VCC Figure 3 Undervoltage Lockout Hysteresis and Zener Diode Overvoltage Protection VREF -8 mA -7 -6 -5 -4 -3 -2 -1 0 0 1 2 3 4 5 6 7 AED02463 V 8 V VREF Figure 4 Foldback Characteristic of Pin 2 (VREF) Data Sheet 27 2000-02-28 TDA 16888 400 kHz AED02464 f OUT 100 10 10 100 k 500 R OSC Figure 5 PFC/PWM Frequency AED02465 100 % Don, PFC, max 95 90 85 80 0 100 200 300 k 400 R OSC Figure 6 Maximum PFC Duty Cycle Data Sheet 28 2000-02-28 TDA 16888 A PFC CCS 400 500 AED02466 VPFC VC = 7 V 6V 300 5V 4V 200 3V 100 2V 0 0 0.2 0.4 0.6 0.8 mA 1 PFC IAC Figure 7 Multiplier Linearity A PFC CCS 400 500 AED02356 300 PFC IAC = 800 A 400 A 200 A 100 A 50 A 25 A 200 100 0 0 1 2 3 4 5 6 V7 VPFC VC Figure 8 Multiplier Dynamic Data Sheet 29 2000-02-28 TDA 16888 A PFC IAC > 300 A PFC CCS 400 250 A 200 A 300 150 A 200 100 A 50 A 500 AED02467 VPFC VC = 6 V 100 0 5.0 5.25 5.5 5.75 V 6.0 VPFC VS Figure 9 Multiplier Throttling by OTA2 100 dB AED02468 0 deg A PFC VC 80 -30 60 A PFC VC -60 40 -90 20 -120 0 10 -2 -150 10 -1 10 0 10 1 10 2 10 3 10 4 10 5 10 Hz 10 Frequency 6 7 Figure 10 Open Loop Gain and Phase Characteristic of Voltage Amplifier OP1 Data Sheet 30 2000-02-28 TDA 16888 A PFC CC 100 120 dB AED02469 0 deg -30 80 60 40 20 0 10 -2 A PFC CC -60 -90 -120 -150 -180 10 6 Hz 10 7 Frequency 10 -1 10 0 10 1 10 2 10 3 10 4 10 5 Figure 11 Open Loop Gain and Phase Characteristic of Current Amplifier OP2 VPWM CS V1 AED02470 V1 /2 0 4V1 VPWM RMP 3V1 2V1 VPWMCS = 0 V1 0 0 T/2 Time T Figure 12 Data Sheet PWM Ramp Composition Scheme 31 2000-02-28 TDA 16888 VPFC OUT 10 12 V AED02471 8 6 4 2 0 0 0.1 0.2 0.3 Time s 0.4 Figure 13 Rising Edge of Driver Output 150 AED02542 PD mW 100 RL = 0 RL = 1 RL = 2 RL = 5 R L = 10 50 f OUT = 15 kHz P D0 = 0.194 W 0 0 10 20 30 40 nF 50 CL Figure 14 Power Dissipation of Single Gate Driver at fOUT = 15 kHz Data Sheet 32 2000-02-28 TDA 16888 500 AED02543 PD mW 400 RL = 0 RL = 1 RL = 2 RL = 5 R L = 10 300 200 100 f OUT = 50 kHz P D0 = 0.197 W 0 0 10 20 30 40 nF 50 CL Figure 15 Power Dissipation of Single Gate Driver at fOUT = 50 kHz 1 AED02544 PD mW 0.8 RL = 0 RL = 1 RL = 2 RL = 5 R L = 10 0.6 0.4 0.2 f OUT = 100 kHz P D0 = 0.201 W 0 0 10 20 30 40 nF 50 CL Figure 16 Power Dissipation of Single Gate Driver at fOUT = 100 kHz Data Sheet 33 2000-02-28 TDA 16888 1.5 AED02545 PD mW 1.0 RL = 0 RL = 1 RL = 2 RL = 5 R L = 10 0.5 f OUT = 200 kHz P D0 = 0.212 W 0 0 10 20 30 40 nF 50 CL Figure 17 Power Dissipation of Single Gate Driver at fOUT = 200 kHz Data Sheet 34 2000-02-28 TDA 16888 VOSC CLK OSC CLK OUT VPFC RMP VPFC CC VPFC OUT t on, max VPWM RMP VBC, Th VPWM IN VPWM OUT t on, max Time AET02546 Figure 18 Timing Diagram without Synchronization Data Sheet 35 2000-02-28 TDA 16888 VOSC VSYNC CLK OSC CLK OUT VPFC RMP VPFC CC VPFC OUT t on, max VPWM RMP VBC, Th VPWM IN VPWM OUT t on, max Time AET02547 Figure 19 Timing Diagram with Synchronization (fSYNC > fOSC) Data Sheet 36 2000-02-28 TDA 16888 VOSC VSYNC CLK OSC CLK OUT VPFC RMP VPFC CC VPFC OUT t on, max VPWM RMP VBC, Th VPWM IN VPWM OUT t on, max Time AET02548 Figure 20 Timing Diagram with Synchronization (fSYNC < fOSC) Data Sheet 37 2000-02-28 TDA 16888 5 Package Outlines P-DIP-20-5 (Plastic Dual In-line Package) Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". Data Sheet 38 Dimensions in mm 2000-02-28 GPD05587 TDA 16888 P-DSO-20-1 (Plastic Dual Small Outline) 2.65 max 0.35 x 45 +0.09 2.45 -0.2 0.2 -0.1 7.6 -0.2 1) 1.27 0.35 +0.15 2) 20 0.2 24x 11 0.1 0.4 +0.8 10.3 0.3 GPS05094 1 12.8 1) 10 -0.2 Index Marking 1) Does not include plastic or metal protrusions of 0.15 max per side 2) Does not include dambar protrusion of 0.05 max per side 0.23 8 ma x Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device Data Sheet 39 Dimensions in mm 2000-02-28 GPS 05094 |
Price & Availability of TDA16888
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |