![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
INTEGRATED CIRCUITS DATA SHEET 74ALVC244 Octal buffer/line driver; 3-state Preliminary specification File under Integrated Circuits, IC24 2001 Oct 30 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state FEATURES * Wide supply voltage range of 1.65 to 3.6 V * Complies with JEDEC standard: - JESD8-7 (1.65 to 1.95 V) - JESD8-5 (2.3 to 2.7 V) - JESD8B/JESD36 (2.7 to 3.6 V). * 3.6 V tolerant inputs/outputs * CMOS LOW power consumption * Direct interface with TTL levels (2.7 to 3.6 V) * Power-down mode * Latch-up performance exceeds 250 mA * ESD protection: - Human Body Model (HBM) (A 114-A) exceeds 2000 V - Machine Model (MM) (A 115-A) exceeds 200 V. QUICK REFERENCE DATA GND = 0 V; Tamb = 25 C. SYMBOL tPHL/tPLH PARAMETER propagation delay inputs nAn to output nYn CONDITIONS VCC = 1.8 V; CL = 30 pF; RL = 1 k VCC = 2.5 V; CL = 30 pF; RL = 500 VCC = 2.7 V; CL = 50 pF; RL = 500 VCC = 3.3 V; CL = 50 pF; RL = 500 CI CPD Notes 1. CPD is used to determine the dynamic power dissipation (PD in W). PD = CPD x VCC2 x fi + (CL x VCC2 x fo) where: fi = input frequency in MHz; fo = output frequency in MHz; CL = output load capacitance in pF; VCC = supply voltage in Volts. 2. The condition is VI = GND to VCC. input capacitance power dissipation capacitance per buffer VCC = 3.3 V; notes 1 and 2 DESCRIPTION 74ALVC244 The 74ALVC244 is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. The 74ALVC244 is an octal non-inverting buffer/line driver with 3-state outputs. The 3-state outputs are controlled by the output enable inputs 1OE and 2OE. A HIGH on nOE causes the outputs to assume a HIGH impedance OFF-state. Schmitt-trigger action at all inputs makes the circuit highly tolerant for slower input rise and fall times. TYPICAL - - - - 3.5 20 UNIT ns ns ns ns pF pF 2001 Oct 30 2 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state FUNCTION TABLE See note 1. INPUT nOE L L H Note 1. H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = HIGH-impedance OFF-state. ORDERING INFORMATION PACKAGES TYPE NUMBER PINS 74ALVC244D 74ALVC244PW PINNING PIN 1 2, 4, 6 and 8 3, 5, 7 and 9 10 11, 13, 15 and 17 12, 14, 16 and 18 19 20 1OE 1A0 to 1A3 2Y0 to 2Y3 GND 2A3 to 2A0 1Y3 to 1Y0 2OE VCC SYMBOL data inputs bus outputs ground (0 V) data inputs bus outputs output enable input (active LOW) supply voltage DESCRIPTION output enable input (active LOW) 20 20 PACKAGE SO TSSOP MATERIAL plastic plastic nAn L H X 74ALVC244 OUTPUT nYn L H Z CODE SOT163-1 SOT360-1 2001 Oct 30 3 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state 74ALVC244 handbook, halfpage 1OE 1 1A0 2 2Y0 3 1A1 4 2Y1 5 1A2 6 2Y2 7 1A3 8 2Y3 9 GND 10 MNA162 20 VCC 19 2OE 18 1Y0 4 17 2A0 16 1Y1 15 6 13 8 11 1 19 handbook, halfpage 2 17 1A0 2A0 1A1 2A1 1A2 2A2 1A3 2A3 1OE 2OE 1Y0 2Y0 1Y1 2Y1 1Y2 2Y2 1Y3 2Y3 18 3 16 5 14 7 12 9 244 15 2A1 14 1Y2 13 2A2 12 1Y3 11 2A3 MNA168 Fig.1 Pin configuration. Fig.2 Logic symbol. handbook, halfpage 2 1A0 1Y0 18 4 handbook, halfpage 1A1 1Y1 16 1 EN 18 16 14 12 6 1A2 1Y2 14 2 4 6 8 8 1 1A3 1OE 1Y3 12 17 19 EN 15 11 13 15 17 MNA169 2A0 2Y0 3 2A1 2Y1 5 9 7 5 3 11 19 2A3 2OE 2Y3 9 13 2A2 2Y2 7 MNA170 Fig.3 IEE/IEC logic symbol. Fig.4 Logic diagram. 2001 Oct 30 4 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state RECOMMENDED OPERATING CONDITIONS SYMBOL VCC VI VO PARAMETER supply voltage input voltage output voltage CONDITIONS 0 VCC = 1.65 to 3.6 V; enable mode 0 VCC = 1.65 to 3.6 V; disable mode 0 VCC = 0 V; Power-down mode Tamb tr, tf operating ambient temperature input rise and fall times VCC = 1.65 to 2.7 V VCC = 2.7 to 3.6 V 0 -40 0 0 MIN. 1.65 3.6 3.6 VCC 3.6 3.6 +85 20 10 74ALVC244 MAX. V V V V V UNIT C ns/V ns/V LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V). SYMBOL VCC IIK VI IOK VO PARAMETER supply voltage input diode current input voltage output diode current output voltage VO > VCC or VO < 0 enable mode; notes 1 and 2 disable mode Power-down mode; note 2 IO IGND, ICC Tstg Ptot output diode current VCC or GND current storage temperature power dissipation per package SO package TSSOP package Notes 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. When VCC = 0 V (Power-down mode), the output voltage can be 3.6 V in normal operation. above 70 C derate linearly with 8 mW/K above 60 C derate linearly with 5.5 mW/K - - 500 500 mW mW VO = 0 to VCC VI < 0 CONDITIONS - -0.5 - -0.5 -0.5 -0.5 - - -65 MIN. -0.5 MAX. +4.6 -50 +4.6 50 VCC + 0.5 +4.6 +4.6 50 100 +150 V mA V mA V V V mA mA C UNIT 2001 Oct 30 5 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state DC CHARACTERISTICS At recommended operating conditions; voltages are referenced to GND (ground = 0 V). TEST CONDITIONS SYMBOL PARAMETER OTHER VIH HIGH-level input voltage VCC (V) MIN. 1.7 2 - - - - - - - - - VCC - 0.2 1.25 1.8 1.7 2.2 2.4 2.2 - - - - - 74ALVC244 Tamb (C) -40 to +85 TYP.(1) - - - 0.7 0.8 0.2 0.3 0.4 0.6 0.4 0.4 0.55 - - - - - - - 5 10 10 20 750 - - - - - - - - - - - - - - - - - - - 0.1 0.1 0.1 0.2 5 MAX. V V V V V V V V V V V V V V V V V V V A A A A A UNIT 1.65 to 1.95 0.65 x VCC - 2.3 to 2.7 2.7 to 3.6 VIL LOW-level input voltage VI = VIH or VIL; IO = 100 A VI = VIH or VIL; IO = 6 mA VI = VIH or VIL; IO = 12 mA VI = VIH or VIL; IO = 18 mA VI = VIH or VIL; IO = 12 mA VI = VIH or VIL; IO = 18 mA VI = VIH or VIL; IO = 24 mA 1.65 to 1.95 - 2.3 to 2.7 2.7 to 3.6 1.65 to 3.6 1.65 2.3 2.3 2.7 3.0 3.0 1.65 2.3 2.3 2.7 3.0 3.0 3.6 3.6 0.0 3.6 3.0 to 3.6 0.35 x VCC V VOL LOW-level output voltage VOH HIGH-level output voltage VI = VIH or VIL; IO = -100 A 1.65 to 3.6 VI = VIH or VIL; IO = -6 mA VI = VIH or VIL; IO = -12 mA VI = VIH or VIL; IO = -18 mA VI = VIH or VIL; IO = -12 mA VI = VIH or VIL; IO = -18 mA VI = VIH or VIL; IO = -24 mA II IOZ Ioff ICC ICC input leakage current 3-state output OFF-state current VI = 3.6 V or GND VI = VIH or VIL; VO = 3.6 V or GND; note 2 power OFF leakage VI or VO = 3.6 V current quiescent supply current additional quiescent supply current per input pin VI = VCC or GND; IO = 0 VI = VCC - 0.6 V; IO = 0 Notes 1. All typical values are measured at VCC = 3.3 V and Tamb = 25 C. 2. For transceivers, the parameters IOZ includes the input leakage current. 2001 Oct 30 6 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state AC CHARACTERISTICS TEST CONDITIONS SYMBOL PARAMETER WAVEFORMS tPHL/tPLH propagation delay input nAn to output nYn see Figs 5 and 7 VCC (V) 1.65 to 1.95 2.3 to 2.7 2.7 3.0 to 3.6 tPZH/tPZL 3-state output enable time input nOE to output nYn see Figs 6 and 7 1.65 to 1.95 2.3 to 2.7 2.7 3.0 to 3.6 tPHZ/tPLZ 3-state output disable time input nOE to output nYn see Figs 6 and 7 1.65 to 1.95 2.3 to 2.7 2.7 3.0 to 3.6 Note 1. All typical values are measured at Tamb = 25 C. AC WAVEFORMS MIN. 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 74ALVC244 Tamb (C) -40 to +85 TYP.(1) - - - - - - - - - - - - MAX. 4.4 3.1 3.1 2.8 6.9 5.4 5.3 4.5 5.9 4.1 4.4 4.2 ns ns ns ns ns ns ns ns ns ns ns ns UNIT handbook, halfpage VI nAn INPUT GND tPLH VOH nYn OUTPUT VOL VM VM tPHL VM VM MNA171 INPUT VCC 1.65 to 1.95 V 2.3 to 2.7 V 2.7 V 3.0 to 3.6 V VM 0.5 x VCC 0.5 x VCC 1.5 V 1.5 V VCC VCC 2.7 V 2.7 V VI tr = tf 2.0 ns 2.0 ns 2.5 ns 2.5 ns Fig.5 Input nAn to output nYn propagation delay times. 2001 Oct 30 7 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state 74ALVC244 handbook, full pagewidth VI nOE input GND tPLZ output LOW-to-OFF OFF-to-LOW VCC VM VOL tPHZ VOH output HIGH-to-OFF OFF-to-HIGH GND outputs enabled outputs disabled outputs enabled MNA654 VM tPZL Vx tPZH Vy VM INPUT VCC 1.65 to 1.95 V 2.3 to 2.7 V 2.7 V 3.0 to 3.6 V VM 0.5 x VCC 0.5 x VCC 1.5 V 1.5 V VCC VCC 2.7 V 2.7 V VI tr = tf 2.0 ns 2.0 ns 2.5 ns 2.5 ns VX = VOL + 0.3 V at VCC 2.7 V; VX = VOL + 0.15 V at VCC < 2.7 V; VY = VOH - 0.3 V at VCC 2.7 V; VY = VOH - 0.15 V at VCC < 2.7 V. VOL and VOH are typical output voltage drop that occur with the output load. Fig.6 3-state enable and disable times. 2001 Oct 30 8 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state 74ALVC244 handbook, full pagewidth VEXT VCC PULSE GENERATOR VI D.U.T. RT CL RL VO RL MNA616 VCC 1.65 to 1.95 V 2.3 to 2.7 V 2.7 V 3.0 to 3.6 V VI VCC VCC 2.7 V 2.7 V CL 30 pF 30 pF 50 pF 50 pF RL 1 k 500 500 500 VEXT tPLH/tPHL open open open open tPZH/tPHZ GND GND GND GND tPZL/tPLZ 2 x VCC 2 x VCC 6V 6V RL = Load resistor. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to the output impedance Zo of the pulse generator. Fig.7 Load circuitry for switching times. 2001 Oct 30 9 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state PACKAGE OUTLINES SO20: plastic small outline package; 20 leads; body width 7.5 mm 74ALVC244 SOT163-1 D E A X c y HE vMA Z 20 11 Q A2 A1 pin 1 index Lp L 1 e bp 10 wM detail X (A 3) A 0 5 scale 10 mm DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches A max. 2.65 0.10 A1 0.30 0.10 A2 2.45 2.25 A3 0.25 0.01 bp 0.49 0.36 c 0.32 0.23 D (1) 13.0 12.6 0.51 0.49 E (1) 7.6 7.4 0.30 0.29 e 1.27 0.050 HE 10.65 10.00 L 1.4 Lp 1.1 0.4 Q 1.1 1.0 0.043 0.039 v 0.25 0.01 w 0.25 0.01 y 0.1 0.004 Z (1) 0.9 0.4 0.035 0.016 0.012 0.096 0.004 0.089 0.019 0.013 0.014 0.009 0.419 0.043 0.055 0.394 0.016 8o 0o Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. OUTLINE VERSION SOT163-1 REFERENCES IEC 075E04 JEDEC MS-013 EIAJ EUROPEAN PROJECTION ISSUE DATE 97-05-22 99-12-27 2001 Oct 30 10 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state 74ALVC244 TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 D E A X c y HE vMA Z 20 11 Q A2 pin 1 index A1 (A 3) A Lp L 1 e bp 10 wM detail X 0 2.5 scale 5 mm DIMENSIONS (mm are the original dimensions) UNIT mm A max. 1.10 A1 0.15 0.05 A2 0.95 0.80 A3 0.25 bp 0.30 0.19 c 0.2 0.1 D (1) 6.6 6.4 E (2) 4.5 4.3 e 0.65 HE 6.6 6.2 L 1.0 Lp 0.75 0.50 Q 0.4 0.3 v 0.2 w 0.13 y 0.1 Z (1) 0.5 0.2 8 0o o Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT360-1 REFERENCES IEC JEDEC MO-153 EIAJ EUROPEAN PROJECTION ISSUE DATE 95-02-04 99-12-27 2001 Oct 30 11 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state SOLDERING Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 C. The top-surface temperature of the packages should preferable be kept below 220 C for thick/large packages, and below 235 C for small/thin packages. Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. 74ALVC244 If wave soldering is used the following conditions must be observed for optimal results: * Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. * For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. * For packages with leads on four sides, the footprint must be placed at a 45 angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is 4 seconds at 250 C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 C. 2001 Oct 30 12 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state Suitability of surface mount IC packages for wave and reflow soldering methods 74ALVC244 SOLDERING METHOD PACKAGE WAVE BGA, LFBGA, SQFP, TFBGA HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS PLCC(3), SO, SOJ LQFP, QFP, TQFP SSOP, TSSOP, VSO Notes 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version). 3. If wave soldering is considered, then the package must be placed at a 45 angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. not suitable not not not suitable(2) recommended(3)(4) recommended(5) suitable REFLOW(1) suitable suitable suitable suitable suitable 2001 Oct 30 13 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state DATA SHEET STATUS DATA SHEET STATUS(1) Objective data PRODUCT STATUS(2) Development DEFINITIONS 74ALVC244 This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. Preliminary data Qualification Product data Production Notes 1. Please consult the most recently issued data sheet before initiating or completing a design. 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. DEFINITIONS Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. DISCLAIMERS Life support applications These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. 2001 Oct 30 14 Philips Semiconductors Preliminary specification Octal buffer/line driver; 3-state NOTES 74ALVC244 2001 Oct 30 15 Philips Semiconductors - a worldwide company Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. (c) Koninklijke Philips Electronics N.V. 2001 SCA73 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 613508/01/pp16 Date of release: 2001 Oct 30 Document order number: 9397 750 08976 |
Price & Availability of 74ALVC244
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |