![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
INTEGRATED CIRCUITS CBTV4010 10-bit DDR SDRAM mux/bus switch Product data File under Integrated Circuits -- ICL03 2002 Feb 19 Philips Semiconductors Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 FEATURES * Enable signal is SSTL_2 compatible * Optimized for use in Double Data Rate (DDR) SDRAM applications * Designed to be used with 400 Mbps/200 MHz DDR data bus * Switch on resistance is designed to eliminate the need for series resistor to DDR SDRAM * 20 on resistance * Internal 100 pull-down resistors * Low differential skew * Matched rise/fall slew rate * Low cross-talk data-data/data-DQM * Independent DIMM control lines * Latch-up protection exceeds 500 mA per JESD78 * ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per JESD22-A115 and 1000 V CDM per JESD22-C101 DESCRIPTION This 10-bit bus switch is designed for 2.3 V to 2.7 V VCC operation and SSTL_2 select input levels. Each Host port pin is multiplexed to one of four DIMM port pins. When the S pin is low the corresponding 10-bit bus switch is turned on. The on-state connects the Host port to the DIMM port through a 20 nominal series resistance. When the S pin is high the switch is open and a high-impedance state exists between the two ports. The DIMM port is terminated with a 100 resistor to ground when the S pin is high. The design is intended to have only one DIMM port active at any time. The part incorporates a very low cross-talk design. It has a very low skew between outputs (< 50 ps) and low skew (< 50 ps) for rising and falling edges. The part has optional performance in DDR data bus applications. Each switch has been optimized for connection to 1 or 2-bank DIMMs. The low internal RC time constant of the switch (20 x 7 pF) allows data transfer to be made with minimal propagation delay. The CBTV4010 is characterized for operation from 0 to +85 C. QUICK REFERENCE DATA SYMBOL tPLH tPHL CIN CON ICCZ PARAMETER Propagation delay An to Yn Input capacitance - control pins Channel on capacitance Total supply current CONDITIONS Tamb = 25 C; GND = 0 V CL = 7 pF; VCC = 2.5 V VI = 0 V or VCC Vin = 1.5 V VCC = 2.5 V TYPICAL 140 1.8 7 500 UNIT ps pF pF A ORDERING INFORMATION PACKAGES TFBGA64 (Thin Fine Pitch BGA) TEMPERATURE RANGE 0 to +85 C ORDER CODE CBTV4010EE DWG NUMBER SOT746-1 2002 Feb 19 2 853-2315 27756 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 64-BALL BGA CONFIGURATION 1 A B C D E F G H J K L 1DP8 0DP8 3DP7 2DP9 1DP9 0DP9 VDD S2 NC 2 S1 VDD S3 GND 3DP9 HP9 3DP8 2DP8 HP8 GND 2DP7 HP7 1DP7 0DP7 3DP6 2DP6 HP6 1DP6 GND 0DP6 3DP5 HP5 2DP5 3 NC S0 GND 4 5 1DP0 0DP0 6 2DP0 HP0 7 3DP0 0DP1 1DP1 8 9 2DP1 HP1 10 3DP1 GND HP2 3DP2 0DP3 HP3 GND 0DP4 HP4 3DP4 1DP5 1DP4 2DP4 0DP5 1DP3 2DP3 3DP3 11 0DP2 1DP2 2DP2 NOTE: BLANK SPACE INDICATES NO BALL SA00589 PIN DESCRIPTION PIN NUMBER B6, B9, C10, F2, F10, J2, J10, K3, K6, K9 A2, B1, B3, C2 A5, A6, A7, A9, A10, A11, B5, B7, B8, B11, C11, D10, E1, E2, E10, E11, F1, F11, G1, G2, G11, H2, H10, J1, J11, K1, K4, K5, K8, K10, K11, L1, L2, L3, L5, L6, L7, L9, L10, L11 B10, D2, G10, K2, K7, A1, B2 SYMBOL HP0-HP9 S0-S3 0DP0-3DP3 0DP1-3DP1 0DP2-3DP2 0DP3-3DP3 0DP4-3DP4 0DP5-3DP5 0DP6-3DP6 0DP7-3DP7 0DP8-3DP8 0DP9-3DP9 GND VDD NAME AND FUNCTION Host ports Select DIMM ports Ground Positive supply voltage FUNCTION TABLE INPUT S L H H = High voltage level L = Low voltage level FUNCTION Host port = DIMM port Host port = Disconnect DIMM port = 100 to GND 2002 Feb 19 3 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 SIMPLIFIED SCHEMATIC, EACH FET SWITCH LOGIC DIAGRAM (POSITIVE LOGIC) HPx A Sw nDPx B HP0 Sw Sw Sw 0DP0 1DP0 2DP0 3DP0 100 Sn Sw HP9 Sw 0DP9 1DP9 2DP9 SW00889 Sw Sw Sw 3DP9 S0 S1 S2 S3 SW00901 ABSOLUTE MAXIMUM RATINGS1, 3 SYMBOL VCC IIK VI Tstg VI PARAMETER DC supply voltage DC input clamp current DC input voltage range (S pin only)2 Storage temperature range DC input voltage range (except S pin)2 VI/O < 0 CONDITIONS RATING -0.5 to +3.3 -50 VCC + 0.3 -65 to 150 -0.5 to 3.3 UNIT V mA V C V NOTES: 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 3. The package thermal impedance is calculated in accordance with JESD 51. RECOMMENDED OPERATING CONDITIONS SYMBOL VCC VIH VIL Tamb DC supply voltage High-level input voltage DIMM port and Host Low-level Input voltage DIMM port and Host Operating free-air temperature range PARAMETER LIMITS Min 2.3 1.6 -- 0 Typ 2.5 -- -- -- Max 2.7 -- 0.9 +85 UNIT V V V C NOTE: 1. All unused control inputs of the device must be held at VCC or GND to ensure proper device operation. 2002 Feb 19 4 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 DC ELECTRICAL CHARACTERISTICS LIMITS SYMBOL VIK II ICC Cin Con ron2 PARAMETER Input clamp voltage Input leakage current Quiescent supply current Control pin capacitance Switch on capacitance On-resistance TEST CONDITIONS Min VCC = 2.3 V; II = -18 mA VCC = 2.5 V; VI = VCC or GND; S = VCC S = GND for IIL (test) VCC = 2.5 V; IO = 0, VI = VCC or GND VI= 2.5 V or 0 Vin= 1.5 V VCC = 2.5 V; VA = 0.8 V; VB = 1.0 V VCC = 2.5 V; VA = 1.7 V; VB = 1.5 V S Host port DIMM port -- -- -- -- -- -- -- 16 16 Tamb = 0 to +85 C Typ1 -- -- -- -- 0.7 1.8 -- 20 20 Max -1.2 100 100 100 1.5 3 10 30 30 mA pF pF A V UNIT NOTES: 1. All typical values are at VCC = 2.5 V, Tamb = 25 C 2. Measured by the current between the Host and the DIMM terminals at the indicated voltages on each side of the switch. 3. Capacitance values are measured at a of 10 MHz and a bias voltage 3 V. Capacitance is not production tested. AC CHARACTERISTICS SYMBOL tpd ten tdis tosk PARAMETER Propagation delay1 enable disable Output skew Any output to any output, Waveform 4 (see note 2) Edge skew Difference of rising edge propagation delay to falling edge propagation delay, Waveform 5 (see note 2) FROM (INPUT) HPx or xDPx Sn Sn TO (OUTPUT) xDPx or HPx HPx or nDPx HPx or nDPx VCC = +2.5 V 0.2 V Min -- 1 1 -- Typ -- -- -- 25 Max 140 2 3 50 UNIT ps ns ns ps tesk -- 25 50 ps NOTES: 1. The propagation delay is based on the RC time constant of the typical on-state resistance of the switch and a load capacitance, when driven by an ideal voltage source (zero output impedance); 20 x 7 pF. This parameter is not production tested. 2. Skew is not production tested. 2002 Feb 19 5 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 HPx to nDPx AC WAVEFORMS AND TEST CIRCUIT AC WAVEFORMS 2.5 V 1.25 V D or H 0V tPLH tPHL VOH 1.25 V H or D VOL 1.25 V Load Circuit 1.25 V From Output Under Test CL = 30 pF 500 TEST CIRCUIT HPx to xDPx DEFINITIONS Load capacitance includes jig and probe capacitance CL = SA00620 SA00622 Waveform 1. Input (D or H) to Output (H or D) Propagation Delays Sn (Low-level enabling 1.25 V 2.5 V 1.25 V 0V NOTES: 1. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2.5 ns, tf 2.5 ns. 2. The outputs are measured one at a time with one transition per measurement. tPZH Output nDPx (see Note) tPHZ VOH - 0.15 V 1.25 V VOL VOH VOL Note: The output is high except when disabled by the Sn control. SA00621 Waveform 2. 3-State Output Enable and Disable Times 2002 Feb 19 6 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 nDPx to HPx AC WAVEFORMS AND TEST CIRCUIT AC WAVEFORM 2.5 V Sn (Low-level enabling tPZL Output HPx SW at 4.3 V (see Note 1) tPZH Output HPx SW at Open (see Note 2) 1.25 V 1.25 V 0V tPLZ 2.5V Load Circuit 1.25 V tPHZ VOH - 0.3V 1.25 V VOL Note: 1. The output is low except when disabled by the Sn control. 2. The output is high except when disabled by the Sn control. VOL + 0.3V VOL VOH TEST tpd tPLZ/tPZL tPHZ/tPZH SW open 2 x VCC GND From Output Under Test CL = 30 pF TEST CIRCUIT nDPx to HPx 2 x VCC SW Open GND 500 500 DEFINITIONS Load capacitance includes jig and probe capacitance CL = SA00624 SA00623 Waveform 3. 3-State Output Enable and Disable Times NOTES: 1. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2.5 ns, tf 2.5 ns. 2. The outputs are measured one at a time with one transition per measurement. skew ANY TWO OUTPUTS SW00396 Waveform 4. Skew Between Any Two Outputs 2.5 V 1.25 V INPUT 0V RISING EDGE SKEW FALLING EDGE SKEW VOH 1.25 V 1.25 V OUTPUT 1.25 V VOL SA00568 Waveform 5. Rising and Falling Edge Skew 2002 Feb 19 7 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 TFBGA64: plastic thin fine-pitch ball grid array package; 64 balls; body 7 x 7 x 0.7 mm SOT746-1 2002 Feb 19 8 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 NOTES 2002 Feb 19 9 Philips Semiconductors Product data 10-bit DDR SDRAM mux/bus switch CBTV4010 Data sheet status Data sheet status [1] Objective data Preliminary data Product status [2] Development Qualification Definitions This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. Product data Production [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. Definitions Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Disclaimers Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 (c) Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 02-02 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. Document order number: 9397 750 09463 Philips Semiconductors 2002 Feb 19 10 |
Price & Availability of CBTV4010
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |