![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs December 2001 Revised February 2005 74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs General Description The ALVC132 contains four 2-input NAND gates with Schmitt Trigger Inputs. The pin configuration and function are the same as the ALVC00 except the inputs have hysteresis between the positive-going and negative-going input thresholds. This hysteresis is useful for transforming slowly switching input signals into sharply defined, jitterfree output signals. This product should be used where noise margin greater than that of conventional gates is required. The ALVC132 is designed for low voltage (1.65V to 3.6V) VCC applications with I/O compatibility up to 3.6V. This product is fabricated with an advanced CMOS technology to achieve high-speed operation while maintaining low CMOS power dissipation. Features s 1.65V to 3.6V VCC supply operation s 3.6V tolerant inputs and outputs s tPD 3.8 ns max for 3.0V to 3.6V VCC 4.6 ns max for 2.3V to 2.7V VCC 8.2 ns max for 1.65V to 1.95V VCC s Power-off high impedance inputs and outputs s Uses patented Quiet Series noise/EMI reduction circuitry s Latchup conforms to JEDEC JED78 s ESD performance: Human body model ! 2000V Machine model ! 250V Ordering Code: Order Number 74ALVC132M 74ALVC132MTC Package Number M14A MTC14 Package Description 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. Logic Diagram Connection Diagram Pin Descriptions Pin Name An, Bn On Description Inputs Outputs Quiet Series is a trademark of Fairchild Semiconductor Corporation. (c) 2005 Fairchild Semiconductor Corporation DS500720 www.fairchildsemi.com 74ALVC132 Absolute Maximum Ratings(Note 1) Supply Voltage (VCC) DC Input Voltage (VI) Output Voltage (VO) (Note 2) DC Input Diode Current (IIK) VI 0V DC Output Diode Current (IOK) VO 0V DC Output Source/Sink Current (IOH/IOL) DC VCC or GND Current per Supply Pin (I CC or GND) Storage Temperature Range (TSTG) 0.5V to 4.6V 0.5V to 4.6V 0.5V to VCC 0.5V 50 mA 50 mA r50 mA r100 mA 65qC to 150qC Recommended Operating Conditions (Note 3) Power Supply Operating Input Voltage (VI) Output Voltage (VO) Free Air Operating Temperature (TA) Minimum Input Edge Rate ('t/'V) VIN 0.8V to 2.0V, VCC 3.0V 10 ns/V Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: IO Absolute Maximum Rating must be observed. Note 3: Floating or unused inputs must be held HIGH or LOW. 1.65V to 3.6V 0V to VCC 0V to VCC 40qC to 85qC DC Electrical Characteristics Symbol Vt Positive Threshold Parameter Conditions VCC (V) 1.65 2.3 3.0 3.6 Vt Negative Threshold 1.65 2.3 3.0 3.6 VH Input Hysteresis 1.65 2.3 3.0 3.6 VOH HIGH Level Output Voltage IOH IOH IOH IOH 0.25 0.5 0.7 0.8 0.2 0.3 0.3 0.3 VCC - 0.2 1.2 2 1.7 2.2 2.4 2 0.2 0.45 0.4 0.7 0.4 0.55 V V 0.9 1.0 1.2 1.2 V V Min Max 1.3 1.6 2.0 2.2 V Units 100 PA 4 mA 6 mA 12 mA 1.65 - 3.6 1.65 2.3 2.3 2.7 3.0 IOH VOL LOW Level Output Voltage IOL IOL IOL IOL IOL II IOZ ICC Input Leakage Current 3-STATE Output Leakage Quiescent Supply Current Increase in ICC per Input 24 mA 100 PA 4 mA 6 mA 12mA 24 mA 3.0 1.65 - 3.6 1.65 2.3 2.3 2.7 3 3.6 3.6 0 3.6 3 -3.6 0 d VI d 3.6V 0 d VO d 3.6V VI VIH VCC or GND, IO VCC 0.6V r5.0 r10 40 750 PA PA PA PA 'ICC www.fairchildsemi.com 2 74ALVC132 AC Electrical Characteristics TA Symbol Parameter V CC Min tPHL, tPLH Propagation Delay Bus to Bus 1.1 CL 3.3V r 0.3V Max 3.8 50 pF V CC Min 1.3 2.7V Max 4.6 V CC Min 0.8 40qC to 85qC, RL 500: CL 2.5V r 0.2V Max 4.1 30 pF V CC Min 1.0 1.8V r 0.15V Max 8.2 ns Units Capacitance Symbol CIN COUT CPD Input Capacitance Output Capacitance Power Dissipation Capacitance Parameter VI VI Outputs Enabled f 0V or VCC 0V or VCC 10 MHz, CL 50 pF Conditions TA VCC 3.3 3.3 3.3 2.5 25qC Typical 6 7 20 20 Units pF pF pF AC Loading and Waveforms TABLE 1. Values for Figure 1 TEST tPLH, tPHL SWITCH Open FIGURE 1. AC Test Circuit TABLE 2. Variable Matrix (Input Characteristics: f 1MHz; tr tf 2ns; Z0 Symbol Vmi Vmo VCC 3.3V r 0.3V 1.5V 1.5V 2.7V 1.5V 1.5V 2.5V r 0.2V VCC /2 VCC /2 1.8V r 0.15V VCC/2 VCC/2 50:) FIGURE 2. Waveform for Inverting and Non-inverting Functions 3 www.fairchildsemi.com 74ALVC132 Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M14A www.fairchildsemi.com 4 74ALVC132 Low Voltage Quad 2-Input NAND Gate with Schmitt Trigger Inputs and 3.6V Tolerant Inputs and Outputs Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 5 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com www.fairchildsemi.com |
Price & Availability of MTC14
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |