![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
N-CHANNEL 400V - 0.48 - 10.7A D2PAK/I2PAK PowerMESHTM MOSFET Table 1. General Features Type STB11NB40 STB11NB40-1 VDSS 400 V 400 V RDS(on) < 0.55 < 0.55 ID 10.7 A 10.7 A STB11NB40 STB11NB40-1 Figure 1. Package FEATURES SUMMARY TYPICAL RDS(on) = 0.48 EXTREMELY HIGH dv/dt CAPABILITY 100% AVALANCHE TESTED VERY LOW INTRINSIC CAPACITANCES GATE CHARGE MINIMIZED I2PAK TO-262 3 3 12 1 D2PAK TO-263 DESCRIPTION Using the latest high voltage MESH OVERLAYTM process, STMicroelectronics has designed an advanced family of power MOSFETs with outstanding performances. The new patent pending strip layout coupled with the Company's proprietary edge termination structure, gives the lowest RDS(on) per area, exceptional avalanche and dv/dt capabilities and unrivalled gate charge and switching characteristics. APPLICATIONS HIGH CURRENT, HIGH SPEED SWITCHING Figure 2. Internal Schematic Diagram SWITCH MODE POWER SUPPLIES (SMPS) DC-AC CONVERTERS FOR WELDING EQUIPMENT AND UNINTERRUPTIBLE POWER SUPPLIES AND MOTOR DRIVE Table 2. Order Codes Part Number STB11NB40T4 STB11NB40-1 Marking B11NB40 B11NB40 Package D2PAK I2PAK Packaging TAPE & REEL TUBE REV. 2 April 2004 1/11 STB11NB40/STB11NB40-1 Table 3. Absolute Maximum Ratings Symbol VDS VDGR VGS ID ID IDM (1) Parameter Drain-source Voltage (VGS = 0) Drain- gate Voltage (RGS = 20 k) Gate-source Voltage Drain Current (cont.) at TC = 25 C Drain Current (cont.) at TC = 100 C Drain Current (pulsed) Total Dissipation at TC = 25 C Derating Factor Value 400 400 30 10.7 6.7 42.8 125 1.0 4.5 -65 to 150 150 Unit V V V A A A W W/C V/ns C C Ptot dv/dt (2) Tstg Tj Storage Temperature Storage Temperature Max. Operating Junction Temperature Note: 1. Pulse width limited by safe operating area 2. ISD 11A, di/dt 200 A/s, VDD V(BR)DSS, Tj TJMAX Table 4. Thermal Data Symbol Rthj-case Rthj-amb Tl Parameter Thermal Resistance Junction-case Thermal Resistance Junction-ambient Max Max Value 1.0 62.5 300 Unit C/W C/W C Maximum Lead Temperature For Soldering Purpose Table 5. Avalanche Characteristics Symbol IAR EAS Parameter Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by Tj max, < 1%) Single Pulse Avalanche Energy (starting Tj = 25 C; ID = IAR; VDD = 50 V) Max Value 10.7 530 Unit A mJ 2/11 STB11NB40/STB11NB40-1 ELECTRICAL CHARACTERISTICS (Tcase = 25C unless otherwise specified) Table 6. Off Symbol V(BR)DSS IDSS Parameter Drain-source Breakdown Voltage Zero Gate Voltage Drain Current (VGS = 0) IGSS Gate-body Leakage Current (VDS = 0) Test Conditions ID = 250 A; VGS = 0 VDS = Max Rating VDS = Max Rating Tc = 125 C VGS = 30 V Min. 400 1 50 100 Typ. Max. Unit V A A nA Table 7. On (1) Symbol VGS(th) RDS(on) Parameter Gate Threshold Voltage Static Drain-source On Resistance Test Conditions VDS = VGS; ID = 250 A VGS = 10V; ID = 5.3 A Min. 3 Typ. 4 0.48 Max. 5 0.55 Unit V Note: 1. Pulsed: Pulse duration = 300 s, duty cycle 1.5 % Table 8. Dynamic Symbol gfs (1) Ciss Coss Crss Parameter Forward Transconductance Input Capacitance Output Capacitance Reverse Transfer Capacitance Test Conditions VDS > ID(on) x RDS(on)max; ID = 5.3 A VDS = 25 V; f = 1 MHz; VGS = 0 Min. 5 Typ. 6.5 1115 210 22 1450 280 30 Max. Unit S pF pF pF Note: 1. Pulsed: Pulse duration = 300 s, duty cycle 1.5 % Table 9. Switching On Symbol td(on) tr Qg Qgs Qgd Parameter Turn-on Time Rise Time Total Gate Charge Gate-Source Charge Gate-Drain Charge Test Conditions VDD = 200 V; ID = 5.3 A; RG = 4.7 VGS = 10 V (see test circuit, Figure 16) VDD = 320 V; ID = 10.7 A; VGS = 10 V Min. Typ. 17 10 29.5 10.6 11.8 Max. 25 15 43 Unit ns ns nC nC nC Table 10. Switching Off Symbol tr(Voff) tf tc Parameter Off-voltage Rise Time Fall Time Cross-over Time Test Conditions VDD = 320 V; ID = 10.7 A; RG = 4.7 VGS = 10 V; (see test circuit, Figure 18) Min. Typ. 10 10 17 Max. 14 14 25 Unit ns ns ns 3/11 STB11NB40/STB11NB40-1 Table 11. Source Drain Diode Symbol ISD ISDM (1) VSD (2) trr Qrr IRRAM Parameter Source-drain Current Source-drain Current (pulsed) Forward On Voltage Reverse Recovery Time Reverse RecoveryCharge Reverse RecoveryCharge ISD = 10.7 A; VGS = 0 ISD = 10.7 A; di/dt = 100 A/s VDD = 100 V; Tj = 150 C (see test circuit, Figure 18) 400 3.4 17 Test Conditions Min. Typ. Max. 10.7 42.8 1.6 Unit A A V ns C A Note: 1. Pulse width limited by safe operating area 2. Pulsed: Pulse duration = 300 s, duty cycle 1.5 % Figure 3. Safe Operating Area Figure 4. Thermal Impedance Figure 5. Output Characteristics Figure 6. Transfer Characteristics 4/11 STB11NB40/STB11NB40-1 Figure 7. Transconductance Figure 8. Static Drain-source On Resistance Figure 9. Gate Charge vs Gate-source Voltage Figure 10. Capacitance Variations Figure 11. Normalized Gate Thresold Voltage vs Temperature Figure 12. Normalized On Resistance vs Temperature 5/11 STB11NB40/STB11NB40-1 Figure 13. Source-drain Diode Forward Characteristics 6/11 STB11NB40/STB11NB40-1 Figure 14. Unclamped Inductive Load Test Circuit Figure 15. Unclamped Inductive Waveforms Figure 16. Switching Times Test Circuits For Resistive Load Figure 17. Gate Charge Test Circuit Figure 18. Test Circuit For Inductive Load Switching And Diode Recovery Times 7/11 STB11NB40/STB11NB40-1 PACKAGE MECHANICAL Table 12. I2PAK Mechanical Data Symbol A A1 b b1 c c2 D e e1 E L L1 L2 millimeters Min 4.40 2.40 0.61 1.14 0.49 1.23 8.95 2.40 4.95 10.00 13.00 3.50 1.27 Typ Max 4.60 2.72 0.88 1.70 0.70 1.32 9.35 2.70 5.15 10.40 14.00 3.93 1.40 Min 0.173 0.094 0.024 0.045 0.019 0.048 0.352 0.094 0.195 0.394 0.511 0.138 0.050 inches Typ Max 0.181 0.107 0.349 0.067 0.027 0.052 0.368 0.106 0.203 0.409 0.551 0.154 0.055 Figure 19. I2PAK Package Dimensions Note: Drawing is not to scale. 8/11 STB11NB40/STB11NB40-1 Table 13. D2PAK Mechanical Data Symbol A A1 A2 B B2 C C2 D D1 E E1 G L L2 L3 M R V2 0 4.88 15 1.27 1.4 2.4 0.4 4 10 8.5 5.28 15.85 1.4 1.75 3.2 0.192 0.590 0.050 0.055 0.094 0.015 millimeters Min 4.4 2.49 0.03 0.7 1.14 0.45 1.23 8.95 8 10.4 0.393 0.334 0.208 0.625 0.055 0.068 0.126 Typ Max 4.6 2.69 0.23 0.93 1.7 0.6 1.36 9.35 Min 0.173 0.098 0.001 0.027 0.044 0.017 0.048 0.352 0.315 inches Typ Max 0.181 0.106 0.009 0.036 0.067 0.023 0.053 0.368 Figure 20. D2PAK Package Dimensions Note: Drawing is not to scale. 3 9/11 STB11NB40/STB11NB40-1 REVISION HISTORY Table 14. Revision History Date March-1998 14-Apr-2004 Revision 1 2 First Issue Stylesheet update. No content change. Description of Changes 10/11 STB11NB40/STB11NB40-1 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners (c) 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com 11/11 |
Price & Availability of STB11NB40T4
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |